blob: 256fe6f65cf2dec815777a8ee736431481115e94 [file] [log] [blame]
David Daney5b3b1682009-01-08 16:46:40 -08001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
David Daneyedfcbb82010-07-23 10:57:49 -07006 * Copyright (C) 2004-2008, 2009, 2010 Cavium Networks
David Daney5b3b1682009-01-08 16:46:40 -08007 */
Ralf Baechle773cb772009-06-23 10:36:38 +01008#include <linux/cpu.h>
David Daney5b3b1682009-01-08 16:46:40 -08009#include <linux/delay.h>
10#include <linux/smp.h>
11#include <linux/interrupt.h>
12#include <linux/kernel_stat.h>
13#include <linux/sched.h>
14#include <linux/module.h>
15
16#include <asm/mmu_context.h>
David Daney5b3b1682009-01-08 16:46:40 -080017#include <asm/time.h>
David Howellsb81947c2012-03-28 18:30:02 +010018#include <asm/setup.h>
David Daney5b3b1682009-01-08 16:46:40 -080019
20#include <asm/octeon/octeon.h>
21
Ralf Baechle773cb772009-06-23 10:36:38 +010022#include "octeon_boot.h"
23
David Daney5b3b1682009-01-08 16:46:40 -080024volatile unsigned long octeon_processor_boot = 0xff;
25volatile unsigned long octeon_processor_sp;
26volatile unsigned long octeon_processor_gp;
27
Ralf Baechle773cb772009-06-23 10:36:38 +010028#ifdef CONFIG_HOTPLUG_CPU
David Daneybabba4f2010-07-23 10:57:51 -070029uint64_t octeon_bootloader_entry_addr;
30EXPORT_SYMBOL(octeon_bootloader_entry_addr);
Ralf Baechle773cb772009-06-23 10:36:38 +010031#endif
32
David Daneyc6d2b222016-02-09 11:00:12 -080033static void octeon_icache_flush(void)
34{
35 asm volatile ("synci 0($0)\n");
36}
37
38static void (*octeon_message_functions[8])(void) = {
39 scheduler_ipi,
40 generic_smp_call_function_interrupt,
41 octeon_icache_flush,
42};
43
David Daney5b3b1682009-01-08 16:46:40 -080044static irqreturn_t mailbox_interrupt(int irq, void *dev_id)
45{
David Daneyc6d2b222016-02-09 11:00:12 -080046 u64 mbox_clrx = CVMX_CIU_MBOX_CLRX(cvmx_get_core_num());
47 u64 action;
48 int i;
David Daney5b3b1682009-01-08 16:46:40 -080049
David Daneyc6d2b222016-02-09 11:00:12 -080050 /*
51 * Make sure the function array initialization remains
52 * correct.
53 */
54 BUILD_BUG_ON(SMP_RESCHEDULE_YOURSELF != (1 << 0));
55 BUILD_BUG_ON(SMP_CALL_FUNCTION != (1 << 1));
56 BUILD_BUG_ON(SMP_ICACHE_FLUSH != (1 << 2));
57
58 /*
59 * Load the mailbox register to figure out what we're supposed
60 * to do.
61 */
62 action = cvmx_read_csr(mbox_clrx);
63
64 if (OCTEON_IS_MODEL(OCTEON_CN68XX))
65 action &= 0xff;
66 else
67 action &= 0xffff;
David Daney5b3b1682009-01-08 16:46:40 -080068
69 /* Clear the mailbox to clear the interrupt */
David Daneyc6d2b222016-02-09 11:00:12 -080070 cvmx_write_csr(mbox_clrx, action);
David Daney5b3b1682009-01-08 16:46:40 -080071
David Daneyc6d2b222016-02-09 11:00:12 -080072 for (i = 0; i < ARRAY_SIZE(octeon_message_functions) && action;) {
73 if (action & 1) {
74 void (*fn)(void) = octeon_message_functions[i];
David Daney5b3b1682009-01-08 16:46:40 -080075
David Daneyc6d2b222016-02-09 11:00:12 -080076 if (fn)
77 fn();
78 }
79 action >>= 1;
80 i++;
81 }
David Daney5b3b1682009-01-08 16:46:40 -080082 return IRQ_HANDLED;
83}
84
85/**
86 * Cause the function described by call_data to be executed on the passed
Ralf Baechle70342282013-01-22 12:59:30 +010087 * cpu. When the function has finished, increment the finished field of
David Daney5b3b1682009-01-08 16:46:40 -080088 * call_data.
89 */
90void octeon_send_ipi_single(int cpu, unsigned int action)
91{
92 int coreid = cpu_logical_map(cpu);
93 /*
94 pr_info("SMP: Mailbox send cpu=%d, coreid=%d, action=%u\n", cpu,
95 coreid, action);
96 */
97 cvmx_write_csr(CVMX_CIU_MBOX_SETX(coreid), action);
98}
99
David Daney067f3292009-10-01 16:47:38 -0700100static inline void octeon_send_ipi_mask(const struct cpumask *mask,
101 unsigned int action)
David Daney5b3b1682009-01-08 16:46:40 -0800102{
103 unsigned int i;
104
Rusty Russell8dd92892015-03-05 10:49:17 +1030105 for_each_cpu(i, mask)
David Daney5b3b1682009-01-08 16:46:40 -0800106 octeon_send_ipi_single(i, action);
107}
108
109/**
Rusty Russell5f054e32012-03-29 15:38:31 +1030110 * Detect available CPUs, populate cpu_possible_mask
David Daney5b3b1682009-01-08 16:46:40 -0800111 */
Ralf Baechle773cb772009-06-23 10:36:38 +0100112static void octeon_smp_hotplug_setup(void)
113{
114#ifdef CONFIG_HOTPLUG_CPU
David Daneybabba4f2010-07-23 10:57:51 -0700115 struct linux_app_boot_info *labi;
Ralf Baechle773cb772009-06-23 10:36:38 +0100116
Aaro Koskinen5ca0e372014-06-28 00:59:51 +0300117 if (!setup_max_cpus)
118 return;
119
David Daneybabba4f2010-07-23 10:57:51 -0700120 labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);
Aaro Koskineneac44d92014-06-28 00:59:52 +0300121 if (labi->labi_signature != LABI_SIGNATURE) {
122 pr_info("The bootloader on this board does not support HOTPLUG_CPU.");
123 return;
124 }
David Daneybabba4f2010-07-23 10:57:51 -0700125
126 octeon_bootloader_entry_addr = labi->InitTLBStart_addr;
Ralf Baechle773cb772009-06-23 10:36:38 +0100127#endif
128}
129
Yang Shi0e8c1a32016-02-19 17:04:07 -0800130static void __init octeon_smp_setup(void)
David Daney5b3b1682009-01-08 16:46:40 -0800131{
132 const int coreid = cvmx_get_core_num();
133 int cpus;
134 int id;
David Daney7d52ab12016-02-01 17:46:54 -0800135 struct cvmx_sysinfo *sysinfo = cvmx_sysinfo_get();
136
David Daneyedfcbb82010-07-23 10:57:49 -0700137#ifdef CONFIG_HOTPLUG_CPU
David Daneyc6d2b222016-02-09 11:00:12 -0800138 int core_mask = octeon_get_boot_coremask();
David Daneyedfcbb82010-07-23 10:57:49 -0700139 unsigned int num_cores = cvmx_octeon_num_cores();
140#endif
David Daney5b3b1682009-01-08 16:46:40 -0800141
David Daneyedfcbb82010-07-23 10:57:49 -0700142 /* The present CPUs are initially just the boot cpu (CPU 0). */
143 for (id = 0; id < NR_CPUS; id++) {
144 set_cpu_possible(id, id == 0);
145 set_cpu_present(id, id == 0);
146 }
147
David Daney5b3b1682009-01-08 16:46:40 -0800148 __cpu_number_map[coreid] = 0;
149 __cpu_logical_map[0] = coreid;
David Daney5b3b1682009-01-08 16:46:40 -0800150
David Daneyedfcbb82010-07-23 10:57:49 -0700151 /* The present CPUs get the lowest CPU numbers. */
David Daney5b3b1682009-01-08 16:46:40 -0800152 cpus = 1;
David Daneyedfcbb82010-07-23 10:57:49 -0700153 for (id = 0; id < NR_CPUS; id++) {
David Daney7d52ab12016-02-01 17:46:54 -0800154 if ((id != coreid) && cvmx_coremask_is_core_set(&sysinfo->core_mask, id)) {
David Daneyedfcbb82010-07-23 10:57:49 -0700155 set_cpu_possible(cpus, true);
156 set_cpu_present(cpus, true);
David Daney5b3b1682009-01-08 16:46:40 -0800157 __cpu_number_map[id] = cpus;
158 __cpu_logical_map[cpus] = id;
159 cpus++;
160 }
161 }
David Daneyedfcbb82010-07-23 10:57:49 -0700162
163#ifdef CONFIG_HOTPLUG_CPU
164 /*
Ralf Baechle70342282013-01-22 12:59:30 +0100165 * The possible CPUs are all those present on the chip. We
166 * will assign CPU numbers for possible cores as well. Cores
David Daneyedfcbb82010-07-23 10:57:49 -0700167 * are always consecutively numberd from 0.
168 */
Aaro Koskineneac44d92014-06-28 00:59:52 +0300169 for (id = 0; setup_max_cpus && octeon_bootloader_entry_addr &&
170 id < num_cores && id < NR_CPUS; id++) {
David Daneyedfcbb82010-07-23 10:57:49 -0700171 if (!(core_mask & (1 << id))) {
172 set_cpu_possible(cpus, true);
173 __cpu_number_map[id] = cpus;
174 __cpu_logical_map[cpus] = id;
175 cpus++;
176 }
177 }
178#endif
Ralf Baechle773cb772009-06-23 10:36:38 +0100179
180 octeon_smp_hotplug_setup();
David Daney5b3b1682009-01-08 16:46:40 -0800181}
182
183/**
184 * Firmware CPU startup hook
185 *
186 */
187static void octeon_boot_secondary(int cpu, struct task_struct *idle)
188{
189 int count;
190
191 pr_info("SMP: Booting CPU%02d (CoreId %2d)...\n", cpu,
192 cpu_logical_map(cpu));
193
194 octeon_processor_sp = __KSTK_TOS(idle);
195 octeon_processor_gp = (unsigned long)(task_thread_info(idle));
196 octeon_processor_boot = cpu_logical_map(cpu);
197 mb();
198
199 count = 10000;
200 while (octeon_processor_sp && count) {
201 /* Waiting for processor to get the SP and GP */
202 udelay(1);
203 count--;
204 }
205 if (count == 0)
206 pr_err("Secondary boot timeout\n");
207}
208
209/**
210 * After we've done initial boot, this function is called to allow the
211 * board code to clean up state, if needed
212 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000213static void octeon_init_secondary(void)
David Daney5b3b1682009-01-08 16:46:40 -0800214{
David Daneybabba4f2010-07-23 10:57:51 -0700215 unsigned int sr;
David Daney5b3b1682009-01-08 16:46:40 -0800216
David Daney0c326382011-03-25 12:38:51 -0700217 sr = set_c0_status(ST0_BEV);
218 write_c0_ebase((u32)ebase);
219 write_c0_status(sr);
220
221 octeon_check_cpu_bist();
222 octeon_init_cvmcount();
223
224 octeon_irq_setup_secondary();
David Daney0c326382011-03-25 12:38:51 -0700225}
226
227/**
228 * Callout to firmware before smp_init
229 *
230 */
Yang Shi0e8c1a32016-02-19 17:04:07 -0800231static void __init octeon_prepare_cpus(unsigned int max_cpus)
David Daney0c326382011-03-25 12:38:51 -0700232{
David Daneye650ce02011-02-17 14:47:52 -0800233 /*
234 * Only the low order mailbox bits are used for IPIs, leave
235 * the other bits alone.
236 */
237 cvmx_write_csr(CVMX_CIU_MBOX_CLRX(cvmx_get_core_num()), 0xffff);
Venkat Subbiahe63fb7a2011-10-03 13:31:10 -0700238 if (request_irq(OCTEON_IRQ_MBOX0, mailbox_interrupt,
239 IRQF_PERCPU | IRQF_NO_THREAD, "SMP-IPI",
240 mailbox_interrupt)) {
Ralf Baechleab75dc02011-11-17 15:07:31 +0000241 panic("Cannot request_irq(OCTEON_IRQ_MBOX0)");
David Daney5b3b1682009-01-08 16:46:40 -0800242 }
David Daney5b3b1682009-01-08 16:46:40 -0800243}
244
245/**
246 * Last chance for the board code to finish SMP initialization before
247 * the CPU is "online".
248 */
249static void octeon_smp_finish(void)
250{
David Daney5b3b1682009-01-08 16:46:40 -0800251 octeon_user_io_init();
252
253 /* to generate the first CPU timer interrupt */
254 write_c0_compare(read_c0_count() + mips_hpt_frequency / HZ);
Yong Zhang1bcfecc2012-07-19 09:13:53 +0200255 local_irq_enable();
David Daney5b3b1682009-01-08 16:46:40 -0800256}
257
Ralf Baechle773cb772009-06-23 10:36:38 +0100258#ifdef CONFIG_HOTPLUG_CPU
259
260/* State of each CPU. */
261DEFINE_PER_CPU(int, cpu_state);
262
Ralf Baechle773cb772009-06-23 10:36:38 +0100263static int octeon_cpu_disable(void)
264{
265 unsigned int cpu = smp_processor_id();
266
267 if (cpu == 0)
268 return -EBUSY;
269
Aaro Koskineneac44d92014-06-28 00:59:52 +0300270 if (!octeon_bootloader_entry_addr)
271 return -ENOTSUPP;
272
Rusty Russell0b5f9c02012-03-29 15:38:30 +1030273 set_cpu_online(cpu, false);
James Hogan826e99b2016-07-13 14:12:45 +0100274 calculate_cpu_foreign_map();
Rusty Russell8dd92892015-03-05 10:49:17 +1030275 cpumask_clear_cpu(cpu, &cpu_callin_map);
Ralf Baechle17efb592013-09-03 18:19:28 +0200276 octeon_fixup_irqs();
Ralf Baechle773cb772009-06-23 10:36:38 +0100277
Ralf Baechle9329c152016-01-27 18:07:00 +0100278 __flush_cache_all();
Ralf Baechle773cb772009-06-23 10:36:38 +0100279 local_flush_tlb_all();
280
Ralf Baechle773cb772009-06-23 10:36:38 +0100281 return 0;
282}
283
284static void octeon_cpu_die(unsigned int cpu)
285{
286 int coreid = cpu_logical_map(cpu);
David Daneybabba4f2010-07-23 10:57:51 -0700287 uint32_t mask, new_mask;
288 const struct cvmx_bootmem_named_block_desc *block_desc;
Ralf Baechle773cb772009-06-23 10:36:38 +0100289
Ralf Baechle773cb772009-06-23 10:36:38 +0100290 while (per_cpu(cpu_state, cpu) != CPU_DEAD)
291 cpu_relax();
292
293 /*
294 * This is a bit complicated strategics of getting/settig available
295 * cores mask, copied from bootloader
296 */
David Daneybabba4f2010-07-23 10:57:51 -0700297
298 mask = 1 << coreid;
Ralf Baechle773cb772009-06-23 10:36:38 +0100299 /* LINUX_APP_BOOT_BLOCK is initialized in bootoct binary */
300 block_desc = cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME);
301
302 if (!block_desc) {
David Daneybabba4f2010-07-23 10:57:51 -0700303 struct linux_app_boot_info *labi;
304
305 labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);
306
307 labi->avail_coremask |= mask;
308 new_mask = labi->avail_coremask;
Ralf Baechle773cb772009-06-23 10:36:38 +0100309 } else { /* alternative, already initialized */
David Daneybabba4f2010-07-23 10:57:51 -0700310 uint32_t *p = (uint32_t *)PHYS_TO_XKSEG_CACHED(block_desc->base_addr +
311 AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK);
312 *p |= mask;
313 new_mask = *p;
Ralf Baechle773cb772009-06-23 10:36:38 +0100314 }
315
David Daneybabba4f2010-07-23 10:57:51 -0700316 pr_info("Reset core %d. Available Coremask = 0x%x \n", coreid, new_mask);
317 mb();
Ralf Baechle773cb772009-06-23 10:36:38 +0100318 cvmx_write_csr(CVMX_CIU_PP_RST, 1 << coreid);
319 cvmx_write_csr(CVMX_CIU_PP_RST, 0);
320}
321
322void play_dead(void)
323{
David Daneybabba4f2010-07-23 10:57:51 -0700324 int cpu = cpu_number_map(cvmx_get_core_num());
Ralf Baechle773cb772009-06-23 10:36:38 +0100325
326 idle_task_exit();
327 octeon_processor_boot = 0xff;
David Daneybabba4f2010-07-23 10:57:51 -0700328 per_cpu(cpu_state, cpu) = CPU_DEAD;
329
330 mb();
Ralf Baechle773cb772009-06-23 10:36:38 +0100331
332 while (1) /* core will be reset here */
333 ;
334}
335
336extern void kernel_entry(unsigned long arg1, ...);
337
338static void start_after_reset(void)
339{
Ralf Baechle70342282013-01-22 12:59:30 +0100340 kernel_entry(0, 0, 0); /* set a2 = 0 for secondary core */
Ralf Baechle773cb772009-06-23 10:36:38 +0100341}
342
David Daneybabba4f2010-07-23 10:57:51 -0700343static int octeon_update_boot_vector(unsigned int cpu)
Ralf Baechle773cb772009-06-23 10:36:38 +0100344{
345
346 int coreid = cpu_logical_map(cpu);
David Daneybabba4f2010-07-23 10:57:51 -0700347 uint32_t avail_coremask;
348 const struct cvmx_bootmem_named_block_desc *block_desc;
Ralf Baechle773cb772009-06-23 10:36:38 +0100349 struct boot_init_vector *boot_vect =
David Daneybabba4f2010-07-23 10:57:51 -0700350 (struct boot_init_vector *)PHYS_TO_XKSEG_CACHED(BOOTLOADER_BOOT_VECTOR);
Ralf Baechle773cb772009-06-23 10:36:38 +0100351
352 block_desc = cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME);
353
354 if (!block_desc) {
David Daneybabba4f2010-07-23 10:57:51 -0700355 struct linux_app_boot_info *labi;
356
357 labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);
358
359 avail_coremask = labi->avail_coremask;
360 labi->avail_coremask &= ~(1 << coreid);
Ralf Baechle773cb772009-06-23 10:36:38 +0100361 } else { /* alternative, already initialized */
David Daneybabba4f2010-07-23 10:57:51 -0700362 avail_coremask = *(uint32_t *)PHYS_TO_XKSEG_CACHED(
363 block_desc->base_addr + AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK);
Ralf Baechle773cb772009-06-23 10:36:38 +0100364 }
365
366 if (!(avail_coremask & (1 << coreid))) {
Adam Buchbinder92a76f62016-02-25 00:44:58 -0800367 /* core not available, assume, that caught by simple-executive */
Ralf Baechle773cb772009-06-23 10:36:38 +0100368 cvmx_write_csr(CVMX_CIU_PP_RST, 1 << coreid);
369 cvmx_write_csr(CVMX_CIU_PP_RST, 0);
370 }
371
372 boot_vect[coreid].app_start_func_addr =
373 (uint32_t) (unsigned long) start_after_reset;
David Daneybabba4f2010-07-23 10:57:51 -0700374 boot_vect[coreid].code_addr = octeon_bootloader_entry_addr;
Ralf Baechle773cb772009-06-23 10:36:38 +0100375
David Daneybabba4f2010-07-23 10:57:51 -0700376 mb();
Ralf Baechle773cb772009-06-23 10:36:38 +0100377
378 cvmx_write_csr(CVMX_CIU_NMI, (1 << coreid) & avail_coremask);
379
380 return 0;
381}
382
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000383static int register_cavium_notifier(void)
Ralf Baechle773cb772009-06-23 10:36:38 +0100384{
Sebastian Andrzej Siewiordd6d7c62016-09-06 19:04:51 +0200385 return cpuhp_setup_state_nocalls(CPUHP_MIPS_SOC_PREPARE,
386 "mips/cavium:prepare",
387 octeon_update_boot_vector, NULL);
Ralf Baechle773cb772009-06-23 10:36:38 +0100388}
Ralf Baechle773cb772009-06-23 10:36:38 +0100389late_initcall(register_cavium_notifier);
390
Ralf Baechle70342282013-01-22 12:59:30 +0100391#endif /* CONFIG_HOTPLUG_CPU */
Ralf Baechle773cb772009-06-23 10:36:38 +0100392
David Daney5b3b1682009-01-08 16:46:40 -0800393struct plat_smp_ops octeon_smp_ops = {
394 .send_ipi_single = octeon_send_ipi_single,
395 .send_ipi_mask = octeon_send_ipi_mask,
396 .init_secondary = octeon_init_secondary,
397 .smp_finish = octeon_smp_finish,
David Daney5b3b1682009-01-08 16:46:40 -0800398 .boot_secondary = octeon_boot_secondary,
399 .smp_setup = octeon_smp_setup,
400 .prepare_cpus = octeon_prepare_cpus,
Ralf Baechle773cb772009-06-23 10:36:38 +0100401#ifdef CONFIG_HOTPLUG_CPU
402 .cpu_disable = octeon_cpu_disable,
403 .cpu_die = octeon_cpu_die,
404#endif
David Daney5b3b1682009-01-08 16:46:40 -0800405};
David Daneyc6d2b222016-02-09 11:00:12 -0800406
407static irqreturn_t octeon_78xx_reched_interrupt(int irq, void *dev_id)
408{
409 scheduler_ipi();
410 return IRQ_HANDLED;
411}
412
413static irqreturn_t octeon_78xx_call_function_interrupt(int irq, void *dev_id)
414{
415 generic_smp_call_function_interrupt();
416 return IRQ_HANDLED;
417}
418
419static irqreturn_t octeon_78xx_icache_flush_interrupt(int irq, void *dev_id)
420{
421 octeon_icache_flush();
422 return IRQ_HANDLED;
423}
424
425/*
426 * Callout to firmware before smp_init
427 */
428static void octeon_78xx_prepare_cpus(unsigned int max_cpus)
429{
430 if (request_irq(OCTEON_IRQ_MBOX0 + 0,
431 octeon_78xx_reched_interrupt,
432 IRQF_PERCPU | IRQF_NO_THREAD, "Scheduler",
433 octeon_78xx_reched_interrupt)) {
434 panic("Cannot request_irq for SchedulerIPI");
435 }
436 if (request_irq(OCTEON_IRQ_MBOX0 + 1,
437 octeon_78xx_call_function_interrupt,
438 IRQF_PERCPU | IRQF_NO_THREAD, "SMP-Call",
439 octeon_78xx_call_function_interrupt)) {
440 panic("Cannot request_irq for SMP-Call");
441 }
442 if (request_irq(OCTEON_IRQ_MBOX0 + 2,
443 octeon_78xx_icache_flush_interrupt,
444 IRQF_PERCPU | IRQF_NO_THREAD, "ICache-Flush",
445 octeon_78xx_icache_flush_interrupt)) {
446 panic("Cannot request_irq for ICache-Flush");
447 }
448}
449
450static void octeon_78xx_send_ipi_single(int cpu, unsigned int action)
451{
452 int i;
453
454 for (i = 0; i < 8; i++) {
455 if (action & 1)
456 octeon_ciu3_mbox_send(cpu, i);
457 action >>= 1;
458 }
459}
460
461static void octeon_78xx_send_ipi_mask(const struct cpumask *mask,
462 unsigned int action)
463{
464 unsigned int cpu;
465
466 for_each_cpu(cpu, mask)
467 octeon_78xx_send_ipi_single(cpu, action);
468}
469
470static struct plat_smp_ops octeon_78xx_smp_ops = {
471 .send_ipi_single = octeon_78xx_send_ipi_single,
472 .send_ipi_mask = octeon_78xx_send_ipi_mask,
473 .init_secondary = octeon_init_secondary,
474 .smp_finish = octeon_smp_finish,
475 .boot_secondary = octeon_boot_secondary,
476 .smp_setup = octeon_smp_setup,
477 .prepare_cpus = octeon_78xx_prepare_cpus,
478#ifdef CONFIG_HOTPLUG_CPU
479 .cpu_disable = octeon_cpu_disable,
480 .cpu_die = octeon_cpu_die,
481#endif
482};
483
484void __init octeon_setup_smp(void)
485{
486 struct plat_smp_ops *ops;
487
488 if (octeon_has_feature(OCTEON_FEATURE_CIU3))
489 ops = &octeon_78xx_smp_ops;
490 else
491 ops = &octeon_smp_ops;
492
493 register_smp_ops(ops);
494}