blob: a734b2c2f9ea34cc6facc8832c2a29e5c24e7e20 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Ralf Baechle70342282013-01-22 12:59:30 +01002 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License as published by the
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Free Software Foundation; either version 2 of the License, or (at your
5 * option) any later version.
Ralf Baechle27f7681922006-10-09 00:03:05 +01006 *
7 * Copyright (c) 2004 MIPS Inc
8 * Author: chris@mips.com
9 *
10 * Copyright (C) 2004, 06 Ralf Baechle <ralf@linux-mips.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/interrupt.h>
13#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/sched.h>
15#include <linux/kernel_stat.h>
16#include <asm/io.h>
17#include <asm/irq.h>
18#include <asm/msc01_ic.h>
Atsushi Nemoto411ba7f2008-04-26 01:55:30 +090019#include <asm/traps.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21static unsigned long _icctrl_msc;
22#define MSC01_IC_REG_BASE _icctrl_msc
23
24#define MSCIC_WRITE(reg, data) do { *(volatile u32 *)(reg) = data; } while (0)
25#define MSCIC_READ(reg, data) do { data = *(volatile u32 *)(reg); } while (0)
26
27static unsigned int irq_base;
28
29/* mask off an interrupt */
Thomas Gleixnere15883d2011-03-23 21:08:59 +000030static inline void mask_msc_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070031{
Thomas Gleixnere15883d2011-03-23 21:08:59 +000032 unsigned int irq = d->irq;
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034 if (irq < (irq_base + 32))
35 MSCIC_WRITE(MSC01_IC_DISL, 1<<(irq - irq_base));
36 else
37 MSCIC_WRITE(MSC01_IC_DISH, 1<<(irq - irq_base - 32));
38}
39
40/* unmask an interrupt */
Thomas Gleixnere15883d2011-03-23 21:08:59 +000041static inline void unmask_msc_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070042{
Thomas Gleixnere15883d2011-03-23 21:08:59 +000043 unsigned int irq = d->irq;
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045 if (irq < (irq_base + 32))
46 MSCIC_WRITE(MSC01_IC_ENAL, 1<<(irq - irq_base));
47 else
48 MSCIC_WRITE(MSC01_IC_ENAH, 1<<(irq - irq_base - 32));
49}
50
51/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070052 * Masks and ACKs an IRQ
53 */
Thomas Gleixnere15883d2011-03-23 21:08:59 +000054static void level_mask_and_ack_msc_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055{
Thomas Gleixnere15883d2011-03-23 21:08:59 +000056 mask_msc_irq(d);
Ralf Baechlee01402b2005-07-14 15:57:16 +000057 if (!cpu_has_veic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 MSCIC_WRITE(MSC01_IC_EOI, 0);
59}
60
61/*
62 * Masks and ACKs an IRQ
63 */
Thomas Gleixnere15883d2011-03-23 21:08:59 +000064static void edge_mask_and_ack_msc_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070065{
Thomas Gleixnere15883d2011-03-23 21:08:59 +000066 unsigned int irq = d->irq;
67
68 mask_msc_irq(d);
Ralf Baechlee01402b2005-07-14 15:57:16 +000069 if (!cpu_has_veic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 MSCIC_WRITE(MSC01_IC_EOI, 0);
71 else {
72 u32 r;
73 MSCIC_READ(MSC01_IC_SUP+irq*8, r);
74 MSCIC_WRITE(MSC01_IC_SUP+irq*8, r | ~MSC01_IC_SUP_EDGE_BIT);
75 MSCIC_WRITE(MSC01_IC_SUP+irq*8, r);
76 }
77}
78
79/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 * Interrupt handler for interrupts coming from SOC-it.
81 */
Ralf Baechle937a8012006-10-07 19:44:33 +010082void ll_msc_irq(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083{
Ralf Baechle70342282013-01-22 12:59:30 +010084 unsigned int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86 /* read the interrupt vector register */
87 MSCIC_READ(MSC01_IC_VEC, irq);
88 if (irq < 64)
Ralf Baechle937a8012006-10-07 19:44:33 +010089 do_IRQ(irq + irq_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 else {
91 /* Ignore spurious interrupt */
92 }
93}
94
Atsushi Nemoto411ba7f2008-04-26 01:55:30 +090095static void msc_bind_eic_interrupt(int irq, int set)
Linus Torvalds1da177e2005-04-16 15:20:36 -070096{
97 MSCIC_WRITE(MSC01_IC_RAMW,
98 (irq<<MSC01_IC_RAMW_ADDR_SHF) | (set<<MSC01_IC_RAMW_DATA_SHF));
99}
100
Atsushi Nemoto411ba7f2008-04-26 01:55:30 +0900101static struct irq_chip msc_levelirq_type = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +0900102 .name = "SOC-it-Level",
Thomas Gleixnere15883d2011-03-23 21:08:59 +0000103 .irq_ack = level_mask_and_ack_msc_irq,
104 .irq_mask = mask_msc_irq,
105 .irq_mask_ack = level_mask_and_ack_msc_irq,
106 .irq_unmask = unmask_msc_irq,
107 .irq_eoi = unmask_msc_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108};
109
Atsushi Nemoto411ba7f2008-04-26 01:55:30 +0900110static struct irq_chip msc_edgeirq_type = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +0900111 .name = "SOC-it-Edge",
Thomas Gleixnere15883d2011-03-23 21:08:59 +0000112 .irq_ack = edge_mask_and_ack_msc_irq,
113 .irq_mask = mask_msc_irq,
114 .irq_mask_ack = edge_mask_and_ack_msc_irq,
115 .irq_unmask = unmask_msc_irq,
116 .irq_eoi = unmask_msc_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117};
118
119
Chris Dearmand725cf32007-05-08 14:05:39 +0100120void __init init_msc_irqs(unsigned long icubase, unsigned int irqbase, msc_irqmap_t *imp, int nirq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121{
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100122 _icctrl_msc = (unsigned long) ioremap(icubase, 0x40000);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
124 /* Reset interrupt controller - initialises all registers to 0 */
125 MSCIC_WRITE(MSC01_IC_RST, MSC01_IC_RST_RST_BIT);
126
127 board_bind_eic_interrupt = &msc_bind_eic_interrupt;
128
Markos Chandrasab6c15b2014-06-23 09:48:51 +0100129 for (; nirq > 0; nirq--, imp++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 int n = imp->im_irq;
131
132 switch (imp->im_type) {
133 case MSC01_IRQ_EDGE:
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200134 irq_set_chip_and_handler_name(irqbase + n,
135 &msc_edgeirq_type,
136 handle_edge_irq,
137 "edge");
Ralf Baechlee01402b2005-07-14 15:57:16 +0000138 if (cpu_has_veic)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT);
140 else
141 MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT | imp->im_lvl);
142 break;
143 case MSC01_IRQ_LEVEL:
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200144 irq_set_chip_and_handler_name(irqbase + n,
145 &msc_levelirq_type,
146 handle_level_irq,
147 "level");
Ralf Baechlee01402b2005-07-14 15:57:16 +0000148 if (cpu_has_veic)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 MSCIC_WRITE(MSC01_IC_SUP+n*8, 0);
150 else
151 MSCIC_WRITE(MSC01_IC_SUP+n*8, imp->im_lvl);
152 }
153 }
154
Chris Dearmand725cf32007-05-08 14:05:39 +0100155 irq_base = irqbase;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
157 MSCIC_WRITE(MSC01_IC_GENA, MSC01_IC_GENA_GENA_BIT); /* Enable interrupt generation */
158
159}