blob: 3c59ffe5f5f54116785a501ad39abaccd1ad11a5 [file] [log] [blame]
John Crispin5fff6102013-01-20 22:02:55 +01001/*
2 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License version 2 as published
4 * by the Free Software Foundation.
5 *
6 * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
7 */
8
9#include <linux/io.h>
10#include <linux/serial_reg.h>
11
12#include <asm/addrspace.h>
13
John Crispin5b4500d2013-04-09 18:31:15 +020014#ifdef CONFIG_SOC_RT288X
John Crispina097b132014-01-24 17:01:17 +010015#define EARLY_UART_BASE 0x300c00
16#define CHIPID_BASE 0x300004
17#elif defined(CONFIG_SOC_MT7621)
18#define EARLY_UART_BASE 0x1E000c00
19#define CHIPID_BASE 0x1E000004
John Crispin5b4500d2013-04-09 18:31:15 +020020#else
John Crispina097b132014-01-24 17:01:17 +010021#define EARLY_UART_BASE 0x10000c00
22#define CHIPID_BASE 0x10000004
John Crispin5b4500d2013-04-09 18:31:15 +020023#endif
John Crispin5fff6102013-01-20 22:02:55 +010024
John Crispina097b132014-01-24 17:01:17 +010025#define MT7628_CHIP_NAME1 0x20203832
26
27#define UART_REG_TX 0x04
John Crispin73afa6c2015-11-05 03:59:58 +010028#define UART_REG_LCR 0x0c
John Crispina097b132014-01-24 17:01:17 +010029#define UART_REG_LSR 0x14
30#define UART_REG_LSR_RT2880 0x1c
John Crispin5fff6102013-01-20 22:02:55 +010031
32static __iomem void *uart_membase = (__iomem void *) KSEG1ADDR(EARLY_UART_BASE);
John Crispina097b132014-01-24 17:01:17 +010033static __iomem void *chipid_membase = (__iomem void *) KSEG1ADDR(CHIPID_BASE);
John Crispin73afa6c2015-11-05 03:59:58 +010034static int init_complete;
John Crispin5fff6102013-01-20 22:02:55 +010035
36static inline void uart_w32(u32 val, unsigned reg)
37{
38 __raw_writel(val, uart_membase + reg);
39}
40
41static inline u32 uart_r32(unsigned reg)
42{
43 return __raw_readl(uart_membase + reg);
44}
45
John Crispina097b132014-01-24 17:01:17 +010046static inline int soc_is_mt7628(void)
47{
48 return IS_ENABLED(CONFIG_SOC_MT7620) &&
49 (__raw_readl(chipid_membase) == MT7628_CHIP_NAME1);
50}
51
John Crispin73afa6c2015-11-05 03:59:58 +010052static void find_uart_base(void)
53{
54 int i;
55
56 if (!soc_is_mt7628())
57 return;
58
59 for (i = 0; i < 3; i++) {
60 u32 reg = uart_r32(UART_REG_LCR + (0x100 * i));
61
62 if (!reg)
63 continue;
64
65 uart_membase = (__iomem void *) KSEG1ADDR(EARLY_UART_BASE +
66 (0x100 * i));
67 break;
68 }
69}
70
John Crispin5fff6102013-01-20 22:02:55 +010071void prom_putchar(unsigned char ch)
72{
John Crispin73afa6c2015-11-05 03:59:58 +010073 if (!init_complete) {
74 find_uart_base();
75 init_complete = 1;
76 }
77
John Crispina097b132014-01-24 17:01:17 +010078 if (IS_ENABLED(CONFIG_SOC_MT7621) || soc_is_mt7628()) {
79 uart_w32(ch, UART_TX);
80 while ((uart_r32(UART_REG_LSR) & UART_LSR_THRE) == 0)
81 ;
82 } else {
83 while ((uart_r32(UART_REG_LSR_RT2880) & UART_LSR_THRE) == 0)
84 ;
85 uart_w32(ch, UART_REG_TX);
86 while ((uart_r32(UART_REG_LSR_RT2880) & UART_LSR_THRE) == 0)
87 ;
88 }
John Crispin5fff6102013-01-20 22:02:55 +010089}