blob: 2b76e364386928fcd45050290d1a60cf6de8d09a [file] [log] [blame]
John Crispin80fb55a2013-01-27 09:17:20 +01001/*
2 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License version 2 as published
4 * by the Free Software Foundation.
5 *
6 * Parts of this file are based on Ralink's 2.6.21 BSP
7 *
8 * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
9 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
John Crispin97b92102016-05-05 09:57:56 +020010 * Copyright (C) 2013 John Crispin <john@phrozen.org>
John Crispin80fb55a2013-01-27 09:17:20 +010011 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/module.h>
16
17#include <asm/mipsregs.h>
18#include <asm/mach-ralink/ralink_regs.h>
19#include <asm/mach-ralink/rt288x.h>
John Crispinf576fb62014-10-09 04:02:53 +020020#include <asm/mach-ralink/pinmux.h>
John Crispin80fb55a2013-01-27 09:17:20 +010021
22#include "common.h"
23
John Crispinf576fb62014-10-09 04:02:53 +020024static struct rt2880_pmx_func i2c_func[] = { FUNC("i2c", 0, 1, 2) };
25static struct rt2880_pmx_func spi_func[] = { FUNC("spi", 0, 3, 4) };
26static struct rt2880_pmx_func uartlite_func[] = { FUNC("uartlite", 0, 7, 8) };
27static struct rt2880_pmx_func jtag_func[] = { FUNC("jtag", 0, 17, 5) };
28static struct rt2880_pmx_func mdio_func[] = { FUNC("mdio", 0, 22, 2) };
29static struct rt2880_pmx_func sdram_func[] = { FUNC("sdram", 0, 24, 16) };
30static struct rt2880_pmx_func pci_func[] = { FUNC("pci", 0, 40, 32) };
31
32static struct rt2880_pmx_group rt2880_pinmux_data_act[] = {
33 GRP("i2c", i2c_func, 1, RT2880_GPIO_MODE_I2C),
34 GRP("spi", spi_func, 1, RT2880_GPIO_MODE_SPI),
35 GRP("uartlite", uartlite_func, 1, RT2880_GPIO_MODE_UART0),
36 GRP("jtag", jtag_func, 1, RT2880_GPIO_MODE_JTAG),
37 GRP("mdio", mdio_func, 1, RT2880_GPIO_MODE_MDIO),
38 GRP("sdram", sdram_func, 1, RT2880_GPIO_MODE_SDRAM),
39 GRP("pci", pci_func, 1, RT2880_GPIO_MODE_PCI),
40 { 0 }
John Crispin80fb55a2013-01-27 09:17:20 +010041};
42
John Crispin80fb55a2013-01-27 09:17:20 +010043void __init ralink_clk_init(void)
44{
John Crispinf2a8bd22014-08-04 09:52:22 +020045 unsigned long cpu_rate, wmac_rate = 40000000;
John Crispin80fb55a2013-01-27 09:17:20 +010046 u32 t = rt_sysc_r32(SYSC_REG_SYSTEM_CONFIG);
47 t = ((t >> SYSTEM_CONFIG_CPUCLK_SHIFT) & SYSTEM_CONFIG_CPUCLK_MASK);
48
49 switch (t) {
50 case SYSTEM_CONFIG_CPUCLK_250:
51 cpu_rate = 250000000;
52 break;
53 case SYSTEM_CONFIG_CPUCLK_266:
54 cpu_rate = 266666667;
55 break;
56 case SYSTEM_CONFIG_CPUCLK_280:
57 cpu_rate = 280000000;
58 break;
59 case SYSTEM_CONFIG_CPUCLK_300:
60 cpu_rate = 300000000;
61 break;
62 }
63
64 ralink_clk_add("cpu", cpu_rate);
65 ralink_clk_add("300100.timer", cpu_rate / 2);
66 ralink_clk_add("300120.watchdog", cpu_rate / 2);
67 ralink_clk_add("300500.uart", cpu_rate / 2);
68 ralink_clk_add("300c00.uartlite", cpu_rate / 2);
69 ralink_clk_add("400000.ethernet", cpu_rate / 2);
John Crispinf2a8bd22014-08-04 09:52:22 +020070 ralink_clk_add("480000.wmac", wmac_rate);
John Crispin80fb55a2013-01-27 09:17:20 +010071}
72
73void __init ralink_of_remap(void)
74{
75 rt_sysc_membase = plat_of_remap_node("ralink,rt2880-sysc");
76 rt_memc_membase = plat_of_remap_node("ralink,rt2880-memc");
77
78 if (!rt_sysc_membase || !rt_memc_membase)
79 panic("Failed to remap core resources");
80}
81
82void prom_soc_init(struct ralink_soc_info *soc_info)
83{
84 void __iomem *sysc = (void __iomem *) KSEG1ADDR(RT2880_SYSC_BASE);
85 const char *name;
86 u32 n0;
87 u32 n1;
88 u32 id;
89
90 n0 = __raw_readl(sysc + SYSC_REG_CHIP_NAME0);
91 n1 = __raw_readl(sysc + SYSC_REG_CHIP_NAME1);
92 id = __raw_readl(sysc + SYSC_REG_CHIP_ID);
93
94 if (n0 == RT2880_CHIP_NAME0 && n1 == RT2880_CHIP_NAME1) {
95 soc_info->compatible = "ralink,r2880-soc";
96 name = "RT2880";
97 } else {
98 panic("rt288x: unknown SoC, n0:%08x n1:%08x", n0, n1);
99 }
100
101 snprintf(soc_info->sys_type, RAMIPS_SYS_TYPE_LEN,
102 "Ralink %s id:%u rev:%u",
103 name,
104 (id >> CHIP_ID_ID_SHIFT) & CHIP_ID_ID_MASK,
105 (id & CHIP_ID_REV_MASK));
John Crispin38d5b812013-04-13 15:37:37 +0200106
107 soc_info->mem_base = RT2880_SDRAM_BASE;
108 soc_info->mem_size_min = RT2880_MEM_SIZE_MIN;
109 soc_info->mem_size_max = RT2880_MEM_SIZE_MAX;
John Crispinf576fb62014-10-09 04:02:53 +0200110
111 rt2880_pinmux_data = rt2880_pinmux_data_act;
John Crispin0af3a402016-01-04 20:23:58 +0100112 ralink_soc = RT2880_SOC;
John Crispin80fb55a2013-01-27 09:17:20 +0100113}