blob: 3573d54b27706cc9e68de13ed32983a48cbd389d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11002 * arch/powerpc/sysdev/dart_iommu.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Olof Johansson91f14482005-11-21 02:12:32 -06004 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11005 * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
6 * IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Based on pSeries_iommu.c:
9 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
Olof Johansson91f14482005-11-21 02:12:32 -060010 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110012 * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110014 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110019 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110024 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/init.h>
31#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/mm.h>
33#include <linux/spinlock.h>
34#include <linux/string.h>
35#include <linux/pci.h>
36#include <linux/dma-mapping.h>
37#include <linux/vmalloc.h>
Johannes Berg7e115802007-05-03 22:28:32 +100038#include <linux/suspend.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100039#include <linux/memblock.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/io.h>
42#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/iommu.h>
44#include <asm/pci-bridge.h>
45#include <asm/machdep.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/cacheflush.h>
Stephen Rothwelld3878992005-09-28 02:50:25 +100047#include <asm/ppc-pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
David Gibson9933f292005-11-02 15:13:20 +110049#include "dart.h"
50
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +100051/* DART table address and size */
52static u32 *dart_tablebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -070053static unsigned long dart_tablesize;
54
Linus Torvalds1da177e2005-04-16 15:20:36 -070055/* Mapped base address for the dart */
Al Viro6fa2ffe2006-02-01 07:28:02 -050056static unsigned int __iomem *dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
58/* Dummy val that entries are set to when unused */
59static unsigned int dart_emptyval;
60
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110061static struct iommu_table iommu_table_dart;
62static int iommu_table_dart_inited;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063static int dart_dirty;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110064static int dart_is_u4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +000066#define DART_U4_BYPASS_BASE 0x8000000000ull
67
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#define DBG(...)
69
Anton Blanchardd900bd72012-10-03 18:57:10 +000070static DEFINE_SPINLOCK(invalidate_lock);
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072static inline void dart_tlb_invalidate_all(void)
73{
74 unsigned long l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110075 unsigned int reg, inv_bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 unsigned long limit;
Anton Blanchardd900bd72012-10-03 18:57:10 +000077 unsigned long flags;
78
79 spin_lock_irqsave(&invalidate_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81 DBG("dart: flush\n");
82
83 /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
84 * control register and wait for it to clear.
85 *
86 * Gotcha: Sometimes, the DART won't detect that the bit gets
87 * set. If so, clear it and set it again.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110088 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 limit = 0;
91
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110092 inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070093retry:
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110095 reg = DART_IN(DART_CNTL);
96 reg |= inv_bit;
97 DART_OUT(DART_CNTL, reg);
98
99 while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 l++;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100101 if (l == (1L << limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 if (limit < 4) {
103 limit++;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700104 reg = DART_IN(DART_CNTL);
105 reg &= ~inv_bit;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100106 DART_OUT(DART_CNTL, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 goto retry;
108 } else
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100109 panic("DART: TLB did not flush after waiting a long "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 "time. Buggy U3 ?");
111 }
Anton Blanchardd900bd72012-10-03 18:57:10 +0000112
113 spin_unlock_irqrestore(&invalidate_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114}
115
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700116static inline void dart_tlb_invalidate_one(unsigned long bus_rpn)
117{
118 unsigned int reg;
119 unsigned int l, limit;
Anton Blanchardd900bd72012-10-03 18:57:10 +0000120 unsigned long flags;
121
122 spin_lock_irqsave(&invalidate_lock, flags);
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700123
124 reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE |
125 (bus_rpn & DART_CNTL_U4_IONE_MASK);
126 DART_OUT(DART_CNTL, reg);
127
128 limit = 0;
129wait_more:
130 l = 0;
131 while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) {
132 rmb();
133 l++;
134 }
135
136 if (l == (1L << limit)) {
137 if (limit < 4) {
138 limit++;
139 goto wait_more;
140 } else
141 panic("DART: TLB did not flush after waiting a long "
142 "time. Buggy U4 ?");
143 }
Anton Blanchardd900bd72012-10-03 18:57:10 +0000144
145 spin_unlock_irqrestore(&invalidate_lock, flags);
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700146}
147
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000148static void dart_cache_sync(unsigned int *base, unsigned int count)
149{
150 /*
151 * We add 1 to the number of entries to flush, following a
152 * comment in Darwin indicating that the memory controller
153 * can prefetch unmapped memory under some circumstances.
154 */
155 unsigned long start = (unsigned long)base;
156 unsigned long end = start + (count + 1) * sizeof(unsigned int);
157 unsigned int tmp;
158
159 /* Perform a standard cache flush */
160 flush_inval_dcache_range(start, end);
161
162 /*
163 * Perform the sequence described in the CPC925 manual to
164 * ensure all the data gets to a point the cache incoherent
165 * DART hardware will see.
166 */
167 asm volatile(" sync;"
168 " isync;"
169 " dcbf 0,%1;"
170 " sync;"
171 " isync;"
172 " lwz %0,0(%1);"
173 " isync" : "=r" (tmp) : "r" (end) : "memory");
174}
175
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176static void dart_flush(struct iommu_table *tbl)
177{
Benjamin Herrenschmidteeac5c12006-09-13 22:12:52 +1000178 mb();
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700179 if (dart_dirty) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 dart_tlb_invalidate_all();
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700181 dart_dirty = 0;
182 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184
Robert Jennings6490c492008-07-24 04:31:16 +1000185static int dart_build(struct iommu_table *tbl, long index,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 long npages, unsigned long uaddr,
Mark Nelson4f3dd8a2008-07-16 05:51:47 +1000187 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700188 unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000190 unsigned int *dp, *orig_dp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 unsigned int rpn;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700192 long l;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
194 DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
195
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000196 orig_dp = dp = ((unsigned int*)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100197
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200198 /* On U3, all memory is contiguous, so we can move this
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 * out of the loop.
200 */
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700201 l = npages;
202 while (l--) {
Michael Ellerman579468a2012-07-25 21:19:52 +0000203 rpn = __pa(uaddr) >> DART_PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205 *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
206
Olof Johanssond0035c622005-09-20 13:46:44 +1000207 uaddr += DART_PAGE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000209 dart_cache_sync(orig_dp, npages);
Benjamin Herrenschmidteeac5c12006-09-13 22:12:52 +1000210
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700211 if (dart_is_u4) {
212 rpn = index;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700213 while (npages--)
214 dart_tlb_invalidate_one(rpn++);
215 } else {
216 dart_dirty = 1;
217 }
Robert Jennings6490c492008-07-24 04:31:16 +1000218 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219}
220
221
222static void dart_free(struct iommu_table *tbl, long index, long npages)
223{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000224 unsigned int *dp, *orig_dp;
225 long orig_npages = npages;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 /* We don't worry about flushing the TLB cache. The only drawback of
228 * not doing it is that we won't catch buggy device drivers doing
229 * bad DMAs, but then no 32-bit architecture ever does either.
230 */
231
232 DBG("dart: free at: %lx, %lx\n", index, npages);
233
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000234 orig_dp = dp = ((unsigned int *)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 while (npages--)
237 *(dp++) = dart_emptyval;
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000238
239 dart_cache_sync(orig_dp, orig_npages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240}
241
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000242static void allocate_dart(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000244 unsigned long tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000246 /* 512 pages (2MB) is max DART tablesize. */
247 dart_tablesize = 1UL << 21;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000249 /*
250 * 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
251 * will blow up an entire large page anyway in the kernel mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 */
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000253 dart_tablebase = __va(memblock_alloc_base(1UL<<24,
254 1UL<<24, 0x80000000L));
255
256 /* There is no point scanning the DART space for leaks*/
257 kmemleak_no_scan((void *)dart_tablebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
259 /* Allocate a spare page to map all invalid DART pages. We need to do
260 * that to work around what looks like a problem with the HT bridge
261 * prefetching into invalid pages and corrupting data
262 */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000263 tmp = memblock_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100264 dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
265 DARTMAP_RPNMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000267 printk(KERN_INFO "DART table allocated at: %p\n", dart_tablebase);
268}
269
270static int __init dart_init(struct device_node *dart_node)
271{
272 unsigned int i;
273 unsigned long base, size;
274 struct resource r;
275
276 /* IOMMU disabled by the user ? bail out */
277 if (iommu_is_off)
278 return -ENODEV;
279
280 /*
281 * Only use the DART if the machine has more than 1GB of RAM
282 * or if requested with iommu=on on cmdline.
283 *
284 * 1GB of RAM is picked as limit because some default devices
285 * (i.e. Airport Extreme) have 30 bit address range limits.
286 */
287
288 if (!iommu_force_on && memblock_end_of_DRAM() <= 0x40000000ull)
289 return -ENODEV;
290
291 /* Get DART registers */
292 if (of_address_to_resource(dart_node, 0, &r))
293 panic("DART: can't get register base ! ");
294
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100295 /* Map in DART registers */
Joe Perches28f65c112011-06-09 09:13:32 -0700296 dart = ioremap(r.start, resource_size(&r));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 if (dart == NULL)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100298 panic("DART: Cannot map registers!");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000300 /* Allocate the DART and dummy page */
301 allocate_dart();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
303 /* Fill initial table */
304 for (i = 0; i < dart_tablesize/4; i++)
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000305 dart_tablebase[i] = dart_emptyval;
306
307 /* Push to memory */
308 dart_cache_sync(dart_tablebase, dart_tablesize / sizeof(u32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
310 /* Initialize DART with table base and enable it. */
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000311 base = ((unsigned long)dart_tablebase) >> DART_PAGE_SHIFT;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100312 size = dart_tablesize >> DART_PAGE_SHIFT;
313 if (dart_is_u4) {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100314 size &= DART_SIZE_U4_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100315 DART_OUT(DART_BASE_U4, base);
316 DART_OUT(DART_SIZE_U4, size);
317 DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
318 } else {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100319 size &= DART_CNTL_U3_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100320 DART_OUT(DART_CNTL,
321 DART_CNTL_U3_ENABLE |
322 (base << DART_CNTL_U3_BASE_SHIFT) |
323 (size << DART_CNTL_U3_SIZE_SHIFT));
324 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 /* Invalidate DART to get rid of possible stale TLBs */
327 dart_tlb_invalidate_all();
328
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100329 printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
330 dart_is_u4 ? "U4" : "U3");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
332 return 0;
333}
334
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +1000335static struct iommu_table_ops iommu_dart_ops = {
336 .set = dart_build,
337 .clear = dart_free,
338 .flush = dart_flush,
339};
340
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100341static void iommu_table_dart_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100343 iommu_table_dart.it_busno = 0;
344 iommu_table_dart.it_offset = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 /* it_size is in number of entries */
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100346 iommu_table_dart.it_size = dart_tablesize / sizeof(u32);
Alistair Popple67bfa0e2014-01-29 15:20:12 +1100347 iommu_table_dart.it_page_shift = IOMMU_PAGE_SHIFT_4K;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 /* Initialize the common IOMMU code */
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000350 iommu_table_dart.it_base = (unsigned long)dart_tablebase;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100351 iommu_table_dart.it_index = 0;
352 iommu_table_dart.it_blocksize = 1;
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +1000353 iommu_table_dart.it_ops = &iommu_dart_ops;
Anton Blanchardca1588e2006-06-10 20:58:08 +1000354 iommu_init_table(&iommu_table_dart, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 /* Reserve the last page of the DART to avoid possible prefetch
357 * past the DART mapped area
358 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100359 set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360}
361
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000362static void pci_dma_dev_setup_dart(struct pci_dev *dev)
363{
Benjamin Herrenschmidte91c2512015-06-24 15:25:27 +1000364 if (dart_is_u4)
365 set_dma_offset(&dev->dev, DART_U4_BYPASS_BASE);
366 set_iommu_table_base(&dev->dev, &iommu_table_dart);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367}
368
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100369static void pci_dma_bus_setup_dart(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100371 if (!iommu_table_dart_inited) {
372 iommu_table_dart_inited = 1;
373 iommu_table_dart_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375}
376
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000377static bool dart_device_on_pcie(struct device *dev)
378{
379 struct device_node *np = of_node_get(dev->of_node);
380
381 while(np) {
382 if (of_device_is_compatible(np, "U4-pcie") ||
383 of_device_is_compatible(np, "u4-pcie")) {
384 of_node_put(np);
385 return true;
386 }
387 np = of_get_next_parent(np);
388 }
389 return false;
390}
391
392static int dart_dma_set_mask(struct device *dev, u64 dma_mask)
393{
394 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
395 return -EIO;
396
397 /* U4 supports a DART bypass, we use it for 64-bit capable
398 * devices to improve performances. However, that only works
399 * for devices connected to U4 own PCIe interface, not bridged
400 * through hypertransport. We need the device to support at
401 * least 40 bits of addresses.
402 */
403 if (dart_device_on_pcie(dev) && dma_mask >= DMA_BIT_MASK(40)) {
404 dev_info(dev, "Using 64-bit DMA iommu bypass\n");
405 set_dma_ops(dev, &dma_direct_ops);
406 } else {
407 dev_info(dev, "Using 32-bit DMA via iommu\n");
408 set_dma_ops(dev, &dma_iommu_ops);
409 }
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000410
411 *dev->dma_mask = dma_mask;
412 return 0;
413}
414
Daniel Axtens798248a2015-03-31 16:00:48 +1100415void __init iommu_init_early_dart(struct pci_controller_ops *controller_ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416{
417 struct device_node *dn;
418
419 /* Find the DART in the device-tree */
420 dn = of_find_compatible_node(NULL, "dart", "u3-dart");
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100421 if (dn == NULL) {
422 dn = of_find_compatible_node(NULL, "dart", "u4-dart");
423 if (dn == NULL)
Nishanth Aravamudan34c4d012010-10-18 07:27:02 +0000424 return; /* use default direct_dma_ops */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100425 dart_is_u4 = 1;
426 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000428 /* Initialize the DART HW */
429 if (dart_init(dn) != 0)
430 goto bail;
431
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000432 /* Setup bypass if supported */
433 if (dart_is_u4)
434 ppc_md.dma_set_mask = dart_dma_set_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
Daniel Axtens771e5692015-03-31 16:00:57 +1100436 controller_ops->dma_dev_setup = pci_dma_dev_setup_dart;
437 controller_ops->dma_bus_setup = pci_dma_bus_setup_dart;
438
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000439 /* Setup pci_dma ops */
440 set_pci_dma_ops(&dma_iommu_ops);
441 return;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100442
443 bail:
444 /* If init failed, use direct iommu and null setup functions */
Daniel Axtens771e5692015-03-31 16:00:57 +1100445 controller_ops->dma_dev_setup = NULL;
446 controller_ops->dma_bus_setup = NULL;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100447
448 /* Setup pci_dma ops */
Stephen Rothwell98747772007-03-04 16:58:39 +1100449 set_pci_dma_ops(&dma_direct_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450}
451
Johannes Berg7e115802007-05-03 22:28:32 +1000452#ifdef CONFIG_PM
Johannes Berg7e115802007-05-03 22:28:32 +1000453static void iommu_dart_restore(void)
454{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000455 dart_cache_sync(dart_tablebase, dart_tablesize / sizeof(u32));
Johannes Berg7e115802007-05-03 22:28:32 +1000456 dart_tlb_invalidate_all();
457}
458
459static int __init iommu_init_late_dart(void)
460{
Johannes Berg7e115802007-05-03 22:28:32 +1000461 if (!dart_tablebase)
462 return 0;
463
Johannes Berg7e115802007-05-03 22:28:32 +1000464 ppc_md.iommu_restore = iommu_dart_restore;
465
466 return 0;
467}
468
469late_initcall(iommu_init_late_dart);
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000470#endif /* CONFIG_PM */