blob: 271871793d59c3b4c4d110f5c1cb259de0c20367 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __ASM_SH_HITACHI_7751SE_H
2#define __ASM_SH_HITACHI_7751SE_H
3
4/*
5 * linux/include/asm-sh/hitachi_7751se.h
6 *
7 * Copyright (C) 2000 Kazumoto Kojima
8 *
9 * Hitachi SolutionEngine support
10
11 * Modified for 7751 Solution Engine by
12 * Ian da Silva and Jeremy Siegel, 2001.
13 */
Paul Mundtb8947012012-05-18 15:34:49 +090014#include <linux/sh_intc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16/* Box specific addresses. */
17
18#define PA_ROM 0x00000000 /* EPROM */
19#define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */
20#define PA_FROM 0x01000000 /* EPROM */
21#define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */
22#define PA_EXT1 0x04000000
23#define PA_EXT1_SIZE 0x04000000
24#define PA_EXT2 0x08000000
25#define PA_EXT2_SIZE 0x04000000
26#define PA_SDRAM 0x0c000000
27#define PA_SDRAM_SIZE 0x04000000
28
29#define PA_EXT4 0x12000000
30#define PA_EXT4_SIZE 0x02000000
31#define PA_EXT5 0x14000000
32#define PA_EXT5_SIZE 0x04000000
33#define PA_PCIC 0x18000000 /* MR-SHPC-01 PCMCIA */
34
35#define PA_DIPSW0 0xb9000000 /* Dip switch 5,6 */
36#define PA_DIPSW1 0xb9000002 /* Dip switch 7,8 */
37#define PA_LED 0xba000000 /* LED */
38#define PA_BCR 0xbb000000 /* FPGA on the MS7751SE01 */
39
Robert P. J. Day3a4fa0a2007-10-19 23:10:43 +020040#define PA_MRSHPC 0xb83fffe0 /* MR-SHPC-01 PCMCIA controller */
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#define PA_MRSHPC_MW1 0xb8400000 /* MR-SHPC-01 memory window base */
42#define PA_MRSHPC_MW2 0xb8500000 /* MR-SHPC-01 attribute window base */
43#define PA_MRSHPC_IO 0xb8600000 /* MR-SHPC-01 I/O window base */
44#define MRSHPC_MODE (PA_MRSHPC + 4)
45#define MRSHPC_OPTION (PA_MRSHPC + 6)
46#define MRSHPC_CSR (PA_MRSHPC + 8)
47#define MRSHPC_ISR (PA_MRSHPC + 10)
48#define MRSHPC_ICR (PA_MRSHPC + 12)
49#define MRSHPC_CPWCR (PA_MRSHPC + 14)
50#define MRSHPC_MW0CR1 (PA_MRSHPC + 16)
51#define MRSHPC_MW1CR1 (PA_MRSHPC + 18)
52#define MRSHPC_IOWCR1 (PA_MRSHPC + 20)
53#define MRSHPC_MW0CR2 (PA_MRSHPC + 22)
54#define MRSHPC_MW1CR2 (PA_MRSHPC + 24)
55#define MRSHPC_IOWCR2 (PA_MRSHPC + 26)
56#define MRSHPC_CDCR (PA_MRSHPC + 28)
57#define MRSHPC_PCIC_INFO (PA_MRSHPC + 30)
58
59#define BCR_ILCRA (PA_BCR + 0)
60#define BCR_ILCRB (PA_BCR + 2)
61#define BCR_ILCRC (PA_BCR + 4)
62#define BCR_ILCRD (PA_BCR + 6)
63#define BCR_ILCRE (PA_BCR + 8)
64#define BCR_ILCRF (PA_BCR + 10)
65#define BCR_ILCRG (PA_BCR + 12)
66
Paul Mundtb8947012012-05-18 15:34:49 +090067#define IRQ_79C973 evt2irq(0x3a0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Paul Mundtfa5da2f2007-03-08 17:27:37 +090069void init_7751se_IRQ(void);
70
Paul Mundt373e68b2006-09-27 15:41:24 +090071#define __IO_PREFIX sh7751se
72#include <asm/io_generic.h>
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#endif /* __ASM_SH_HITACHI_7751SE_H */