blob: c5b997757988c097d536cacb000b760941deb29b [file] [log] [blame]
Paul Mundt6b002232006-10-12 17:07:45 +09001/*
2 * 'traps.c' handles hardware traps and faults after we have saved some
3 * state in 'entry.S'.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * SuperH version: Copyright (C) 1999 Niibe Yutaka
6 * Copyright (C) 2000 Philipp Rumpf
7 * Copyright (C) 2000 David Howells
Paul Mundtace2dc72010-10-13 06:55:26 +09008 * Copyright (C) 2002 - 2010 Paul Mundt
Paul Mundt6b002232006-10-12 17:07:45 +09009 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file "COPYING" in the main directory of this archive
12 * for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/ptrace.h>
Russell Kingba84be22009-01-06 14:41:07 -080016#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/spinlock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/kallsyms.h>
Paul Mundt1f666582006-10-19 16:20:25 +090020#include <linux/io.h>
Paul Mundtfa691512007-03-08 19:41:21 +090021#include <linux/bug.h>
Paul Mundt9b8c90e2006-12-06 11:07:51 +090022#include <linux/debug_locks.h>
Paul Mundtb118ca52007-05-09 10:55:38 +090023#include <linux/kdebug.h>
Paul Mundtdc34d312006-12-08 17:41:43 +090024#include <linux/limits.h>
Paul Mundtaf67c3a2009-10-13 10:57:52 +090025#include <linux/sysfs.h>
Paul Mundta99eae52010-01-12 16:12:25 +090026#include <linux/uaccess.h>
Paul Mundtace2dc72010-10-13 06:55:26 +090027#include <linux/perf_event.h>
Paul Mundta99eae52010-01-12 16:12:25 +090028#include <asm/alignment.h>
Andrew Mortonfad0f902008-04-16 02:03:51 +090029#include <asm/fpu.h>
Chris Smithd39f5452008-09-05 17:15:39 +090030#include <asm/kprobes.h>
David Howellse839ca52012-03-28 18:30:03 +010031#include <asm/traps.h>
32#include <asm/bl_bit.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#ifdef CONFIG_CPU_SH2
Yoshinori Sato0983b312006-11-05 15:58:47 +090035# define TRAP_RESERVED_INST 4
36# define TRAP_ILLEGAL_SLOT_INST 6
37# define TRAP_ADDRESS_ERROR 9
38# ifdef CONFIG_CPU_SH2A
Peter Griffincd894362009-05-08 15:51:51 +010039# define TRAP_UBC 12
Yoshinori Sato6e80f5e2008-07-10 01:20:03 +090040# define TRAP_FPU_ERROR 13
Yoshinori Sato0983b312006-11-05 15:58:47 +090041# define TRAP_DIVZERO_ERROR 17
42# define TRAP_DIVOVF_ERROR 18
43# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#else
45#define TRAP_RESERVED_INST 12
46#define TRAP_ILLEGAL_SLOT_INST 13
47#endif
48
Magnus Damm86c01792008-02-07 00:02:50 +090049static inline void sign_extend(unsigned int count, unsigned char *dst)
50{
51#ifdef __LITTLE_ENDIAN__
Magnus Damm4252c652008-02-07 19:58:46 +090052 if ((count == 1) && dst[0] & 0x80) {
53 dst[1] = 0xff;
54 dst[2] = 0xff;
55 dst[3] = 0xff;
56 }
Magnus Damm86c01792008-02-07 00:02:50 +090057 if ((count == 2) && dst[1] & 0x80) {
58 dst[2] = 0xff;
59 dst[3] = 0xff;
60 }
61#else
Magnus Damm4252c652008-02-07 19:58:46 +090062 if ((count == 1) && dst[3] & 0x80) {
63 dst[2] = 0xff;
Magnus Damm86c01792008-02-07 00:02:50 +090064 dst[1] = 0xff;
Magnus Damm4252c652008-02-07 19:58:46 +090065 dst[0] = 0xff;
66 }
67 if ((count == 2) && dst[2] & 0x80) {
68 dst[1] = 0xff;
69 dst[0] = 0xff;
Magnus Damm86c01792008-02-07 00:02:50 +090070 }
71#endif
72}
73
Magnus Damme7cc9a72008-02-07 20:18:21 +090074static struct mem_access user_mem_access = {
75 copy_from_user,
76 copy_to_user,
77};
78
Linus Torvalds1da177e2005-04-16 15:20:36 -070079/*
80 * handle an instruction that does an unaligned memory access by emulating the
81 * desired behaviour
82 * - note that PC _may not_ point to the faulting instruction
83 * (if that instruction is in a branch delay slot)
84 * - return 0 if emulation okay, -EFAULT on existential error
85 */
Paul Mundt2bcfffa2009-05-09 16:02:08 +090086static int handle_unaligned_ins(insn_size_t instruction, struct pt_regs *regs,
Magnus Damme7cc9a72008-02-07 20:18:21 +090087 struct mem_access *ma)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088{
89 int ret, index, count;
90 unsigned long *rm, *rn;
91 unsigned char *src, *dst;
Paul Mundtfa439722008-09-04 18:53:58 +090092 unsigned char __user *srcu, *dstu;
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94 index = (instruction>>8)&15; /* 0x0F00 */
95 rn = &regs->regs[index];
96
97 index = (instruction>>4)&15; /* 0x00F0 */
98 rm = &regs->regs[index];
99
100 count = 1<<(instruction&3);
101
Andre Draszik7436cde2009-08-24 14:53:46 +0900102 switch (count) {
Paul Mundta99eae52010-01-12 16:12:25 +0900103 case 1: inc_unaligned_byte_access(); break;
104 case 2: inc_unaligned_word_access(); break;
105 case 4: inc_unaligned_dword_access(); break;
106 case 8: inc_unaligned_multi_access(); break;
Andre Draszik7436cde2009-08-24 14:53:46 +0900107 }
108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 ret = -EFAULT;
110 switch (instruction>>12) {
111 case 0: /* mov.[bwl] to/from memory via r0+rn */
112 if (instruction & 8) {
113 /* from memory */
Paul Mundtfa439722008-09-04 18:53:58 +0900114 srcu = (unsigned char __user *)*rm;
115 srcu += regs->regs[0];
116 dst = (unsigned char *)rn;
117 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Magnus Damm86c01792008-02-07 00:02:50 +0900119#if !defined(__LITTLE_ENDIAN__)
120 dst += 4-count;
121#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900122 if (ma->from(dst, srcu, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 goto fetch_fault;
124
Magnus Damm86c01792008-02-07 00:02:50 +0900125 sign_extend(count, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 } else {
127 /* to memory */
Paul Mundtfa439722008-09-04 18:53:58 +0900128 src = (unsigned char *)rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129#if !defined(__LITTLE_ENDIAN__)
130 src += 4-count;
131#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900132 dstu = (unsigned char __user *)*rn;
133 dstu += regs->regs[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Paul Mundtfa439722008-09-04 18:53:58 +0900135 if (ma->to(dstu, src, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 goto fetch_fault;
137 }
138 ret = 0;
139 break;
140
141 case 1: /* mov.l Rm,@(disp,Rn) */
142 src = (unsigned char*) rm;
Paul Mundtfa439722008-09-04 18:53:58 +0900143 dstu = (unsigned char __user *)*rn;
144 dstu += (instruction&0x000F)<<2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
Paul Mundtfa439722008-09-04 18:53:58 +0900146 if (ma->to(dstu, src, 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 goto fetch_fault;
148 ret = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900149 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
151 case 2: /* mov.[bwl] to memory, possibly with pre-decrement */
152 if (instruction & 4)
153 *rn -= count;
154 src = (unsigned char*) rm;
Paul Mundtfa439722008-09-04 18:53:58 +0900155 dstu = (unsigned char __user *)*rn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156#if !defined(__LITTLE_ENDIAN__)
157 src += 4-count;
158#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900159 if (ma->to(dstu, src, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 goto fetch_fault;
161 ret = 0;
162 break;
163
164 case 5: /* mov.l @(disp,Rm),Rn */
Paul Mundtfa439722008-09-04 18:53:58 +0900165 srcu = (unsigned char __user *)*rm;
166 srcu += (instruction & 0x000F) << 2;
167 dst = (unsigned char *)rn;
168 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Paul Mundtfa439722008-09-04 18:53:58 +0900170 if (ma->from(dst, srcu, 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 goto fetch_fault;
172 ret = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900173 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 case 6: /* mov.[bwl] from memory, possibly with post-increment */
Paul Mundtfa439722008-09-04 18:53:58 +0900176 srcu = (unsigned char __user *)*rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 if (instruction & 4)
178 *rm += count;
179 dst = (unsigned char*) rn;
180 *(unsigned long*)dst = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900181
Magnus Damm86c01792008-02-07 00:02:50 +0900182#if !defined(__LITTLE_ENDIAN__)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 dst += 4-count;
Magnus Damm86c01792008-02-07 00:02:50 +0900184#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900185 if (ma->from(dst, srcu, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 goto fetch_fault;
Magnus Damm86c01792008-02-07 00:02:50 +0900187 sign_extend(count, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 ret = 0;
189 break;
190
191 case 8:
192 switch ((instruction&0xFF00)>>8) {
193 case 0x81: /* mov.w R0,@(disp,Rn) */
Paul Mundtfa439722008-09-04 18:53:58 +0900194 src = (unsigned char *) &regs->regs[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#if !defined(__LITTLE_ENDIAN__)
196 src += 2;
197#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900198 dstu = (unsigned char __user *)*rm; /* called Rn in the spec */
199 dstu += (instruction & 0x000F) << 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Paul Mundtfa439722008-09-04 18:53:58 +0900201 if (ma->to(dstu, src, 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 goto fetch_fault;
203 ret = 0;
204 break;
205
206 case 0x85: /* mov.w @(disp,Rm),R0 */
Paul Mundtfa439722008-09-04 18:53:58 +0900207 srcu = (unsigned char __user *)*rm;
208 srcu += (instruction & 0x000F) << 1;
209 dst = (unsigned char *) &regs->regs[0];
210 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
212#if !defined(__LITTLE_ENDIAN__)
213 dst += 2;
214#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900215 if (ma->from(dst, srcu, 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 goto fetch_fault;
Magnus Damm86c01792008-02-07 00:02:50 +0900217 sign_extend(2, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 ret = 0;
219 break;
220 }
221 break;
Phil Edworthy34f71452011-08-24 10:43:59 +0000222
223 case 9: /* mov.w @(disp,PC),Rn */
224 srcu = (unsigned char __user *)regs->pc;
225 srcu += 4;
226 srcu += (instruction & 0x00FF) << 1;
227 dst = (unsigned char *)rn;
228 *(unsigned long *)dst = 0;
229
230#if !defined(__LITTLE_ENDIAN__)
231 dst += 2;
232#endif
233
234 if (ma->from(dst, srcu, 2))
235 goto fetch_fault;
236 sign_extend(2, dst);
237 ret = 0;
238 break;
239
240 case 0xd: /* mov.l @(disp,PC),Rn */
241 srcu = (unsigned char __user *)(regs->pc & ~0x3);
242 srcu += 4;
243 srcu += (instruction & 0x00FF) << 2;
244 dst = (unsigned char *)rn;
245 *(unsigned long *)dst = 0;
246
247 if (ma->from(dst, srcu, 4))
248 goto fetch_fault;
249 ret = 0;
250 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 }
252 return ret;
253
254 fetch_fault:
255 /* Argh. Address not only misaligned but also non-existent.
256 * Raise an EFAULT and see if it's trapped
257 */
SUGIOKA Toshinobu2afb4472009-01-21 09:42:10 +0900258 die_if_no_fixup("Fault in unaligned fixup", regs, 0);
259 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260}
261
262/*
263 * emulate the instruction in the delay slot
264 * - fetches the instruction from PC+2
265 */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900266static inline int handle_delayslot(struct pt_regs *regs,
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900267 insn_size_t old_instruction,
Magnus Damme7cc9a72008-02-07 20:18:21 +0900268 struct mem_access *ma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269{
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900270 insn_size_t instruction;
Paul Mundtfa439722008-09-04 18:53:58 +0900271 void __user *addr = (void __user *)(regs->pc +
272 instruction_size(old_instruction));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Magnus Damm4b5a9ef2008-02-07 20:04:12 +0900274 if (copy_from_user(&instruction, addr, sizeof(instruction))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 /* the instruction-fetch faulted */
276 if (user_mode(regs))
277 return -EFAULT;
278
279 /* kernel */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900280 die("delay-slot-insn faulting in handle_unaligned_delayslot",
281 regs, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 }
283
Magnus Damme7cc9a72008-02-07 20:18:21 +0900284 return handle_unaligned_ins(instruction, regs, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285}
286
287/*
288 * handle an instruction that does an unaligned memory access
289 * - have to be careful of branch delay-slot instructions that fault
290 * SH3:
291 * - if the branch would be taken PC points to the branch
292 * - if the branch would not be taken, PC points to delay-slot
293 * SH4:
294 * - PC always points to delayed branch
295 * - return 0 if handled, -EFAULT if failed (may not return if in kernel)
296 */
297
298/* Macros to determine offset from current PC for branch instructions */
299/* Explicit type coercion is used to force sign extension where needed */
300#define SH_PC_8BIT_OFFSET(instr) ((((signed char)(instr))*2) + 4)
301#define SH_PC_12BIT_OFFSET(instr) ((((signed short)(instr<<4))>>3) + 4)
302
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900303int handle_unaligned_access(insn_size_t instruction, struct pt_regs *regs,
Paul Mundtace2dc72010-10-13 06:55:26 +0900304 struct mem_access *ma, int expected,
305 unsigned long address)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306{
307 u_int rm;
308 int ret, index;
309
Paul Mundt23c4c822009-09-24 17:38:18 +0900310 /*
311 * XXX: We can't handle mixed 16/32-bit instructions yet
312 */
313 if (instruction_size(instruction) != 2)
314 return -EINVAL;
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 index = (instruction>>8)&15; /* 0x0F00 */
317 rm = regs->regs[index];
318
Paul Mundtace2dc72010-10-13 06:55:26 +0900319 /*
320 * Log the unexpected fixups, and then pass them on to perf.
321 *
322 * We intentionally don't report the expected cases to perf as
323 * otherwise the trapped I/O case will skew the results too much
324 * to be useful.
325 */
326 if (!expected) {
Paul Mundta99eae52010-01-12 16:12:25 +0900327 unaligned_fixups_notify(current, instruction, regs);
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200328 perf_sw_event(PERF_COUNT_SW_ALIGNMENT_FAULTS, 1,
Paul Mundtace2dc72010-10-13 06:55:26 +0900329 regs, address);
330 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
332 ret = -EFAULT;
333 switch (instruction&0xF000) {
334 case 0x0000:
335 if (instruction==0x000B) {
336 /* rts */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900337 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 if (ret==0)
339 regs->pc = regs->pr;
340 }
341 else if ((instruction&0x00FF)==0x0023) {
342 /* braf @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900343 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 if (ret==0)
345 regs->pc += rm + 4;
346 }
347 else if ((instruction&0x00FF)==0x0003) {
348 /* bsrf @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900349 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 if (ret==0) {
351 regs->pr = regs->pc + 4;
352 regs->pc += rm + 4;
353 }
354 }
355 else {
356 /* mov.[bwl] to/from memory via r0+rn */
357 goto simple;
358 }
359 break;
360
361 case 0x1000: /* mov.l Rm,@(disp,Rn) */
362 goto simple;
363
364 case 0x2000: /* mov.[bwl] to memory, possibly with pre-decrement */
365 goto simple;
366
367 case 0x4000:
368 if ((instruction&0x00FF)==0x002B) {
369 /* jmp @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900370 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 if (ret==0)
372 regs->pc = rm;
373 }
374 else if ((instruction&0x00FF)==0x000B) {
375 /* jsr @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900376 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 if (ret==0) {
378 regs->pr = regs->pc + 4;
379 regs->pc = rm;
380 }
381 }
382 else {
383 /* mov.[bwl] to/from memory via r0+rn */
384 goto simple;
385 }
386 break;
387
388 case 0x5000: /* mov.l @(disp,Rm),Rn */
389 goto simple;
390
391 case 0x6000: /* mov.[bwl] from memory, possibly with post-increment */
392 goto simple;
393
394 case 0x8000: /* bf lab, bf/s lab, bt lab, bt/s lab */
395 switch (instruction&0x0F00) {
396 case 0x0100: /* mov.w R0,@(disp,Rm) */
397 goto simple;
398 case 0x0500: /* mov.w @(disp,Rm),R0 */
399 goto simple;
400 case 0x0B00: /* bf lab - no delayslot*/
Phil Edworthy0710b912011-08-22 15:56:08 +0000401 ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 break;
403 case 0x0F00: /* bf/s lab */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900404 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 if (ret==0) {
406#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
407 if ((regs->sr & 0x00000001) != 0)
408 regs->pc += 4; /* next after slot */
409 else
410#endif
411 regs->pc += SH_PC_8BIT_OFFSET(instruction);
412 }
413 break;
414 case 0x0900: /* bt lab - no delayslot */
Phil Edworthy0710b912011-08-22 15:56:08 +0000415 ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 break;
417 case 0x0D00: /* bt/s lab */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900418 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 if (ret==0) {
420#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
421 if ((regs->sr & 0x00000001) == 0)
422 regs->pc += 4; /* next after slot */
423 else
424#endif
425 regs->pc += SH_PC_8BIT_OFFSET(instruction);
426 }
427 break;
428 }
429 break;
430
Phil Edworthy34f71452011-08-24 10:43:59 +0000431 case 0x9000: /* mov.w @(disp,Rm),Rn */
432 goto simple;
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 case 0xA000: /* bra label */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900435 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 if (ret==0)
437 regs->pc += SH_PC_12BIT_OFFSET(instruction);
438 break;
439
440 case 0xB000: /* bsr label */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900441 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 if (ret==0) {
443 regs->pr = regs->pc + 4;
444 regs->pc += SH_PC_12BIT_OFFSET(instruction);
445 }
446 break;
Phil Edworthy34f71452011-08-24 10:43:59 +0000447
448 case 0xD000: /* mov.l @(disp,Rm),Rn */
449 goto simple;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 }
451 return ret;
452
453 /* handle non-delay-slot instruction */
454 simple:
Magnus Damme7cc9a72008-02-07 20:18:21 +0900455 ret = handle_unaligned_ins(instruction, regs, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 if (ret==0)
Paul Mundt53f983a2007-05-08 15:31:48 +0900457 regs->pc += instruction_size(instruction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 return ret;
459}
460
461/*
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900462 * Handle various address error exceptions:
463 * - instruction address error:
464 * misaligned PC
465 * PC >= 0x80000000 in user mode
466 * - data address error (read and write)
467 * misaligned data access
468 * access to >= 0x80000000 is user mode
469 * Unfortuntaly we can't distinguish between instruction address error
Simon Arlotte868d612007-05-14 08:15:10 +0900470 * and data address errors caused by read accesses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 */
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900472asmlinkage void do_address_error(struct pt_regs *regs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 unsigned long writeaccess,
474 unsigned long address)
475{
Yoshinori Sato0983b312006-11-05 15:58:47 +0900476 unsigned long error_code = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 mm_segment_t oldfs;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900478 siginfo_t info;
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900479 insn_size_t instruction;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 int tmp;
481
Yoshinori Sato0983b312006-11-05 15:58:47 +0900482 /* Intentional ifdef */
483#ifdef CONFIG_CPU_HAS_SR_RB
Paul Mundt4c59e292008-09-21 12:00:23 +0900484 error_code = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900485#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487 oldfs = get_fs();
488
489 if (user_mode(regs)) {
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900490 int si_code = BUS_ADRERR;
Paul Mundta99eae52010-01-12 16:12:25 +0900491 unsigned int user_action;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900492
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 local_irq_enable();
Paul Mundta99eae52010-01-12 16:12:25 +0900494 inc_unaligned_user_access();
Andre Draszik7436cde2009-08-24 14:53:46 +0900495
Andre Draszik5a0ab352009-08-24 15:01:10 +0900496 set_fs(USER_DS);
Paul Mundt23c4c822009-09-24 17:38:18 +0900497 if (copy_from_user(&instruction, (insn_size_t *)(regs->pc & ~1),
498 sizeof(instruction))) {
Andre Draszik5a0ab352009-08-24 15:01:10 +0900499 set_fs(oldfs);
500 goto uspace_segv;
501 }
502 set_fs(oldfs);
503
Andre Draszik7436cde2009-08-24 14:53:46 +0900504 /* shout about userspace fixups */
Paul Mundta99eae52010-01-12 16:12:25 +0900505 unaligned_fixups_notify(current, instruction, regs);
Andre Draszik7436cde2009-08-24 14:53:46 +0900506
Paul Mundta99eae52010-01-12 16:12:25 +0900507 user_action = unaligned_user_action();
508 if (user_action & UM_FIXUP)
Andre Draszik7436cde2009-08-24 14:53:46 +0900509 goto fixup;
Paul Mundta99eae52010-01-12 16:12:25 +0900510 if (user_action & UM_SIGNAL)
Andre Draszik7436cde2009-08-24 14:53:46 +0900511 goto uspace_segv;
512 else {
513 /* ignore */
Andre Draszik5a0ab352009-08-24 15:01:10 +0900514 regs->pc += instruction_size(instruction);
Andre Draszik7436cde2009-08-24 14:53:46 +0900515 return;
516 }
517
518fixup:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 /* bad PC is not something we can fix */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900520 if (regs->pc & 1) {
521 si_code = BUS_ADRALN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 goto uspace_segv;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900523 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
525 set_fs(USER_DS);
Magnus Damme7cc9a72008-02-07 20:18:21 +0900526 tmp = handle_unaligned_access(instruction, regs,
Paul Mundtace2dc72010-10-13 06:55:26 +0900527 &user_mem_access, 0,
528 address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 set_fs(oldfs);
530
Paul Mundta99eae52010-01-12 16:12:25 +0900531 if (tmp == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 return; /* sorted */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900533uspace_segv:
534 printk(KERN_NOTICE "Sending SIGBUS to \"%s\" due to unaligned "
535 "access (PC %lx PR %lx)\n", current->comm, regs->pc,
536 regs->pr);
537
538 info.si_signo = SIGBUS;
539 info.si_errno = 0;
540 info.si_code = si_code;
Paul Mundte08f4572007-05-14 12:52:56 +0900541 info.si_addr = (void __user *)address;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900542 force_sig_info(SIGBUS, &info, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 } else {
Paul Mundta99eae52010-01-12 16:12:25 +0900544 inc_unaligned_kernel_access();
Andre Draszik7436cde2009-08-24 14:53:46 +0900545
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 if (regs->pc & 1)
547 die("unaligned program counter", regs, error_code);
548
549 set_fs(KERNEL_DS);
Paul Mundtfa439722008-09-04 18:53:58 +0900550 if (copy_from_user(&instruction, (void __user *)(regs->pc),
Magnus Damm4b5a9ef2008-02-07 20:04:12 +0900551 sizeof(instruction))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 /* Argh. Fault on the instruction itself.
553 This should never happen non-SMP
554 */
555 set_fs(oldfs);
556 die("insn faulting in do_address_error", regs, 0);
557 }
558
Paul Mundta99eae52010-01-12 16:12:25 +0900559 unaligned_fixups_notify(current, instruction, regs);
Paul Mundt40258ee2009-09-24 17:48:15 +0900560
Paul Mundtace2dc72010-10-13 06:55:26 +0900561 handle_unaligned_access(instruction, regs, &user_mem_access,
562 0, address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 set_fs(oldfs);
564 }
565}
566
567#ifdef CONFIG_SH_DSP
568/*
569 * SH-DSP support gerg@snapgear.com.
570 */
571int is_dsp_inst(struct pt_regs *regs)
572{
Paul Mundt882c12c2007-05-14 17:26:34 +0900573 unsigned short inst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900575 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 * Safe guard if DSP mode is already enabled or we're lacking
577 * the DSP altogether.
578 */
Paul Mundt11c19652006-12-25 10:19:56 +0900579 if (!(current_cpu_data.flags & CPU_HAS_DSP) || (regs->sr & SR_DSP))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 return 0;
581
582 get_user(inst, ((unsigned short *) regs->pc));
583
584 inst &= 0xf000;
585
586 /* Check for any type of DSP or support instruction */
587 if ((inst == 0xf000) || (inst == 0x4000))
588 return 1;
589
590 return 0;
591}
592#else
593#define is_dsp_inst(regs) (0)
594#endif /* CONFIG_SH_DSP */
595
Yoshinori Sato0983b312006-11-05 15:58:47 +0900596#ifdef CONFIG_CPU_SH2A
Bobby Binghama3c19512014-04-03 14:46:41 -0700597asmlinkage void do_divide_error(unsigned long r4)
Yoshinori Sato0983b312006-11-05 15:58:47 +0900598{
599 siginfo_t info;
600
Yoshinori Sato0983b312006-11-05 15:58:47 +0900601 switch (r4) {
602 case TRAP_DIVZERO_ERROR:
603 info.si_code = FPE_INTDIV;
604 break;
605 case TRAP_DIVOVF_ERROR:
606 info.si_code = FPE_INTOVF;
607 break;
608 }
609
Eric W. Biederman21f94102017-07-24 17:30:30 -0500610 info.si_signo = SIGFPE;
611 force_sig_info(info.si_signo, &info, current);
Yoshinori Sato0983b312006-11-05 15:58:47 +0900612}
613#endif
614
Bobby Binghama3c19512014-04-03 14:46:41 -0700615asmlinkage void do_reserved_inst(void)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900616{
Bobby Binghama3c19512014-04-03 14:46:41 -0700617 struct pt_regs *regs = current_pt_regs();
Takashi YOSHII4b565682006-09-27 17:15:32 +0900618 unsigned long error_code;
619 struct task_struct *tsk = current;
620
621#ifdef CONFIG_SH_FPU_EMU
Yoshinori Sato0983b312006-11-05 15:58:47 +0900622 unsigned short inst = 0;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900623 int err;
624
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900625 get_user(inst, (unsigned short*)regs->pc);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900626
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900627 err = do_fpu_inst(inst, regs);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900628 if (!err) {
Paul Mundt53f983a2007-05-08 15:31:48 +0900629 regs->pc += instruction_size(inst);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900630 return;
631 }
632 /* not a FPU inst. */
633#endif
634
635#ifdef CONFIG_SH_DSP
636 /* Check if it's a DSP instruction */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900637 if (is_dsp_inst(regs)) {
Takashi YOSHII4b565682006-09-27 17:15:32 +0900638 /* Enable DSP mode, and restart instruction. */
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900639 regs->sr |= SR_DSP;
Michael Trimarchi01ab1032009-04-03 17:32:33 +0000640 /* Save DSP mode */
641 tsk->thread.dsp_status.status |= SR_DSP;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900642 return;
643 }
644#endif
645
Paul Mundt4c59e292008-09-21 12:00:23 +0900646 error_code = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900647
Takashi YOSHII4b565682006-09-27 17:15:32 +0900648 local_irq_enable();
Takashi YOSHII4b565682006-09-27 17:15:32 +0900649 force_sig(SIGILL, tsk);
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900650 die_if_no_fixup("reserved instruction", regs, error_code);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900651}
652
653#ifdef CONFIG_SH_FPU_EMU
Paul Mundtedfd6da2008-11-26 13:06:04 +0900654static int emulate_branch(unsigned short inst, struct pt_regs *regs)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900655{
656 /*
657 * bfs: 8fxx: PC+=d*2+4;
658 * bts: 8dxx: PC+=d*2+4;
659 * bra: axxx: PC+=D*2+4;
660 * bsr: bxxx: PC+=D*2+4 after PR=PC+4;
661 * braf:0x23: PC+=Rn*2+4;
662 * bsrf:0x03: PC+=Rn*2+4 after PR=PC+4;
663 * jmp: 4x2b: PC=Rn;
664 * jsr: 4x0b: PC=Rn after PR=PC+4;
665 * rts: 000b: PC=PR;
666 */
Paul Mundtedfd6da2008-11-26 13:06:04 +0900667 if (((inst & 0xf000) == 0xb000) || /* bsr */
668 ((inst & 0xf0ff) == 0x0003) || /* bsrf */
669 ((inst & 0xf0ff) == 0x400b)) /* jsr */
670 regs->pr = regs->pc + 4;
671
672 if ((inst & 0xfd00) == 0x8d00) { /* bfs, bts */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900673 regs->pc += SH_PC_8BIT_OFFSET(inst);
674 return 0;
675 }
676
Paul Mundtedfd6da2008-11-26 13:06:04 +0900677 if ((inst & 0xe000) == 0xa000) { /* bra, bsr */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900678 regs->pc += SH_PC_12BIT_OFFSET(inst);
679 return 0;
680 }
681
Paul Mundtedfd6da2008-11-26 13:06:04 +0900682 if ((inst & 0xf0df) == 0x0003) { /* braf, bsrf */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900683 regs->pc += regs->regs[(inst & 0x0f00) >> 8] + 4;
684 return 0;
685 }
686
Paul Mundtedfd6da2008-11-26 13:06:04 +0900687 if ((inst & 0xf0df) == 0x400b) { /* jmp, jsr */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900688 regs->pc = regs->regs[(inst & 0x0f00) >> 8];
689 return 0;
690 }
691
Paul Mundtedfd6da2008-11-26 13:06:04 +0900692 if ((inst & 0xffff) == 0x000b) { /* rts */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900693 regs->pc = regs->pr;
694 return 0;
695 }
696
697 return 1;
698}
699#endif
700
Bobby Binghama3c19512014-04-03 14:46:41 -0700701asmlinkage void do_illegal_slot_inst(void)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900702{
Bobby Binghama3c19512014-04-03 14:46:41 -0700703 struct pt_regs *regs = current_pt_regs();
Paul Mundtb3d765f2008-09-17 23:12:11 +0900704 unsigned long inst;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900705 struct task_struct *tsk = current;
Chris Smithd39f5452008-09-05 17:15:39 +0900706
707 if (kprobe_handle_illslot(regs->pc) == 0)
708 return;
709
Takashi YOSHII4b565682006-09-27 17:15:32 +0900710#ifdef CONFIG_SH_FPU_EMU
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900711 get_user(inst, (unsigned short *)regs->pc + 1);
712 if (!do_fpu_inst(inst, regs)) {
713 get_user(inst, (unsigned short *)regs->pc);
714 if (!emulate_branch(inst, regs))
Takashi YOSHII4b565682006-09-27 17:15:32 +0900715 return;
716 /* fault in branch.*/
717 }
718 /* not a FPU inst. */
719#endif
720
Paul Mundt4c59e292008-09-21 12:00:23 +0900721 inst = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900722
Takashi YOSHII4b565682006-09-27 17:15:32 +0900723 local_irq_enable();
Takashi YOSHII4b565682006-09-27 17:15:32 +0900724 force_sig(SIGILL, tsk);
Paul Mundtb3d765f2008-09-17 23:12:11 +0900725 die_if_no_fixup("illegal slot instruction", regs, inst);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900726}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Bobby Binghama3c19512014-04-03 14:46:41 -0700728asmlinkage void do_exception_error(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729{
730 long ex;
Yoshinori Sato0983b312006-11-05 15:58:47 +0900731
Paul Mundt4c59e292008-09-21 12:00:23 +0900732 ex = lookup_exception_vector();
Bobby Binghama3c19512014-04-03 14:46:41 -0700733 die_if_kernel("exception", current_pt_regs(), ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734}
735
Paul Gortmaker4603f532013-06-18 17:10:12 -0400736void per_cpu_trap_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737{
738 extern void *vbr_base;
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 /* NOTE: The VBR value should be at P1
741 (or P2, virtural "fixed" address space).
742 It's definitely should not in physical address. */
743
744 asm volatile("ldc %0, vbr"
745 : /* no output */
746 : "r" (&vbr_base)
747 : "memory");
Magnus Damm68a1aed2010-09-24 09:05:38 +0000748
749 /* disable exception blocking now when the vbr has been setup */
750 clear_bl_bit();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751}
752
Paul Mundt1f666582006-10-19 16:20:25 +0900753void *set_exception_table_vec(unsigned int vec, void *handler)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754{
755 extern void *exception_handling_table[];
Paul Mundt1f666582006-10-19 16:20:25 +0900756 void *old_handler;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900757
Paul Mundt1f666582006-10-19 16:20:25 +0900758 old_handler = exception_handling_table[vec];
759 exception_handling_table[vec] = handler;
760 return old_handler;
761}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Paul Mundt1f666582006-10-19 16:20:25 +0900763void __init trap_init(void)
764{
765 set_exception_table_vec(TRAP_RESERVED_INST, do_reserved_inst);
766 set_exception_table_vec(TRAP_ILLEGAL_SLOT_INST, do_illegal_slot_inst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
Takashi YOSHII4b565682006-09-27 17:15:32 +0900768#if defined(CONFIG_CPU_SH4) && !defined(CONFIG_SH_FPU) || \
769 defined(CONFIG_SH_FPU_EMU)
770 /*
771 * For SH-4 lacking an FPU, treat floating point instructions as
772 * reserved. They'll be handled in the math-emu case, or faulted on
773 * otherwise.
774 */
Paul Mundt1f666582006-10-19 16:20:25 +0900775 set_exception_table_evt(0x800, do_reserved_inst);
776 set_exception_table_evt(0x820, do_illegal_slot_inst);
777#elif defined(CONFIG_SH_FPU)
Paul Mundt74d99a52007-11-26 20:38:36 +0900778 set_exception_table_evt(0x800, fpu_state_restore_trap_handler);
779 set_exception_table_evt(0x820, fpu_state_restore_trap_handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780#endif
Yoshinori Sato0983b312006-11-05 15:58:47 +0900781
782#ifdef CONFIG_CPU_SH2
Paul Mundt5a4f7c62007-11-20 18:08:06 +0900783 set_exception_table_vec(TRAP_ADDRESS_ERROR, address_error_trap_handler);
Yoshinori Sato0983b312006-11-05 15:58:47 +0900784#endif
785#ifdef CONFIG_CPU_SH2A
786 set_exception_table_vec(TRAP_DIVZERO_ERROR, do_divide_error);
787 set_exception_table_vec(TRAP_DIVOVF_ERROR, do_divide_error);
Yoshinori Sato6e80f5e2008-07-10 01:20:03 +0900788#ifdef CONFIG_SH_FPU
789 set_exception_table_vec(TRAP_FPU_ERROR, fpu_error_trap_handler);
790#endif
Yoshinori Sato0983b312006-11-05 15:58:47 +0900791#endif
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900792
Peter Griffincd894362009-05-08 15:51:51 +0100793#ifdef TRAP_UBC
Paul Mundtc4761812010-01-05 12:44:02 +0900794 set_exception_table_vec(TRAP_UBC, breakpoint_trap_handler);
Peter Griffincd894362009-05-08 15:51:51 +0100795#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796}