blob: 11a1f0d289d217ec2890e27b8b04f3623b30ed59 [file] [log] [blame]
David S. Miller861fe902007-05-02 17:31:36 -07001/* pci_fire.c: Sun4u platform PCI-E controller support.
2 *
3 * Copyright (C) 2007 David S. Miller (davem@davemloft.net)
4 */
5#include <linux/kernel.h>
6#include <linux/pci.h>
7#include <linux/slab.h>
8#include <linux/init.h>
David S. Miller9bb3c222007-08-30 22:33:25 -07009#include <linux/msi.h>
Paul Gortmaker7b64db62011-07-18 15:57:46 -040010#include <linux/export.h>
David S. Miller9bb3c222007-08-30 22:33:25 -070011#include <linux/irq.h>
David S. Millerc8049962008-08-30 03:12:38 -070012#include <linux/of_device.h>
David S. Miller861fe902007-05-02 17:31:36 -070013
David S. Miller861fe902007-05-02 17:31:36 -070014#include <asm/prom.h>
David S. Miller9bb3c222007-08-30 22:33:25 -070015#include <asm/irq.h>
David S. Miller87395fc2008-09-10 04:13:10 -070016#include <asm/upa.h>
David S. Miller861fe902007-05-02 17:31:36 -070017
18#include "pci_impl.h"
19
David S. Millerc8049962008-08-30 03:12:38 -070020#define DRIVER_NAME "fire"
21#define PFX DRIVER_NAME ": "
22
David S. Miller861fe902007-05-02 17:31:36 -070023#define FIRE_IOMMU_CONTROL 0x40000UL
24#define FIRE_IOMMU_TSBBASE 0x40008UL
25#define FIRE_IOMMU_FLUSH 0x40100UL
David S. Miller95d71e62007-05-11 21:02:09 -070026#define FIRE_IOMMU_FLUSHINV 0x40108UL
David S. Miller861fe902007-05-02 17:31:36 -070027
David S. Millerad7ad572007-07-27 22:39:14 -070028static int pci_fire_pbm_iommu_init(struct pci_pbm_info *pbm)
David S. Miller861fe902007-05-02 17:31:36 -070029{
30 struct iommu *iommu = pbm->iommu;
31 u32 vdma[2], dma_mask;
32 u64 control;
David S. Millerad7ad572007-07-27 22:39:14 -070033 int tsbsize, err;
David S. Miller861fe902007-05-02 17:31:36 -070034
35 /* No virtual-dma property on these guys, use largest size. */
36 vdma[0] = 0xc0000000; /* base */
37 vdma[1] = 0x40000000; /* size */
38 dma_mask = 0xffffffff;
39 tsbsize = 128;
40
41 /* Register addresses. */
42 iommu->iommu_control = pbm->pbm_regs + FIRE_IOMMU_CONTROL;
43 iommu->iommu_tsbbase = pbm->pbm_regs + FIRE_IOMMU_TSBBASE;
44 iommu->iommu_flush = pbm->pbm_regs + FIRE_IOMMU_FLUSH;
45 iommu->iommu_flushinv = pbm->pbm_regs + FIRE_IOMMU_FLUSHINV;
46
47 /* We use the main control/status register of FIRE as the write
48 * completion register.
49 */
50 iommu->write_complete_reg = pbm->controller_regs + 0x410000UL;
51
52 /*
53 * Invalidate TLB Entries.
54 */
David S. Miller87395fc2008-09-10 04:13:10 -070055 upa_writeq(~(u64)0, iommu->iommu_flushinv);
David S. Miller861fe902007-05-02 17:31:36 -070056
David S. Millerc1b1a5f2008-03-19 04:52:48 -070057 err = iommu_table_init(iommu, tsbsize * 8 * 1024, vdma[0], dma_mask,
58 pbm->numa_node);
David S. Millerad7ad572007-07-27 22:39:14 -070059 if (err)
60 return err;
David S. Miller861fe902007-05-02 17:31:36 -070061
David S. Miller87395fc2008-09-10 04:13:10 -070062 upa_writeq(__pa(iommu->page_table) | 0x7UL, iommu->iommu_tsbbase);
David S. Miller861fe902007-05-02 17:31:36 -070063
David S. Miller87395fc2008-09-10 04:13:10 -070064 control = upa_readq(iommu->iommu_control);
David S. Miller861fe902007-05-02 17:31:36 -070065 control |= (0x00000400 /* TSB cache snoop enable */ |
66 0x00000300 /* Cache mode */ |
67 0x00000002 /* Bypass enable */ |
68 0x00000001 /* Translation enable */);
David S. Miller87395fc2008-09-10 04:13:10 -070069 upa_writeq(control, iommu->iommu_control);
David S. Millerad7ad572007-07-27 22:39:14 -070070
71 return 0;
David S. Miller861fe902007-05-02 17:31:36 -070072}
73
David S. Miller9bb3c222007-08-30 22:33:25 -070074#ifdef CONFIG_PCI_MSI
75struct pci_msiq_entry {
76 u64 word0;
77#define MSIQ_WORD0_RESV 0x8000000000000000UL
78#define MSIQ_WORD0_FMT_TYPE 0x7f00000000000000UL
79#define MSIQ_WORD0_FMT_TYPE_SHIFT 56
80#define MSIQ_WORD0_LEN 0x00ffc00000000000UL
81#define MSIQ_WORD0_LEN_SHIFT 46
82#define MSIQ_WORD0_ADDR0 0x00003fff00000000UL
83#define MSIQ_WORD0_ADDR0_SHIFT 32
84#define MSIQ_WORD0_RID 0x00000000ffff0000UL
85#define MSIQ_WORD0_RID_SHIFT 16
86#define MSIQ_WORD0_DATA0 0x000000000000ffffUL
87#define MSIQ_WORD0_DATA0_SHIFT 0
88
89#define MSIQ_TYPE_MSG 0x6
90#define MSIQ_TYPE_MSI32 0xb
91#define MSIQ_TYPE_MSI64 0xf
92
93 u64 word1;
94#define MSIQ_WORD1_ADDR1 0xffffffffffff0000UL
95#define MSIQ_WORD1_ADDR1_SHIFT 16
96#define MSIQ_WORD1_DATA1 0x000000000000ffffUL
97#define MSIQ_WORD1_DATA1_SHIFT 0
98
99 u64 resv[6];
100};
101
102/* All MSI registers are offset from pbm->pbm_regs */
103#define EVENT_QUEUE_BASE_ADDR_REG 0x010000UL
104#define EVENT_QUEUE_BASE_ADDR_ALL_ONES 0xfffc000000000000UL
105
106#define EVENT_QUEUE_CONTROL_SET(EQ) (0x011000UL + (EQ) * 0x8UL)
107#define EVENT_QUEUE_CONTROL_SET_OFLOW 0x0200000000000000UL
108#define EVENT_QUEUE_CONTROL_SET_EN 0x0000100000000000UL
109
110#define EVENT_QUEUE_CONTROL_CLEAR(EQ) (0x011200UL + (EQ) * 0x8UL)
111#define EVENT_QUEUE_CONTROL_CLEAR_OF 0x0200000000000000UL
112#define EVENT_QUEUE_CONTROL_CLEAR_E2I 0x0000800000000000UL
113#define EVENT_QUEUE_CONTROL_CLEAR_DIS 0x0000100000000000UL
114
115#define EVENT_QUEUE_STATE(EQ) (0x011400UL + (EQ) * 0x8UL)
116#define EVENT_QUEUE_STATE_MASK 0x0000000000000007UL
117#define EVENT_QUEUE_STATE_IDLE 0x0000000000000001UL
118#define EVENT_QUEUE_STATE_ACTIVE 0x0000000000000002UL
119#define EVENT_QUEUE_STATE_ERROR 0x0000000000000004UL
120
121#define EVENT_QUEUE_TAIL(EQ) (0x011600UL + (EQ) * 0x8UL)
122#define EVENT_QUEUE_TAIL_OFLOW 0x0200000000000000UL
123#define EVENT_QUEUE_TAIL_VAL 0x000000000000007fUL
124
125#define EVENT_QUEUE_HEAD(EQ) (0x011800UL + (EQ) * 0x8UL)
126#define EVENT_QUEUE_HEAD_VAL 0x000000000000007fUL
127
128#define MSI_MAP(MSI) (0x020000UL + (MSI) * 0x8UL)
129#define MSI_MAP_VALID 0x8000000000000000UL
130#define MSI_MAP_EQWR_N 0x4000000000000000UL
131#define MSI_MAP_EQNUM 0x000000000000003fUL
132
133#define MSI_CLEAR(MSI) (0x028000UL + (MSI) * 0x8UL)
134#define MSI_CLEAR_EQWR_N 0x4000000000000000UL
135
136#define IMONDO_DATA0 0x02C000UL
137#define IMONDO_DATA0_DATA 0xffffffffffffffc0UL
138
139#define IMONDO_DATA1 0x02C008UL
140#define IMONDO_DATA1_DATA 0xffffffffffffffffUL
141
142#define MSI_32BIT_ADDR 0x034000UL
143#define MSI_32BIT_ADDR_VAL 0x00000000ffff0000UL
144
145#define MSI_64BIT_ADDR 0x034008UL
146#define MSI_64BIT_ADDR_VAL 0xffffffffffff0000UL
147
David S. Miller759f89e2007-10-11 03:16:13 -0700148static int pci_fire_get_head(struct pci_pbm_info *pbm, unsigned long msiqid,
149 unsigned long *head)
David S. Miller9bb3c222007-08-30 22:33:25 -0700150{
David S. Miller87395fc2008-09-10 04:13:10 -0700151 *head = upa_readq(pbm->pbm_regs + EVENT_QUEUE_HEAD(msiqid));
David S. Miller759f89e2007-10-11 03:16:13 -0700152 return 0;
David S. Miller9bb3c222007-08-30 22:33:25 -0700153}
154
David S. Miller759f89e2007-10-11 03:16:13 -0700155static int pci_fire_dequeue_msi(struct pci_pbm_info *pbm, unsigned long msiqid,
156 unsigned long *head, unsigned long *msi)
David S. Miller9bb3c222007-08-30 22:33:25 -0700157{
David S. Miller759f89e2007-10-11 03:16:13 -0700158 unsigned long type_fmt, type, msi_num;
159 struct pci_msiq_entry *base, *ep;
David S. Miller9bb3c222007-08-30 22:33:25 -0700160
David S. Miller759f89e2007-10-11 03:16:13 -0700161 base = (pbm->msi_queues + ((msiqid - pbm->msiq_first) * 8192));
162 ep = &base[*head];
David S. Miller9bb3c222007-08-30 22:33:25 -0700163
David S. Miller759f89e2007-10-11 03:16:13 -0700164 if ((ep->word0 & MSIQ_WORD0_FMT_TYPE) == 0)
165 return 0;
166
167 type_fmt = ((ep->word0 & MSIQ_WORD0_FMT_TYPE) >>
168 MSIQ_WORD0_FMT_TYPE_SHIFT);
169 type = (type_fmt >> 3);
170 if (unlikely(type != MSIQ_TYPE_MSI32 &&
171 type != MSIQ_TYPE_MSI64))
172 return -EINVAL;
173
174 *msi = msi_num = ((ep->word0 & MSIQ_WORD0_DATA0) >>
175 MSIQ_WORD0_DATA0_SHIFT);
176
David S. Miller87395fc2008-09-10 04:13:10 -0700177 upa_writeq(MSI_CLEAR_EQWR_N, pbm->pbm_regs + MSI_CLEAR(msi_num));
David S. Miller759f89e2007-10-11 03:16:13 -0700178
179 /* Clear the entry. */
180 ep->word0 &= ~MSIQ_WORD0_FMT_TYPE;
181
182 /* Go to next entry in ring. */
183 (*head)++;
184 if (*head >= pbm->msiq_ent_count)
185 *head = 0;
186
187 return 1;
188}
189
190static int pci_fire_set_head(struct pci_pbm_info *pbm, unsigned long msiqid,
191 unsigned long head)
192{
David S. Miller87395fc2008-09-10 04:13:10 -0700193 upa_writeq(head, pbm->pbm_regs + EVENT_QUEUE_HEAD(msiqid));
David S. Miller759f89e2007-10-11 03:16:13 -0700194 return 0;
195}
196
197static int pci_fire_msi_setup(struct pci_pbm_info *pbm, unsigned long msiqid,
198 unsigned long msi, int is_msi64)
199{
200 u64 val;
201
David S. Miller87395fc2008-09-10 04:13:10 -0700202 val = upa_readq(pbm->pbm_regs + MSI_MAP(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700203 val &= ~(MSI_MAP_EQNUM);
204 val |= msiqid;
David S. Miller87395fc2008-09-10 04:13:10 -0700205 upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700206
David S. Miller87395fc2008-09-10 04:13:10 -0700207 upa_writeq(MSI_CLEAR_EQWR_N, pbm->pbm_regs + MSI_CLEAR(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700208
David S. Miller87395fc2008-09-10 04:13:10 -0700209 val = upa_readq(pbm->pbm_regs + MSI_MAP(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700210 val |= MSI_MAP_VALID;
David S. Miller87395fc2008-09-10 04:13:10 -0700211 upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi));
David S. Miller9bb3c222007-08-30 22:33:25 -0700212
213 return 0;
214}
215
David S. Miller759f89e2007-10-11 03:16:13 -0700216static int pci_fire_msi_teardown(struct pci_pbm_info *pbm, unsigned long msi)
David S. Miller9bb3c222007-08-30 22:33:25 -0700217{
David S. Miller759f89e2007-10-11 03:16:13 -0700218 u64 val;
219
David S. Miller87395fc2008-09-10 04:13:10 -0700220 val = upa_readq(pbm->pbm_regs + MSI_MAP(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700221
222 val &= ~MSI_MAP_VALID;
223
David S. Miller87395fc2008-09-10 04:13:10 -0700224 upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi));
David S. Miller759f89e2007-10-11 03:16:13 -0700225
226 return 0;
David S. Miller9bb3c222007-08-30 22:33:25 -0700227}
228
David S. Miller759f89e2007-10-11 03:16:13 -0700229static int pci_fire_msiq_alloc(struct pci_pbm_info *pbm)
David S. Miller9bb3c222007-08-30 22:33:25 -0700230{
231 unsigned long pages, order, i;
232
233 order = get_order(512 * 1024);
234 pages = __get_free_pages(GFP_KERNEL | __GFP_COMP, order);
235 if (pages == 0UL) {
236 printk(KERN_ERR "MSI: Cannot allocate MSI queues (o=%lu).\n",
237 order);
238 return -ENOMEM;
239 }
240 memset((char *)pages, 0, PAGE_SIZE << order);
241 pbm->msi_queues = (void *) pages;
242
David S. Miller87395fc2008-09-10 04:13:10 -0700243 upa_writeq((EVENT_QUEUE_BASE_ADDR_ALL_ONES |
244 __pa(pbm->msi_queues)),
245 pbm->pbm_regs + EVENT_QUEUE_BASE_ADDR_REG);
David S. Miller9bb3c222007-08-30 22:33:25 -0700246
David S. Miller87395fc2008-09-10 04:13:10 -0700247 upa_writeq(pbm->portid << 6, pbm->pbm_regs + IMONDO_DATA0);
248 upa_writeq(0, pbm->pbm_regs + IMONDO_DATA1);
David S. Miller9bb3c222007-08-30 22:33:25 -0700249
David S. Miller87395fc2008-09-10 04:13:10 -0700250 upa_writeq(pbm->msi32_start, pbm->pbm_regs + MSI_32BIT_ADDR);
251 upa_writeq(pbm->msi64_start, pbm->pbm_regs + MSI_64BIT_ADDR);
David S. Miller9bb3c222007-08-30 22:33:25 -0700252
253 for (i = 0; i < pbm->msiq_num; i++) {
David S. Miller87395fc2008-09-10 04:13:10 -0700254 upa_writeq(0, pbm->pbm_regs + EVENT_QUEUE_HEAD(i));
255 upa_writeq(0, pbm->pbm_regs + EVENT_QUEUE_TAIL(i));
David S. Miller9bb3c222007-08-30 22:33:25 -0700256 }
257
258 return 0;
259}
260
David S. Miller759f89e2007-10-11 03:16:13 -0700261static void pci_fire_msiq_free(struct pci_pbm_info *pbm)
David S. Miller9bb3c222007-08-30 22:33:25 -0700262{
David S. Miller759f89e2007-10-11 03:16:13 -0700263 unsigned long pages, order;
David S. Miller9bb3c222007-08-30 22:33:25 -0700264
David S. Miller759f89e2007-10-11 03:16:13 -0700265 order = get_order(512 * 1024);
266 pages = (unsigned long) pbm->msi_queues;
David S. Miller9bb3c222007-08-30 22:33:25 -0700267
David S. Miller759f89e2007-10-11 03:16:13 -0700268 free_pages(pages, order);
269
270 pbm->msi_queues = NULL;
David S. Miller9bb3c222007-08-30 22:33:25 -0700271}
272
David S. Miller759f89e2007-10-11 03:16:13 -0700273static int pci_fire_msiq_build_irq(struct pci_pbm_info *pbm,
274 unsigned long msiqid,
275 unsigned long devino)
David S. Miller9bb3c222007-08-30 22:33:25 -0700276{
David S. Miller759f89e2007-10-11 03:16:13 -0700277 unsigned long cregs = (unsigned long) pbm->pbm_regs;
278 unsigned long imap_reg, iclr_reg, int_ctrlr;
Sam Ravnborg44ed3c02011-01-22 11:32:20 +0000279 unsigned int irq;
David S. Miller759f89e2007-10-11 03:16:13 -0700280 int fixup;
David S. Miller9bb3c222007-08-30 22:33:25 -0700281 u64 val;
282
David S. Miller759f89e2007-10-11 03:16:13 -0700283 imap_reg = cregs + (0x001000UL + (devino * 0x08UL));
284 iclr_reg = cregs + (0x001400UL + (devino * 0x08UL));
David S. Miller9bb3c222007-08-30 22:33:25 -0700285
David S. Miller759f89e2007-10-11 03:16:13 -0700286 /* XXX iterate amongst the 4 IRQ controllers XXX */
287 int_ctrlr = (1UL << 6);
David S. Miller9bb3c222007-08-30 22:33:25 -0700288
David S. Miller87395fc2008-09-10 04:13:10 -0700289 val = upa_readq(imap_reg);
David S. Miller759f89e2007-10-11 03:16:13 -0700290 val |= (1UL << 63) | int_ctrlr;
David S. Miller87395fc2008-09-10 04:13:10 -0700291 upa_writeq(val, imap_reg);
David S. Miller9bb3c222007-08-30 22:33:25 -0700292
David S. Miller759f89e2007-10-11 03:16:13 -0700293 fixup = ((pbm->portid << 6) | devino) - int_ctrlr;
David S. Miller9bb3c222007-08-30 22:33:25 -0700294
Sam Ravnborg44ed3c02011-01-22 11:32:20 +0000295 irq = build_irq(fixup, iclr_reg, imap_reg);
296 if (!irq)
David S. Miller759f89e2007-10-11 03:16:13 -0700297 return -ENOMEM;
David S. Miller9bb3c222007-08-30 22:33:25 -0700298
David S. Miller87395fc2008-09-10 04:13:10 -0700299 upa_writeq(EVENT_QUEUE_CONTROL_SET_EN,
300 pbm->pbm_regs + EVENT_QUEUE_CONTROL_SET(msiqid));
David S. Miller9bb3c222007-08-30 22:33:25 -0700301
Sam Ravnborg44ed3c02011-01-22 11:32:20 +0000302 return irq;
David S. Miller9bb3c222007-08-30 22:33:25 -0700303}
304
David S. Miller759f89e2007-10-11 03:16:13 -0700305static const struct sparc64_msiq_ops pci_fire_msiq_ops = {
306 .get_head = pci_fire_get_head,
307 .dequeue_msi = pci_fire_dequeue_msi,
308 .set_head = pci_fire_set_head,
309 .msi_setup = pci_fire_msi_setup,
310 .msi_teardown = pci_fire_msi_teardown,
311 .msiq_alloc = pci_fire_msiq_alloc,
312 .msiq_free = pci_fire_msiq_free,
313 .msiq_build_irq = pci_fire_msiq_build_irq,
314};
David S. Miller9bb3c222007-08-30 22:33:25 -0700315
316static void pci_fire_msi_init(struct pci_pbm_info *pbm)
317{
David S. Miller759f89e2007-10-11 03:16:13 -0700318 sparc64_pbm_msi_init(pbm, &pci_fire_msiq_ops);
David S. Miller9bb3c222007-08-30 22:33:25 -0700319}
320#else /* CONFIG_PCI_MSI */
321static void pci_fire_msi_init(struct pci_pbm_info *pbm)
322{
323}
324#endif /* !(CONFIG_PCI_MSI) */
325
David S. Miller861fe902007-05-02 17:31:36 -0700326/* Based at pbm->controller_regs */
327#define FIRE_PARITY_CONTROL 0x470010UL
328#define FIRE_PARITY_ENAB 0x8000000000000000UL
329#define FIRE_FATAL_RESET_CTL 0x471028UL
330#define FIRE_FATAL_RESET_SPARE 0x0000000004000000UL
331#define FIRE_FATAL_RESET_MB 0x0000000002000000UL
332#define FIRE_FATAL_RESET_CPE 0x0000000000008000UL
333#define FIRE_FATAL_RESET_APE 0x0000000000004000UL
334#define FIRE_FATAL_RESET_PIO 0x0000000000000040UL
335#define FIRE_FATAL_RESET_JW 0x0000000000000004UL
336#define FIRE_FATAL_RESET_JI 0x0000000000000002UL
337#define FIRE_FATAL_RESET_JR 0x0000000000000001UL
338#define FIRE_CORE_INTR_ENABLE 0x471800UL
339
340/* Based at pbm->pbm_regs */
341#define FIRE_TLU_CTRL 0x80000UL
342#define FIRE_TLU_CTRL_TIM 0x00000000da000000UL
343#define FIRE_TLU_CTRL_QDET 0x0000000000000100UL
344#define FIRE_TLU_CTRL_CFG 0x0000000000000001UL
345#define FIRE_TLU_DEV_CTRL 0x90008UL
346#define FIRE_TLU_LINK_CTRL 0x90020UL
347#define FIRE_TLU_LINK_CTRL_CLK 0x0000000000000040UL
348#define FIRE_LPU_RESET 0xe2008UL
349#define FIRE_LPU_LLCFG 0xe2200UL
350#define FIRE_LPU_LLCFG_VC0 0x0000000000000100UL
351#define FIRE_LPU_FCTRL_UCTRL 0xe2240UL
352#define FIRE_LPU_FCTRL_UCTRL_N 0x0000000000000002UL
353#define FIRE_LPU_FCTRL_UCTRL_P 0x0000000000000001UL
354#define FIRE_LPU_TXL_FIFOP 0xe2430UL
355#define FIRE_LPU_LTSSM_CFG2 0xe2788UL
356#define FIRE_LPU_LTSSM_CFG3 0xe2790UL
357#define FIRE_LPU_LTSSM_CFG4 0xe2798UL
358#define FIRE_LPU_LTSSM_CFG5 0xe27a0UL
359#define FIRE_DMC_IENAB 0x31800UL
360#define FIRE_DMC_DBG_SEL_A 0x53000UL
361#define FIRE_DMC_DBG_SEL_B 0x53008UL
362#define FIRE_PEC_IENAB 0x51800UL
363
364static void pci_fire_hw_init(struct pci_pbm_info *pbm)
365{
366 u64 val;
367
David S. Miller87395fc2008-09-10 04:13:10 -0700368 upa_writeq(FIRE_PARITY_ENAB,
369 pbm->controller_regs + FIRE_PARITY_CONTROL);
David S. Miller861fe902007-05-02 17:31:36 -0700370
David S. Miller87395fc2008-09-10 04:13:10 -0700371 upa_writeq((FIRE_FATAL_RESET_SPARE |
David S. Miller861fe902007-05-02 17:31:36 -0700372 FIRE_FATAL_RESET_MB |
373 FIRE_FATAL_RESET_CPE |
374 FIRE_FATAL_RESET_APE |
375 FIRE_FATAL_RESET_PIO |
376 FIRE_FATAL_RESET_JW |
377 FIRE_FATAL_RESET_JI |
David S. Miller87395fc2008-09-10 04:13:10 -0700378 FIRE_FATAL_RESET_JR),
379 pbm->controller_regs + FIRE_FATAL_RESET_CTL);
David S. Miller861fe902007-05-02 17:31:36 -0700380
David S. Miller87395fc2008-09-10 04:13:10 -0700381 upa_writeq(~(u64)0, pbm->controller_regs + FIRE_CORE_INTR_ENABLE);
David S. Miller861fe902007-05-02 17:31:36 -0700382
David S. Miller87395fc2008-09-10 04:13:10 -0700383 val = upa_readq(pbm->pbm_regs + FIRE_TLU_CTRL);
David S. Miller861fe902007-05-02 17:31:36 -0700384 val |= (FIRE_TLU_CTRL_TIM |
385 FIRE_TLU_CTRL_QDET |
386 FIRE_TLU_CTRL_CFG);
David S. Miller87395fc2008-09-10 04:13:10 -0700387 upa_writeq(val, pbm->pbm_regs + FIRE_TLU_CTRL);
388 upa_writeq(0, pbm->pbm_regs + FIRE_TLU_DEV_CTRL);
389 upa_writeq(FIRE_TLU_LINK_CTRL_CLK,
390 pbm->pbm_regs + FIRE_TLU_LINK_CTRL);
David S. Miller861fe902007-05-02 17:31:36 -0700391
David S. Miller87395fc2008-09-10 04:13:10 -0700392 upa_writeq(0, pbm->pbm_regs + FIRE_LPU_RESET);
393 upa_writeq(FIRE_LPU_LLCFG_VC0, pbm->pbm_regs + FIRE_LPU_LLCFG);
394 upa_writeq((FIRE_LPU_FCTRL_UCTRL_N | FIRE_LPU_FCTRL_UCTRL_P),
395 pbm->pbm_regs + FIRE_LPU_FCTRL_UCTRL);
396 upa_writeq(((0xffff << 16) | (0x0000 << 0)),
397 pbm->pbm_regs + FIRE_LPU_TXL_FIFOP);
398 upa_writeq(3000000, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG2);
399 upa_writeq(500000, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG3);
400 upa_writeq((2 << 16) | (140 << 8),
401 pbm->pbm_regs + FIRE_LPU_LTSSM_CFG4);
402 upa_writeq(0, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG5);
David S. Miller861fe902007-05-02 17:31:36 -0700403
David S. Miller87395fc2008-09-10 04:13:10 -0700404 upa_writeq(~(u64)0, pbm->pbm_regs + FIRE_DMC_IENAB);
405 upa_writeq(0, pbm->pbm_regs + FIRE_DMC_DBG_SEL_A);
406 upa_writeq(0, pbm->pbm_regs + FIRE_DMC_DBG_SEL_B);
David S. Miller861fe902007-05-02 17:31:36 -0700407
David S. Miller87395fc2008-09-10 04:13:10 -0700408 upa_writeq(~(u64)0, pbm->pbm_regs + FIRE_PEC_IENAB);
David S. Miller861fe902007-05-02 17:31:36 -0700409}
410
Greg Kroah-Hartman7c9503b2012-12-21 14:03:26 -0800411static int pci_fire_pbm_init(struct pci_pbm_info *pbm,
412 struct platform_device *op, u32 portid)
David S. Miller861fe902007-05-02 17:31:36 -0700413{
414 const struct linux_prom64_registers *regs;
Grant Likely61c7a082010-04-13 16:12:29 -0700415 struct device_node *dp = op->dev.of_node;
David S. Miller9bb3c222007-08-30 22:33:25 -0700416 int err;
David S. Miller861fe902007-05-02 17:31:36 -0700417
David S. Millerc1b1a5f2008-03-19 04:52:48 -0700418 pbm->numa_node = -1;
419
David S. Millerca3dd882007-05-09 02:35:27 -0700420 pbm->pci_ops = &sun4u_pci_ops;
421 pbm->config_space_reg_bits = 12;
David S. Miller34768bc2007-05-07 23:06:27 -0700422
David S. Miller6c108f12007-05-07 23:49:01 -0700423 pbm->index = pci_num_pbms++;
424
David S. Miller861fe902007-05-02 17:31:36 -0700425 pbm->portid = portid;
David S. Miller22fecba2008-09-10 00:19:28 -0700426 pbm->op = op;
David S. Miller861fe902007-05-02 17:31:36 -0700427 pbm->name = dp->full_name;
428
429 regs = of_get_property(dp, "reg", NULL);
430 pbm->pbm_regs = regs[0].phys_addr;
431 pbm->controller_regs = regs[1].phys_addr - 0x410000UL;
432
433 printk("%s: SUN4U PCIE Bus Module\n", pbm->name);
434
435 pci_determine_mem_io_space(pbm);
436
David S. Millercfa06522007-05-07 21:51:41 -0700437 pci_get_pbm_props(pbm);
David S. Miller861fe902007-05-02 17:31:36 -0700438
439 pci_fire_hw_init(pbm);
David S. Millerad7ad572007-07-27 22:39:14 -0700440
David S. Miller9bb3c222007-08-30 22:33:25 -0700441 err = pci_fire_pbm_iommu_init(pbm);
442 if (err)
443 return err;
444
445 pci_fire_msi_init(pbm);
446
David S. Millere822358a2008-09-01 18:32:22 -0700447 pbm->pci_bus = pci_scan_one_pbm(pbm, &op->dev);
448
449 /* XXX register error interrupt handlers XXX */
David S. Millerc8049962008-08-30 03:12:38 -0700450
David S. Millerd3ae4b52008-09-09 23:54:02 -0700451 pbm->next = pci_pbm_root;
452 pci_pbm_root = pbm;
David S. Miller861fe902007-05-02 17:31:36 -0700453
David S. Miller861fe902007-05-02 17:31:36 -0700454 return 0;
455}
456
Greg Kroah-Hartman7c9503b2012-12-21 14:03:26 -0800457static int fire_probe(struct platform_device *op)
David S. Miller861fe902007-05-02 17:31:36 -0700458{
Grant Likely61c7a082010-04-13 16:12:29 -0700459 struct device_node *dp = op->dev.of_node;
David S. Miller34768bc2007-05-07 23:06:27 -0700460 struct pci_pbm_info *pbm;
David S. Millerc8049962008-08-30 03:12:38 -0700461 struct iommu *iommu;
462 u32 portid;
463 int err;
David S. Miller861fe902007-05-02 17:31:36 -0700464
David S. Millerc8049962008-08-30 03:12:38 -0700465 portid = of_getintprop_default(dp, "portid", 0xff);
David S. Miller861fe902007-05-02 17:31:36 -0700466
David S. Millerc8049962008-08-30 03:12:38 -0700467 err = -ENOMEM;
David S. Millerd3ae4b52008-09-09 23:54:02 -0700468 pbm = kzalloc(sizeof(*pbm), GFP_KERNEL);
469 if (!pbm) {
470 printk(KERN_ERR PFX "Cannot allocate pci_pbminfo.\n");
David S. Millerd7472c32008-08-31 01:33:52 -0700471 goto out_err;
David S. Millerc8049962008-08-30 03:12:38 -0700472 }
David S. Miller861fe902007-05-02 17:31:36 -0700473
David S. Millerd3ae4b52008-09-09 23:54:02 -0700474 iommu = kzalloc(sizeof(struct iommu), GFP_KERNEL);
David S. Millerc8049962008-08-30 03:12:38 -0700475 if (!iommu) {
David S. Millerd3ae4b52008-09-09 23:54:02 -0700476 printk(KERN_ERR PFX "Cannot allocate PBM iommu.\n");
David S. Millerd7472c32008-08-31 01:33:52 -0700477 goto out_free_controller;
David S. Millerc8049962008-08-30 03:12:38 -0700478 }
David S. Miller861fe902007-05-02 17:31:36 -0700479
David S. Millerd3ae4b52008-09-09 23:54:02 -0700480 pbm->iommu = iommu;
David S. Miller861fe902007-05-02 17:31:36 -0700481
David S. Millerd3ae4b52008-09-09 23:54:02 -0700482 err = pci_fire_pbm_init(pbm, op, portid);
483 if (err)
484 goto out_free_iommu;
David S. Miller861fe902007-05-02 17:31:36 -0700485
David S. Millerd3ae4b52008-09-09 23:54:02 -0700486 dev_set_drvdata(&op->dev, pbm);
David S. Miller861fe902007-05-02 17:31:36 -0700487
David S. Millerd3ae4b52008-09-09 23:54:02 -0700488 return 0;
David S. Millerad7ad572007-07-27 22:39:14 -0700489
David S. Millerd3ae4b52008-09-09 23:54:02 -0700490out_free_iommu:
491 kfree(pbm->iommu);
David S. Millerd7472c32008-08-31 01:33:52 -0700492
493out_free_controller:
David S. Millerd3ae4b52008-09-09 23:54:02 -0700494 kfree(pbm);
David S. Millerd7472c32008-08-31 01:33:52 -0700495
496out_err:
David S. Millerc8049962008-08-30 03:12:38 -0700497 return err;
David S. Miller861fe902007-05-02 17:31:36 -0700498}
David S. Millerc8049962008-08-30 03:12:38 -0700499
David S. Miller3628aa02011-03-30 17:37:56 -0700500static const struct of_device_id fire_match[] = {
David S. Millerc8049962008-08-30 03:12:38 -0700501 {
502 .name = "pci",
503 .compatible = "pciex108e,80f0",
504 },
505 {},
506};
507
Grant Likely4ebb24f2011-02-22 20:01:33 -0700508static struct platform_driver fire_driver = {
Grant Likely40182942010-04-13 16:13:02 -0700509 .driver = {
510 .name = DRIVER_NAME,
Grant Likely40182942010-04-13 16:13:02 -0700511 .of_match_table = fire_match,
512 },
David S. Millerc8049962008-08-30 03:12:38 -0700513 .probe = fire_probe,
514};
515
516static int __init fire_init(void)
517{
Grant Likely4ebb24f2011-02-22 20:01:33 -0700518 return platform_driver_register(&fire_driver);
David S. Millerc8049962008-08-30 03:12:38 -0700519}
520
521subsys_initcall(fire_init);