blob: 88bc8e6b2a545b9667f3d5fb390854a19f0be778 [file] [log] [blame]
Dan Williams9bc89cd2007-01-02 11:10:44 -07001/*
2 * copy offload engine support
3 *
4 * Copyright © 2006, Intel Corporation.
5 *
6 * Dan Williams <dan.j.williams@intel.com>
7 *
8 * with architecture considerations by:
9 * Neil Brown <neilb@suse.de>
10 * Jeff Garzik <jeff@garzik.org>
11 *
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms and conditions of the GNU General Public License,
14 * version 2, as published by the Free Software Foundation.
15 *
16 * This program is distributed in the hope it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc.,
23 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
24 *
25 */
26#include <linux/kernel.h>
27#include <linux/highmem.h>
Paul Gortmaker4bb33cc2011-05-27 14:41:48 -040028#include <linux/module.h>
Dan Williams9bc89cd2007-01-02 11:10:44 -070029#include <linux/mm.h>
30#include <linux/dma-mapping.h>
31#include <linux/async_tx.h>
32
33/**
34 * async_memcpy - attempt to copy memory with a dma engine.
35 * @dest: destination page
36 * @src: src page
Dan Williamsa08abd82009-06-03 11:43:59 -070037 * @dest_offset: offset into 'dest' to start transaction
38 * @src_offset: offset into 'src' to start transaction
Dan Williams9bc89cd2007-01-02 11:10:44 -070039 * @len: length in bytes
Dan Williamsa08abd82009-06-03 11:43:59 -070040 * @submit: submission / completion modifiers
41 *
42 * honored flags: ASYNC_TX_ACK
Dan Williams9bc89cd2007-01-02 11:10:44 -070043 */
44struct dma_async_tx_descriptor *
45async_memcpy(struct page *dest, struct page *src, unsigned int dest_offset,
Dan Williamsa08abd82009-06-03 11:43:59 -070046 unsigned int src_offset, size_t len,
47 struct async_submit_ctl *submit)
Dan Williams9bc89cd2007-01-02 11:10:44 -070048{
Dan Williamsa08abd82009-06-03 11:43:59 -070049 struct dma_chan *chan = async_tx_find_channel(submit, DMA_MEMCPY,
Dan Williams47437b22008-02-02 19:49:59 -070050 &dest, 1, &src, 1, len);
Dan Williams9bc89cd2007-01-02 11:10:44 -070051 struct dma_device *device = chan ? chan->device : NULL;
Dan Williams00367312008-02-02 19:49:57 -070052 struct dma_async_tx_descriptor *tx = NULL;
Dan Williams89716462013-10-18 19:35:25 +020053 struct dmaengine_unmap_data *unmap = NULL;
Dan Williams9bc89cd2007-01-02 11:10:44 -070054
Dan Williams89716462013-10-18 19:35:25 +020055 if (device)
NeilBrownb02bab62016-01-07 11:02:34 +110056 unmap = dmaengine_get_unmap_data(device->dev, 2, GFP_NOWAIT);
Dan Williams89716462013-10-18 19:35:25 +020057
58 if (unmap && is_dma_copy_aligned(device, src_offset, dest_offset, len)) {
Bartlomiej Zolnierkiewicz0776ae72013-10-18 19:35:33 +020059 unsigned long dma_prep_flags = 0;
Dan Williams9bc89cd2007-01-02 11:10:44 -070060
Dan Williams0403e382009-09-08 17:42:50 -070061 if (submit->cb_fn)
62 dma_prep_flags |= DMA_PREP_INTERRUPT;
63 if (submit->flags & ASYNC_TX_FENCE)
64 dma_prep_flags |= DMA_PREP_FENCE;
Dan Williams00367312008-02-02 19:49:57 -070065
Dan Williams89716462013-10-18 19:35:25 +020066 unmap->to_cnt = 1;
67 unmap->addr[0] = dma_map_page(device->dev, src, src_offset, len,
68 DMA_TO_DEVICE);
69 unmap->from_cnt = 1;
70 unmap->addr[1] = dma_map_page(device->dev, dest, dest_offset, len,
71 DMA_FROM_DEVICE);
72 unmap->len = len;
Dan Williams00367312008-02-02 19:49:57 -070073
Dan Williams89716462013-10-18 19:35:25 +020074 tx = device->device_prep_dma_memcpy(chan, unmap->addr[1],
75 unmap->addr[0], len,
76 dma_prep_flags);
Dan Williams00367312008-02-02 19:49:57 -070077 }
78
79 if (tx) {
Dan Williams3280ab3e2008-03-13 17:45:28 -070080 pr_debug("%s: (async) len: %zu\n", __func__, len);
Dan Williams89716462013-10-18 19:35:25 +020081
82 dma_set_unmap(tx, unmap);
Dan Williamsa08abd82009-06-03 11:43:59 -070083 async_tx_submit(chan, tx, submit);
Dan Williams00367312008-02-02 19:49:57 -070084 } else {
Dan Williams9bc89cd2007-01-02 11:10:44 -070085 void *dest_buf, *src_buf;
Dan Williams3280ab3e2008-03-13 17:45:28 -070086 pr_debug("%s: (sync) len: %zu\n", __func__, len);
Dan Williams9bc89cd2007-01-02 11:10:44 -070087
88 /* wait for any prerequisite operations */
Dan Williamsa08abd82009-06-03 11:43:59 -070089 async_tx_quiesce(&submit->depend_tx);
Dan Williams9bc89cd2007-01-02 11:10:44 -070090
Cong Wangf0dfc0b2011-11-25 23:14:17 +080091 dest_buf = kmap_atomic(dest) + dest_offset;
92 src_buf = kmap_atomic(src) + src_offset;
Dan Williams9bc89cd2007-01-02 11:10:44 -070093
94 memcpy(dest_buf, src_buf, len);
95
Cong Wangf0dfc0b2011-11-25 23:14:17 +080096 kunmap_atomic(src_buf);
97 kunmap_atomic(dest_buf);
Dan Williams9bc89cd2007-01-02 11:10:44 -070098
Dan Williamsa08abd82009-06-03 11:43:59 -070099 async_tx_sync_epilog(submit);
Dan Williams9bc89cd2007-01-02 11:10:44 -0700100 }
101
Dan Williams89716462013-10-18 19:35:25 +0200102 dmaengine_unmap_put(unmap);
103
Dan Williams9bc89cd2007-01-02 11:10:44 -0700104 return tx;
105}
106EXPORT_SYMBOL_GPL(async_memcpy);
107
Dan Williams9bc89cd2007-01-02 11:10:44 -0700108MODULE_AUTHOR("Intel Corporation");
109MODULE_DESCRIPTION("asynchronous memcpy api");
110MODULE_LICENSE("GPL");