blob: 9ec4618df5338abd0c78aaf4c4a019f1bf57085c [file] [log] [blame]
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001/*
2 * CPPC (Collaborative Processor Performance Control) methods used by CPUfreq drivers.
3 *
4 * (C) Copyright 2014, 2015 Linaro Ltd.
5 * Author: Ashwin Chaugule <ashwin.chaugule@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; version 2
10 * of the License.
11 *
12 * CPPC describes a few methods for controlling CPU performance using
13 * information from a per CPU table called CPC. This table is described in
14 * the ACPI v5.0+ specification. The table consists of a list of
15 * registers which may be memory mapped or hardware registers and also may
16 * include some static integer values.
17 *
18 * CPU performance is on an abstract continuous scale as against a discretized
19 * P-state scale which is tied to CPU frequency only. In brief, the basic
20 * operation involves:
21 *
22 * - OS makes a CPU performance request. (Can provide min and max bounds)
23 *
24 * - Platform (such as BMC) is free to optimize request within requested bounds
25 * depending on power/thermal budgets etc.
26 *
27 * - Platform conveys its decision back to OS
28 *
29 * The communication between OS and platform occurs through another medium
30 * called (PCC) Platform Communication Channel. This is a generic mailbox like
31 * mechanism which includes doorbell semantics to indicate register updates.
32 * See drivers/mailbox/pcc.c for details on PCC.
33 *
34 * Finer details about the PCC and CPPC spec are available in the ACPI v5.1 and
35 * above specifications.
36 */
37
38#define pr_fmt(fmt) "ACPI CPPC: " fmt
39
40#include <linux/cpufreq.h>
41#include <linux/delay.h>
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -070042#include <linux/ktime.h>
Prakash, Prashanth80b82862016-08-16 14:39:40 -060043#include <linux/rwsem.h>
44#include <linux/wait.h>
Ashwin Chaugule337aadf2015-10-02 10:01:19 -040045
46#include <acpi/cppc_acpi.h>
Prakash, Prashanth80b82862016-08-16 14:39:40 -060047
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060048struct cppc_pcc_data {
49 struct mbox_chan *pcc_channel;
50 void __iomem *pcc_comm_addr;
51 int pcc_subspace_idx;
52 bool pcc_channel_acquired;
53 ktime_t deadline;
54 unsigned int pcc_mpar, pcc_mrtt, pcc_nominal;
Prakash, Prashanth80b82862016-08-16 14:39:40 -060055
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060056 bool pending_pcc_write_cmd; /* Any pending/batched PCC write cmds? */
Prakash, Prashanth139aee72016-08-16 14:39:44 -060057 bool platform_owns_pcc; /* Ownership of PCC subspace */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060058 unsigned int pcc_write_cnt; /* Running count of PCC write commands */
Prakash, Prashanth80b82862016-08-16 14:39:40 -060059
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060060 /*
61 * Lock to provide controlled access to the PCC channel.
62 *
63 * For performance critical usecases(currently cppc_set_perf)
64 * We need to take read_lock and check if channel belongs to OSPM
65 * before reading or writing to PCC subspace
66 * We need to take write_lock before transferring the channel
67 * ownership to the platform via a Doorbell
68 * This allows us to batch a number of CPPC requests if they happen
69 * to originate in about the same time
70 *
71 * For non-performance critical usecases(init)
72 * Take write_lock for all purposes which gives exclusive access
73 */
74 struct rw_semaphore pcc_lock;
Prakash, Prashanth80b82862016-08-16 14:39:40 -060075
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060076 /* Wait queue for CPUs whose requests were batched */
77 wait_queue_head_t pcc_write_wait_q;
78};
79
80/* Structure to represent the single PCC channel */
81static struct cppc_pcc_data pcc_data = {
82 .pcc_subspace_idx = -1,
Prakash, Prashanth139aee72016-08-16 14:39:44 -060083 .platform_owns_pcc = true,
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060084};
Ashwin Chaugule337aadf2015-10-02 10:01:19 -040085
86/*
87 * The cpc_desc structure contains the ACPI register details
88 * as described in the per CPU _CPC tables. The details
89 * include the type of register (e.g. PCC, System IO, FFH etc.)
90 * and destination addresses which lets us READ/WRITE CPU performance
91 * information using the appropriate I/O methods.
92 */
93static DEFINE_PER_CPU(struct cpc_desc *, cpc_desc_ptr);
94
Prakash, Prashanth77e3d862016-02-17 13:21:00 -070095/* pcc mapped address + header size + offset within PCC subspace */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060096#define GET_PCC_VADDR(offs) (pcc_data.pcc_comm_addr + 0x8 + (offs))
Prakash, Prashanth77e3d862016-02-17 13:21:00 -070097
Prakash, Prashanth80b82862016-08-16 14:39:40 -060098/* Check if a CPC regsiter is in PCC */
99#define CPC_IN_PCC(cpc) ((cpc)->type == ACPI_TYPE_BUFFER && \
100 (cpc)->cpc_entry.reg.space_id == \
101 ACPI_ADR_SPACE_PLATFORM_COMM)
102
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600103/* Evalutes to True if reg is a NULL register descriptor */
104#define IS_NULL_REG(reg) ((reg)->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY && \
105 (reg)->address == 0 && \
106 (reg)->bit_width == 0 && \
107 (reg)->bit_offset == 0 && \
108 (reg)->access_width == 0)
109
110/* Evalutes to True if an optional cpc field is supported */
111#define CPC_SUPPORTED(cpc) ((cpc)->type == ACPI_TYPE_INTEGER ? \
112 !!(cpc)->cpc_entry.int_value : \
113 !IS_NULL_REG(&(cpc)->cpc_entry.reg))
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400114/*
115 * Arbitrary Retries in case the remote processor is slow to respond
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700116 * to PCC commands. Keeping it high enough to cover emulators where
117 * the processors run painfully slow.
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400118 */
119#define NUM_RETRIES 500
120
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600121struct cppc_attr {
122 struct attribute attr;
123 ssize_t (*show)(struct kobject *kobj,
124 struct attribute *attr, char *buf);
125 ssize_t (*store)(struct kobject *kobj,
126 struct attribute *attr, const char *c, ssize_t count);
127};
128
129#define define_one_cppc_ro(_name) \
130static struct cppc_attr _name = \
131__ATTR(_name, 0444, show_##_name, NULL)
132
133#define to_cpc_desc(a) container_of(a, struct cpc_desc, kobj)
134
135static ssize_t show_feedback_ctrs(struct kobject *kobj,
136 struct attribute *attr, char *buf)
137{
138 struct cpc_desc *cpc_ptr = to_cpc_desc(kobj);
139 struct cppc_perf_fb_ctrs fb_ctrs = {0};
140
141 cppc_get_perf_ctrs(cpc_ptr->cpu_id, &fb_ctrs);
142
143 return scnprintf(buf, PAGE_SIZE, "ref:%llu del:%llu\n",
144 fb_ctrs.reference, fb_ctrs.delivered);
145}
146define_one_cppc_ro(feedback_ctrs);
147
148static ssize_t show_reference_perf(struct kobject *kobj,
149 struct attribute *attr, char *buf)
150{
151 struct cpc_desc *cpc_ptr = to_cpc_desc(kobj);
152 struct cppc_perf_fb_ctrs fb_ctrs = {0};
153
154 cppc_get_perf_ctrs(cpc_ptr->cpu_id, &fb_ctrs);
155
156 return scnprintf(buf, PAGE_SIZE, "%llu\n",
157 fb_ctrs.reference_perf);
158}
159define_one_cppc_ro(reference_perf);
160
161static ssize_t show_wraparound_time(struct kobject *kobj,
162 struct attribute *attr, char *buf)
163{
164 struct cpc_desc *cpc_ptr = to_cpc_desc(kobj);
165 struct cppc_perf_fb_ctrs fb_ctrs = {0};
166
167 cppc_get_perf_ctrs(cpc_ptr->cpu_id, &fb_ctrs);
168
169 return scnprintf(buf, PAGE_SIZE, "%llu\n", fb_ctrs.ctr_wrap_time);
170
171}
172define_one_cppc_ro(wraparound_time);
173
174static struct attribute *cppc_attrs[] = {
175 &feedback_ctrs.attr,
176 &reference_perf.attr,
177 &wraparound_time.attr,
178 NULL
179};
180
181static struct kobj_type cppc_ktype = {
182 .sysfs_ops = &kobj_sysfs_ops,
183 .default_attrs = cppc_attrs,
184};
185
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600186static int check_pcc_chan(bool chk_err_bit)
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700187{
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600188 int ret = -EIO, status = 0;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600189 struct acpi_pcct_shared_memory __iomem *generic_comm_base = pcc_data.pcc_comm_addr;
190 ktime_t next_deadline = ktime_add(ktime_get(), pcc_data.deadline);
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700191
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600192 if (!pcc_data.platform_owns_pcc)
193 return 0;
194
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700195 /* Retry in case the remote processor was too slow to catch up. */
196 while (!ktime_after(ktime_get(), next_deadline)) {
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700197 /*
198 * Per spec, prior to boot the PCC space wil be initialized by
199 * platform and should have set the command completion bit when
200 * PCC can be used by OSPM
201 */
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600202 status = readw_relaxed(&generic_comm_base->status);
203 if (status & PCC_CMD_COMPLETE_MASK) {
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700204 ret = 0;
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600205 if (chk_err_bit && (status & PCC_ERROR_MASK))
206 ret = -EIO;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700207 break;
208 }
209 /*
210 * Reducing the bus traffic in case this loop takes longer than
211 * a few retries.
212 */
213 udelay(3);
214 }
215
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600216 if (likely(!ret))
217 pcc_data.platform_owns_pcc = false;
218 else
219 pr_err("PCC check channel failed. Status=%x\n", status);
220
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700221 return ret;
222}
223
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600224/*
225 * This function transfers the ownership of the PCC to the platform
226 * So it must be called while holding write_lock(pcc_lock)
227 */
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400228static int send_pcc_cmd(u16 cmd)
229{
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600230 int ret = -EIO, i;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400231 struct acpi_pcct_shared_memory *generic_comm_base =
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600232 (struct acpi_pcct_shared_memory *) pcc_data.pcc_comm_addr;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700233 static ktime_t last_cmd_cmpl_time, last_mpar_reset;
234 static int mpar_count;
235 unsigned int time_delta;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400236
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700237 /*
238 * For CMD_WRITE we know for a fact the caller should have checked
239 * the channel before writing to PCC space
240 */
241 if (cmd == CMD_READ) {
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600242 /*
243 * If there are pending cpc_writes, then we stole the channel
244 * before write completion, so first send a WRITE command to
245 * platform
246 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600247 if (pcc_data.pending_pcc_write_cmd)
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600248 send_pcc_cmd(CMD_WRITE);
249
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600250 ret = check_pcc_chan(false);
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700251 if (ret)
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600252 goto end;
253 } else /* CMD_WRITE */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600254 pcc_data.pending_pcc_write_cmd = FALSE;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400255
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700256 /*
257 * Handle the Minimum Request Turnaround Time(MRTT)
258 * "The minimum amount of time that OSPM must wait after the completion
259 * of a command before issuing the next command, in microseconds"
260 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600261 if (pcc_data.pcc_mrtt) {
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700262 time_delta = ktime_us_delta(ktime_get(), last_cmd_cmpl_time);
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600263 if (pcc_data.pcc_mrtt > time_delta)
264 udelay(pcc_data.pcc_mrtt - time_delta);
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700265 }
266
267 /*
268 * Handle the non-zero Maximum Periodic Access Rate(MPAR)
269 * "The maximum number of periodic requests that the subspace channel can
270 * support, reported in commands per minute. 0 indicates no limitation."
271 *
272 * This parameter should be ideally zero or large enough so that it can
273 * handle maximum number of requests that all the cores in the system can
274 * collectively generate. If it is not, we will follow the spec and just
275 * not send the request to the platform after hitting the MPAR limit in
276 * any 60s window
277 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600278 if (pcc_data.pcc_mpar) {
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700279 if (mpar_count == 0) {
280 time_delta = ktime_ms_delta(ktime_get(), last_mpar_reset);
281 if (time_delta < 60 * MSEC_PER_SEC) {
282 pr_debug("PCC cmd not sent due to MPAR limit");
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600283 ret = -EIO;
284 goto end;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700285 }
286 last_mpar_reset = ktime_get();
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600287 mpar_count = pcc_data.pcc_mpar;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700288 }
289 mpar_count--;
290 }
291
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400292 /* Write to the shared comm region. */
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700293 writew_relaxed(cmd, &generic_comm_base->command);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400294
295 /* Flip CMD COMPLETE bit */
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700296 writew_relaxed(0, &generic_comm_base->status);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400297
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600298 pcc_data.platform_owns_pcc = true;
299
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400300 /* Ring doorbell */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600301 ret = mbox_send_message(pcc_data.pcc_channel, &cmd);
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700302 if (ret < 0) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400303 pr_err("Err sending PCC mbox message. cmd:%d, ret:%d\n",
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700304 cmd, ret);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600305 goto end;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400306 }
307
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600308 /* wait for completion and check for PCC errro bit */
309 ret = check_pcc_chan(true);
310
311 if (pcc_data.pcc_mrtt)
312 last_cmd_cmpl_time = ktime_get();
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400313
Hoan Tranb59c4b32016-09-14 10:54:58 -0700314 if (pcc_data.pcc_channel->mbox->txdone_irq)
315 mbox_chan_txdone(pcc_data.pcc_channel, ret);
316 else
317 mbox_client_txdone(pcc_data.pcc_channel, ret);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600318
319end:
320 if (cmd == CMD_WRITE) {
321 if (unlikely(ret)) {
322 for_each_possible_cpu(i) {
323 struct cpc_desc *desc = per_cpu(cpc_desc_ptr, i);
324 if (!desc)
325 continue;
326
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600327 if (desc->write_cmd_id == pcc_data.pcc_write_cnt)
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600328 desc->write_cmd_status = ret;
329 }
330 }
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600331 pcc_data.pcc_write_cnt++;
332 wake_up_all(&pcc_data.pcc_write_wait_q);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600333 }
334
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700335 return ret;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400336}
337
338static void cppc_chan_tx_done(struct mbox_client *cl, void *msg, int ret)
339{
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700340 if (ret < 0)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400341 pr_debug("TX did not complete: CMD sent:%x, ret:%d\n",
342 *(u16 *)msg, ret);
343 else
344 pr_debug("TX completed. CMD sent:%x, ret:%d\n",
345 *(u16 *)msg, ret);
346}
347
348struct mbox_client cppc_mbox_cl = {
349 .tx_done = cppc_chan_tx_done,
350 .knows_txdone = true,
351};
352
353static int acpi_get_psd(struct cpc_desc *cpc_ptr, acpi_handle handle)
354{
355 int result = -EFAULT;
356 acpi_status status = AE_OK;
357 struct acpi_buffer buffer = {ACPI_ALLOCATE_BUFFER, NULL};
358 struct acpi_buffer format = {sizeof("NNNNN"), "NNNNN"};
359 struct acpi_buffer state = {0, NULL};
360 union acpi_object *psd = NULL;
361 struct acpi_psd_package *pdomain;
362
Al Stone62dc3862019-08-27 18:21:20 -0600363 status = acpi_evaluate_object_typed(handle, "_PSD", NULL,
364 &buffer, ACPI_TYPE_PACKAGE);
365 if (status == AE_NOT_FOUND) /* _PSD is optional */
366 return 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400367 if (ACPI_FAILURE(status))
368 return -ENODEV;
369
370 psd = buffer.pointer;
371 if (!psd || psd->package.count != 1) {
372 pr_debug("Invalid _PSD data\n");
373 goto end;
374 }
375
376 pdomain = &(cpc_ptr->domain_info);
377
378 state.length = sizeof(struct acpi_psd_package);
379 state.pointer = pdomain;
380
381 status = acpi_extract_package(&(psd->package.elements[0]),
382 &format, &state);
383 if (ACPI_FAILURE(status)) {
384 pr_debug("Invalid _PSD data for CPU:%d\n", cpc_ptr->cpu_id);
385 goto end;
386 }
387
388 if (pdomain->num_entries != ACPI_PSD_REV0_ENTRIES) {
389 pr_debug("Unknown _PSD:num_entries for CPU:%d\n", cpc_ptr->cpu_id);
390 goto end;
391 }
392
393 if (pdomain->revision != ACPI_PSD_REV0_REVISION) {
394 pr_debug("Unknown _PSD:revision for CPU: %d\n", cpc_ptr->cpu_id);
395 goto end;
396 }
397
398 if (pdomain->coord_type != DOMAIN_COORD_TYPE_SW_ALL &&
399 pdomain->coord_type != DOMAIN_COORD_TYPE_SW_ANY &&
400 pdomain->coord_type != DOMAIN_COORD_TYPE_HW_ALL) {
401 pr_debug("Invalid _PSD:coord_type for CPU:%d\n", cpc_ptr->cpu_id);
402 goto end;
403 }
404
405 result = 0;
406end:
407 kfree(buffer.pointer);
408 return result;
409}
410
411/**
412 * acpi_get_psd_map - Map the CPUs in a common freq domain.
413 * @all_cpu_data: Ptrs to CPU specific CPPC data including PSD info.
414 *
415 * Return: 0 for success or negative value for err.
416 */
Srinivas Pandruvada41dd6402016-09-01 13:37:11 -0700417int acpi_get_psd_map(struct cppc_cpudata **all_cpu_data)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400418{
419 int count_target;
420 int retval = 0;
421 unsigned int i, j;
422 cpumask_var_t covered_cpus;
Srinivas Pandruvada41dd6402016-09-01 13:37:11 -0700423 struct cppc_cpudata *pr, *match_pr;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400424 struct acpi_psd_package *pdomain;
425 struct acpi_psd_package *match_pdomain;
426 struct cpc_desc *cpc_ptr, *match_cpc_ptr;
427
428 if (!zalloc_cpumask_var(&covered_cpus, GFP_KERNEL))
429 return -ENOMEM;
430
431 /*
432 * Now that we have _PSD data from all CPUs, lets setup P-state
433 * domain info.
434 */
435 for_each_possible_cpu(i) {
436 pr = all_cpu_data[i];
437 if (!pr)
438 continue;
439
440 if (cpumask_test_cpu(i, covered_cpus))
441 continue;
442
443 cpc_ptr = per_cpu(cpc_desc_ptr, i);
Hoan Tran8343c402016-06-17 15:16:31 -0700444 if (!cpc_ptr) {
445 retval = -EFAULT;
446 goto err_ret;
447 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400448
449 pdomain = &(cpc_ptr->domain_info);
450 cpumask_set_cpu(i, pr->shared_cpu_map);
451 cpumask_set_cpu(i, covered_cpus);
452 if (pdomain->num_processors <= 1)
453 continue;
454
455 /* Validate the Domain info */
456 count_target = pdomain->num_processors;
457 if (pdomain->coord_type == DOMAIN_COORD_TYPE_SW_ALL)
458 pr->shared_type = CPUFREQ_SHARED_TYPE_ALL;
459 else if (pdomain->coord_type == DOMAIN_COORD_TYPE_HW_ALL)
460 pr->shared_type = CPUFREQ_SHARED_TYPE_HW;
461 else if (pdomain->coord_type == DOMAIN_COORD_TYPE_SW_ANY)
462 pr->shared_type = CPUFREQ_SHARED_TYPE_ANY;
463
464 for_each_possible_cpu(j) {
465 if (i == j)
466 continue;
467
468 match_cpc_ptr = per_cpu(cpc_desc_ptr, j);
Hoan Tran8343c402016-06-17 15:16:31 -0700469 if (!match_cpc_ptr) {
470 retval = -EFAULT;
471 goto err_ret;
472 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400473
474 match_pdomain = &(match_cpc_ptr->domain_info);
475 if (match_pdomain->domain != pdomain->domain)
476 continue;
477
478 /* Here i and j are in the same domain */
479 if (match_pdomain->num_processors != count_target) {
480 retval = -EFAULT;
481 goto err_ret;
482 }
483
484 if (pdomain->coord_type != match_pdomain->coord_type) {
485 retval = -EFAULT;
486 goto err_ret;
487 }
488
489 cpumask_set_cpu(j, covered_cpus);
490 cpumask_set_cpu(j, pr->shared_cpu_map);
491 }
492
493 for_each_possible_cpu(j) {
494 if (i == j)
495 continue;
496
497 match_pr = all_cpu_data[j];
498 if (!match_pr)
499 continue;
500
501 match_cpc_ptr = per_cpu(cpc_desc_ptr, j);
Hoan Tran8343c402016-06-17 15:16:31 -0700502 if (!match_cpc_ptr) {
503 retval = -EFAULT;
504 goto err_ret;
505 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400506
507 match_pdomain = &(match_cpc_ptr->domain_info);
508 if (match_pdomain->domain != pdomain->domain)
509 continue;
510
511 match_pr->shared_type = pr->shared_type;
512 cpumask_copy(match_pr->shared_cpu_map,
513 pr->shared_cpu_map);
514 }
515 }
516
517err_ret:
518 for_each_possible_cpu(i) {
519 pr = all_cpu_data[i];
520 if (!pr)
521 continue;
522
523 /* Assume no coordination on any error parsing domain info */
524 if (retval) {
525 cpumask_clear(pr->shared_cpu_map);
526 cpumask_set_cpu(i, pr->shared_cpu_map);
527 pr->shared_type = CPUFREQ_SHARED_TYPE_ALL;
528 }
529 }
530
531 free_cpumask_var(covered_cpus);
532 return retval;
533}
534EXPORT_SYMBOL_GPL(acpi_get_psd_map);
535
Dan Carpenter32c0b2f2015-10-22 22:52:59 +0300536static int register_pcc_channel(int pcc_subspace_idx)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400537{
Ashwin Chauguled29d6732015-11-12 19:52:30 -0500538 struct acpi_pcct_hw_reduced *cppc_ss;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700539 u64 usecs_lat;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400540
541 if (pcc_subspace_idx >= 0) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600542 pcc_data.pcc_channel = pcc_mbox_request_channel(&cppc_mbox_cl,
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400543 pcc_subspace_idx);
544
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600545 if (IS_ERR(pcc_data.pcc_channel)) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400546 pr_err("Failed to find PCC communication channel\n");
547 return -ENODEV;
548 }
549
550 /*
551 * The PCC mailbox controller driver should
552 * have parsed the PCCT (global table of all
553 * PCC channels) and stored pointers to the
554 * subspace communication region in con_priv.
555 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600556 cppc_ss = (pcc_data.pcc_channel)->con_priv;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400557
558 if (!cppc_ss) {
559 pr_err("No PCC subspace found for CPPC\n");
560 return -ENODEV;
561 }
562
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700563 /*
564 * cppc_ss->latency is just a Nominal value. In reality
565 * the remote processor could be much slower to reply.
566 * So add an arbitrary amount of wait on top of Nominal.
567 */
568 usecs_lat = NUM_RETRIES * cppc_ss->latency;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600569 pcc_data.deadline = ns_to_ktime(usecs_lat * NSEC_PER_USEC);
570 pcc_data.pcc_mrtt = cppc_ss->min_turnaround_time;
571 pcc_data.pcc_mpar = cppc_ss->max_access_rate;
572 pcc_data.pcc_nominal = cppc_ss->latency;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400573
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600574 pcc_data.pcc_comm_addr = acpi_os_ioremap(cppc_ss->base_address, cppc_ss->length);
575 if (!pcc_data.pcc_comm_addr) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400576 pr_err("Failed to ioremap PCC comm region mem\n");
577 return -ENOMEM;
578 }
579
580 /* Set flag so that we dont come here for each CPU. */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600581 pcc_data.pcc_channel_acquired = true;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400582 }
583
584 return 0;
585}
586
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700587/**
588 * cpc_ffh_supported() - check if FFH reading supported
589 *
590 * Check if the architecture has support for functional fixed hardware
591 * read/write capability.
592 *
593 * Return: true for supported, false for not supported
594 */
595bool __weak cpc_ffh_supported(void)
596{
597 return false;
598}
599
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400600/*
601 * An example CPC table looks like the following.
602 *
603 * Name(_CPC, Package()
604 * {
605 * 17,
606 * NumEntries
607 * 1,
608 * // Revision
609 * ResourceTemplate(){Register(PCC, 32, 0, 0x120, 2)},
610 * // Highest Performance
611 * ResourceTemplate(){Register(PCC, 32, 0, 0x124, 2)},
612 * // Nominal Performance
613 * ResourceTemplate(){Register(PCC, 32, 0, 0x128, 2)},
614 * // Lowest Nonlinear Performance
615 * ResourceTemplate(){Register(PCC, 32, 0, 0x12C, 2)},
616 * // Lowest Performance
617 * ResourceTemplate(){Register(PCC, 32, 0, 0x130, 2)},
618 * // Guaranteed Performance Register
619 * ResourceTemplate(){Register(PCC, 32, 0, 0x110, 2)},
620 * // Desired Performance Register
621 * ResourceTemplate(){Register(SystemMemory, 0, 0, 0, 0)},
622 * ..
623 * ..
624 * ..
625 *
626 * }
627 * Each Register() encodes how to access that specific register.
628 * e.g. a sample PCC entry has the following encoding:
629 *
630 * Register (
631 * PCC,
632 * AddressSpaceKeyword
633 * 8,
634 * //RegisterBitWidth
635 * 8,
636 * //RegisterBitOffset
637 * 0x30,
638 * //RegisterAddress
639 * 9
640 * //AccessSize (subspace ID)
641 * 0
642 * )
643 * }
644 */
645
646/**
647 * acpi_cppc_processor_probe - Search for per CPU _CPC objects.
648 * @pr: Ptr to acpi_processor containing this CPUs logical Id.
649 *
650 * Return: 0 for success or negative value for err.
651 */
652int acpi_cppc_processor_probe(struct acpi_processor *pr)
653{
654 struct acpi_buffer output = {ACPI_ALLOCATE_BUFFER, NULL};
655 union acpi_object *out_obj, *cpc_obj;
656 struct cpc_desc *cpc_ptr;
657 struct cpc_reg *gas_t;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600658 struct device *cpu_dev;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400659 acpi_handle handle = pr->handle;
660 unsigned int num_ent, i, cpc_rev;
661 acpi_status status;
662 int ret = -EFAULT;
663
664 /* Parse the ACPI _CPC table for this cpu. */
665 status = acpi_evaluate_object_typed(handle, "_CPC", NULL, &output,
666 ACPI_TYPE_PACKAGE);
667 if (ACPI_FAILURE(status)) {
668 ret = -ENODEV;
669 goto out_buf_free;
670 }
671
672 out_obj = (union acpi_object *) output.pointer;
673
674 cpc_ptr = kzalloc(sizeof(struct cpc_desc), GFP_KERNEL);
675 if (!cpc_ptr) {
676 ret = -ENOMEM;
677 goto out_buf_free;
678 }
679
680 /* First entry is NumEntries. */
681 cpc_obj = &out_obj->package.elements[0];
682 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
683 num_ent = cpc_obj->integer.value;
684 } else {
685 pr_debug("Unexpected entry type(%d) for NumEntries\n",
686 cpc_obj->type);
687 goto out_free;
688 }
689
690 /* Only support CPPCv2. Bail otherwise. */
691 if (num_ent != CPPC_NUM_ENT) {
692 pr_debug("Firmware exports %d entries. Expected: %d\n",
693 num_ent, CPPC_NUM_ENT);
694 goto out_free;
695 }
696
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600697 cpc_ptr->num_entries = num_ent;
698
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400699 /* Second entry should be revision. */
700 cpc_obj = &out_obj->package.elements[1];
701 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
702 cpc_rev = cpc_obj->integer.value;
703 } else {
704 pr_debug("Unexpected entry type(%d) for Revision\n",
705 cpc_obj->type);
706 goto out_free;
707 }
708
709 if (cpc_rev != CPPC_REV) {
710 pr_debug("Firmware exports revision:%d. Expected:%d\n",
711 cpc_rev, CPPC_REV);
712 goto out_free;
713 }
714
715 /* Iterate through remaining entries in _CPC */
716 for (i = 2; i < num_ent; i++) {
717 cpc_obj = &out_obj->package.elements[i];
718
719 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
720 cpc_ptr->cpc_regs[i-2].type = ACPI_TYPE_INTEGER;
721 cpc_ptr->cpc_regs[i-2].cpc_entry.int_value = cpc_obj->integer.value;
722 } else if (cpc_obj->type == ACPI_TYPE_BUFFER) {
723 gas_t = (struct cpc_reg *)
724 cpc_obj->buffer.pointer;
725
726 /*
727 * The PCC Subspace index is encoded inside
728 * the CPC table entries. The same PCC index
729 * will be used for all the PCC entries,
730 * so extract it only once.
731 */
732 if (gas_t->space_id == ACPI_ADR_SPACE_PLATFORM_COMM) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600733 if (pcc_data.pcc_subspace_idx < 0)
734 pcc_data.pcc_subspace_idx = gas_t->access_width;
735 else if (pcc_data.pcc_subspace_idx != gas_t->access_width) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400736 pr_debug("Mismatched PCC ids.\n");
737 goto out_free;
738 }
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600739 } else if (gas_t->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY) {
740 if (gas_t->address) {
741 void __iomem *addr;
742
743 addr = ioremap(gas_t->address, gas_t->bit_width/8);
744 if (!addr)
745 goto out_free;
746 cpc_ptr->cpc_regs[i-2].sys_mem_vaddr = addr;
747 }
748 } else {
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700749 if (gas_t->space_id != ACPI_ADR_SPACE_FIXED_HARDWARE || !cpc_ffh_supported()) {
750 /* Support only PCC ,SYS MEM and FFH type regs */
751 pr_debug("Unsupported register type: %d\n", gas_t->space_id);
752 goto out_free;
753 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400754 }
755
756 cpc_ptr->cpc_regs[i-2].type = ACPI_TYPE_BUFFER;
757 memcpy(&cpc_ptr->cpc_regs[i-2].cpc_entry.reg, gas_t, sizeof(*gas_t));
758 } else {
759 pr_debug("Err in entry:%d in CPC table of CPU:%d \n", i, pr->id);
760 goto out_free;
761 }
762 }
763 /* Store CPU Logical ID */
764 cpc_ptr->cpu_id = pr->id;
765
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400766 /* Parse PSD data for this CPU */
767 ret = acpi_get_psd(cpc_ptr, handle);
768 if (ret)
769 goto out_free;
770
771 /* Register PCC channel once for all CPUs. */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600772 if (!pcc_data.pcc_channel_acquired) {
773 ret = register_pcc_channel(pcc_data.pcc_subspace_idx);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400774 if (ret)
775 goto out_free;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600776
777 init_rwsem(&pcc_data.pcc_lock);
778 init_waitqueue_head(&pcc_data.pcc_write_wait_q);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400779 }
780
Hoan Tran2324d152016-05-25 12:09:23 -0700781 /* Plug PSD data into this CPUs CPC descriptor. */
782 per_cpu(cpc_desc_ptr, pr->id) = cpc_ptr;
783
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400784 /* Everything looks okay */
785 pr_debug("Parsed CPC struct for CPU: %d\n", pr->id);
786
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600787 /* Add per logical CPU nodes for reading its feedback counters. */
788 cpu_dev = get_cpu_device(pr->id);
Dan Carpentera4e73cc2016-11-30 22:22:54 +0300789 if (!cpu_dev) {
790 ret = -EINVAL;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600791 goto out_free;
Dan Carpentera4e73cc2016-11-30 22:22:54 +0300792 }
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600793
794 ret = kobject_init_and_add(&cpc_ptr->kobj, &cppc_ktype, &cpu_dev->kobj,
795 "acpi_cppc");
796 if (ret)
797 goto out_free;
798
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400799 kfree(output.pointer);
800 return 0;
801
802out_free:
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600803 /* Free all the mapped sys mem areas for this CPU */
804 for (i = 2; i < cpc_ptr->num_entries; i++) {
805 void __iomem *addr = cpc_ptr->cpc_regs[i-2].sys_mem_vaddr;
806
807 if (addr)
808 iounmap(addr);
809 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400810 kfree(cpc_ptr);
811
812out_buf_free:
813 kfree(output.pointer);
814 return ret;
815}
816EXPORT_SYMBOL_GPL(acpi_cppc_processor_probe);
817
818/**
819 * acpi_cppc_processor_exit - Cleanup CPC structs.
820 * @pr: Ptr to acpi_processor containing this CPUs logical Id.
821 *
822 * Return: Void
823 */
824void acpi_cppc_processor_exit(struct acpi_processor *pr)
825{
826 struct cpc_desc *cpc_ptr;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600827 unsigned int i;
828 void __iomem *addr;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600829
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400830 cpc_ptr = per_cpu(cpc_desc_ptr, pr->id);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600831
832 /* Free all the mapped sys mem areas for this CPU */
833 for (i = 2; i < cpc_ptr->num_entries; i++) {
834 addr = cpc_ptr->cpc_regs[i-2].sys_mem_vaddr;
835 if (addr)
836 iounmap(addr);
837 }
838
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600839 kobject_put(&cpc_ptr->kobj);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400840 kfree(cpc_ptr);
841}
842EXPORT_SYMBOL_GPL(acpi_cppc_processor_exit);
843
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700844/**
845 * cpc_read_ffh() - Read FFH register
846 * @cpunum: cpu number to read
847 * @reg: cppc register information
848 * @val: place holder for return value
849 *
850 * Read bit_width bits from a specified address and bit_offset
851 *
852 * Return: 0 for success and error code
853 */
854int __weak cpc_read_ffh(int cpunum, struct cpc_reg *reg, u64 *val)
855{
856 return -ENOTSUPP;
857}
858
859/**
860 * cpc_write_ffh() - Write FFH register
861 * @cpunum: cpu number to write
862 * @reg: cppc register information
863 * @val: value to write
864 *
865 * Write value of bit_width bits to a specified address and bit_offset
866 *
867 * Return: 0 for success and error code
868 */
869int __weak cpc_write_ffh(int cpunum, struct cpc_reg *reg, u64 val)
870{
871 return -ENOTSUPP;
872}
873
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700874/*
875 * Since cpc_read and cpc_write are called while holding pcc_lock, it should be
876 * as fast as possible. We have already mapped the PCC subspace during init, so
877 * we can directly write to it.
878 */
879
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700880static int cpc_read(int cpu, struct cpc_register_resource *reg_res, u64 *val)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400881{
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700882 int ret_val = 0;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600883 void __iomem *vaddr = 0;
884 struct cpc_reg *reg = &reg_res->cpc_entry.reg;
885
886 if (reg_res->type == ACPI_TYPE_INTEGER) {
887 *val = reg_res->cpc_entry.int_value;
888 return ret_val;
889 }
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700890
891 *val = 0;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600892 if (reg->space_id == ACPI_ADR_SPACE_PLATFORM_COMM)
893 vaddr = GET_PCC_VADDR(reg->address);
894 else if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY)
895 vaddr = reg_res->sys_mem_vaddr;
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700896 else if (reg->space_id == ACPI_ADR_SPACE_FIXED_HARDWARE)
897 return cpc_read_ffh(cpu, reg, val);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600898 else
899 return acpi_os_read_memory((acpi_physical_address)reg->address,
900 val, reg->bit_width);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700901
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600902 switch (reg->bit_width) {
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700903 case 8:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700904 *val = readb_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700905 break;
906 case 16:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700907 *val = readw_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700908 break;
909 case 32:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700910 *val = readl_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700911 break;
912 case 64:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700913 *val = readq_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700914 break;
915 default:
916 pr_debug("Error: Cannot read %u bit width from PCC\n",
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600917 reg->bit_width);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700918 ret_val = -EFAULT;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600919 }
920
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700921 return ret_val;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400922}
923
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700924static int cpc_write(int cpu, struct cpc_register_resource *reg_res, u64 val)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400925{
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700926 int ret_val = 0;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600927 void __iomem *vaddr = 0;
928 struct cpc_reg *reg = &reg_res->cpc_entry.reg;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400929
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600930 if (reg->space_id == ACPI_ADR_SPACE_PLATFORM_COMM)
931 vaddr = GET_PCC_VADDR(reg->address);
932 else if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY)
933 vaddr = reg_res->sys_mem_vaddr;
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700934 else if (reg->space_id == ACPI_ADR_SPACE_FIXED_HARDWARE)
935 return cpc_write_ffh(cpu, reg, val);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600936 else
937 return acpi_os_write_memory((acpi_physical_address)reg->address,
938 val, reg->bit_width);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400939
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600940 switch (reg->bit_width) {
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700941 case 8:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700942 writeb_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700943 break;
944 case 16:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700945 writew_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700946 break;
947 case 32:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700948 writel_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700949 break;
950 case 64:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700951 writeq_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700952 break;
953 default:
954 pr_debug("Error: Cannot write %u bit width to PCC\n",
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600955 reg->bit_width);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700956 ret_val = -EFAULT;
957 break;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600958 }
959
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700960 return ret_val;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400961}
962
963/**
964 * cppc_get_perf_caps - Get a CPUs performance capabilities.
965 * @cpunum: CPU from which to get capabilities info.
966 * @perf_caps: ptr to cppc_perf_caps. See cppc_acpi.h
967 *
968 * Return: 0 for success with perf_caps populated else -ERRNO.
969 */
970int cppc_get_perf_caps(int cpunum, struct cppc_perf_caps *perf_caps)
971{
972 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum);
973 struct cpc_register_resource *highest_reg, *lowest_reg, *ref_perf,
974 *nom_perf;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600975 u64 high, low, nom;
Prakash, Prashanth850d64a2016-08-16 14:39:39 -0600976 int ret = 0, regs_in_pcc = 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400977
978 if (!cpc_desc) {
979 pr_debug("No CPC descriptor for CPU:%d\n", cpunum);
980 return -ENODEV;
981 }
982
983 highest_reg = &cpc_desc->cpc_regs[HIGHEST_PERF];
984 lowest_reg = &cpc_desc->cpc_regs[LOWEST_PERF];
985 ref_perf = &cpc_desc->cpc_regs[REFERENCE_PERF];
986 nom_perf = &cpc_desc->cpc_regs[NOMINAL_PERF];
987
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400988 /* Are any of the regs PCC ?*/
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600989 if (CPC_IN_PCC(highest_reg) || CPC_IN_PCC(lowest_reg) ||
990 CPC_IN_PCC(ref_perf) || CPC_IN_PCC(nom_perf)) {
Prakash, Prashanth850d64a2016-08-16 14:39:39 -0600991 regs_in_pcc = 1;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600992 down_write(&pcc_data.pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400993 /* Ring doorbell once to update PCC subspace */
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700994 if (send_pcc_cmd(CMD_READ) < 0) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400995 ret = -EIO;
996 goto out_err;
997 }
998 }
999
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001000 cpc_read(cpunum, highest_reg, &high);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001001 perf_caps->highest_perf = high;
1002
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001003 cpc_read(cpunum, lowest_reg, &low);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001004 perf_caps->lowest_perf = low;
1005
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001006 cpc_read(cpunum, nom_perf, &nom);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001007 perf_caps->nominal_perf = nom;
1008
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001009 if (!high || !low || !nom)
1010 ret = -EFAULT;
1011
1012out_err:
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001013 if (regs_in_pcc)
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001014 up_write(&pcc_data.pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001015 return ret;
1016}
1017EXPORT_SYMBOL_GPL(cppc_get_perf_caps);
1018
1019/**
1020 * cppc_get_perf_ctrs - Read a CPUs performance feedback counters.
1021 * @cpunum: CPU from which to read counters.
1022 * @perf_fb_ctrs: ptr to cppc_perf_fb_ctrs. See cppc_acpi.h
1023 *
1024 * Return: 0 for success with perf_fb_ctrs populated else -ERRNO.
1025 */
1026int cppc_get_perf_ctrs(int cpunum, struct cppc_perf_fb_ctrs *perf_fb_ctrs)
1027{
1028 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum);
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001029 struct cpc_register_resource *delivered_reg, *reference_reg,
1030 *ref_perf_reg, *ctr_wrap_reg;
1031 u64 delivered, reference, ref_perf, ctr_wrap_time;
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001032 int ret = 0, regs_in_pcc = 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001033
1034 if (!cpc_desc) {
1035 pr_debug("No CPC descriptor for CPU:%d\n", cpunum);
1036 return -ENODEV;
1037 }
1038
1039 delivered_reg = &cpc_desc->cpc_regs[DELIVERED_CTR];
1040 reference_reg = &cpc_desc->cpc_regs[REFERENCE_CTR];
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001041 ref_perf_reg = &cpc_desc->cpc_regs[REFERENCE_PERF];
1042 ctr_wrap_reg = &cpc_desc->cpc_regs[CTR_WRAP_TIME];
1043
1044 /*
1045 * If refernce perf register is not supported then we should
1046 * use the nominal perf value
1047 */
1048 if (!CPC_SUPPORTED(ref_perf_reg))
1049 ref_perf_reg = &cpc_desc->cpc_regs[NOMINAL_PERF];
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001050
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001051 /* Are any of the regs PCC ?*/
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001052 if (CPC_IN_PCC(delivered_reg) || CPC_IN_PCC(reference_reg) ||
1053 CPC_IN_PCC(ctr_wrap_reg) || CPC_IN_PCC(ref_perf_reg)) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001054 down_write(&pcc_data.pcc_lock);
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001055 regs_in_pcc = 1;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001056 /* Ring doorbell once to update PCC subspace */
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -07001057 if (send_pcc_cmd(CMD_READ) < 0) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001058 ret = -EIO;
1059 goto out_err;
1060 }
1061 }
1062
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001063 cpc_read(cpunum, delivered_reg, &delivered);
1064 cpc_read(cpunum, reference_reg, &reference);
1065 cpc_read(cpunum, ref_perf_reg, &ref_perf);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001066
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001067 /*
1068 * Per spec, if ctr_wrap_time optional register is unsupported, then the
1069 * performance counters are assumed to never wrap during the lifetime of
1070 * platform
1071 */
1072 ctr_wrap_time = (u64)(~((u64)0));
1073 if (CPC_SUPPORTED(ctr_wrap_reg))
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001074 cpc_read(cpunum, ctr_wrap_reg, &ctr_wrap_time);
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001075
1076 if (!delivered || !reference || !ref_perf) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001077 ret = -EFAULT;
1078 goto out_err;
1079 }
1080
1081 perf_fb_ctrs->delivered = delivered;
1082 perf_fb_ctrs->reference = reference;
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001083 perf_fb_ctrs->reference_perf = ref_perf;
1084 perf_fb_ctrs->ctr_wrap_time = ctr_wrap_time;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001085out_err:
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001086 if (regs_in_pcc)
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001087 up_write(&pcc_data.pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001088 return ret;
1089}
1090EXPORT_SYMBOL_GPL(cppc_get_perf_ctrs);
1091
1092/**
1093 * cppc_set_perf - Set a CPUs performance controls.
1094 * @cpu: CPU for which to set performance controls.
1095 * @perf_ctrls: ptr to cppc_perf_ctrls. See cppc_acpi.h
1096 *
1097 * Return: 0 for success, -ERRNO otherwise.
1098 */
1099int cppc_set_perf(int cpu, struct cppc_perf_ctrls *perf_ctrls)
1100{
1101 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpu);
1102 struct cpc_register_resource *desired_reg;
1103 int ret = 0;
1104
1105 if (!cpc_desc) {
1106 pr_debug("No CPC descriptor for CPU:%d\n", cpu);
1107 return -ENODEV;
1108 }
1109
1110 desired_reg = &cpc_desc->cpc_regs[DESIRED_PERF];
1111
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001112 /*
1113 * This is Phase-I where we want to write to CPC registers
1114 * -> We want all CPUs to be able to execute this phase in parallel
1115 *
1116 * Since read_lock can be acquired by multiple CPUs simultaneously we
1117 * achieve that goal here
1118 */
1119 if (CPC_IN_PCC(desired_reg)) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001120 down_read(&pcc_data.pcc_lock); /* BEGIN Phase-I */
Prakash, Prashanth139aee72016-08-16 14:39:44 -06001121 if (pcc_data.platform_owns_pcc) {
1122 ret = check_pcc_chan(false);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001123 if (ret) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001124 up_read(&pcc_data.pcc_lock);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001125 return ret;
1126 }
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001127 }
Prakash, Prashanth139aee72016-08-16 14:39:44 -06001128 /*
1129 * Update the pending_write to make sure a PCC CMD_READ will not
1130 * arrive and steal the channel during the switch to write lock
1131 */
1132 pcc_data.pending_pcc_write_cmd = true;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001133 cpc_desc->write_cmd_id = pcc_data.pcc_write_cnt;
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001134 cpc_desc->write_cmd_status = 0;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -07001135 }
1136
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001137 /*
1138 * Skip writing MIN/MAX until Linux knows how to come up with
1139 * useful values.
1140 */
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001141 cpc_write(cpu, desired_reg, perf_ctrls->desired_perf);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001142
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001143 if (CPC_IN_PCC(desired_reg))
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001144 up_read(&pcc_data.pcc_lock); /* END Phase-I */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001145 /*
1146 * This is Phase-II where we transfer the ownership of PCC to Platform
1147 *
1148 * Short Summary: Basically if we think of a group of cppc_set_perf
1149 * requests that happened in short overlapping interval. The last CPU to
1150 * come out of Phase-I will enter Phase-II and ring the doorbell.
1151 *
1152 * We have the following requirements for Phase-II:
1153 * 1. We want to execute Phase-II only when there are no CPUs
1154 * currently executing in Phase-I
1155 * 2. Once we start Phase-II we want to avoid all other CPUs from
1156 * entering Phase-I.
1157 * 3. We want only one CPU among all those who went through Phase-I
1158 * to run phase-II
1159 *
1160 * If write_trylock fails to get the lock and doesn't transfer the
1161 * PCC ownership to the platform, then one of the following will be TRUE
1162 * 1. There is at-least one CPU in Phase-I which will later execute
1163 * write_trylock, so the CPUs in Phase-I will be responsible for
1164 * executing the Phase-II.
1165 * 2. Some other CPU has beaten this CPU to successfully execute the
1166 * write_trylock and has already acquired the write_lock. We know for a
1167 * fact it(other CPU acquiring the write_lock) couldn't have happened
1168 * before this CPU's Phase-I as we held the read_lock.
1169 * 3. Some other CPU executing pcc CMD_READ has stolen the
1170 * down_write, in which case, send_pcc_cmd will check for pending
1171 * CMD_WRITE commands by checking the pending_pcc_write_cmd.
1172 * So this CPU can be certain that its request will be delivered
1173 * So in all cases, this CPU knows that its request will be delivered
1174 * by another CPU and can return
1175 *
1176 * After getting the down_write we still need to check for
1177 * pending_pcc_write_cmd to take care of the following scenario
1178 * The thread running this code could be scheduled out between
1179 * Phase-I and Phase-II. Before it is scheduled back on, another CPU
1180 * could have delivered the request to Platform by triggering the
1181 * doorbell and transferred the ownership of PCC to platform. So this
1182 * avoids triggering an unnecessary doorbell and more importantly before
1183 * triggering the doorbell it makes sure that the PCC channel ownership
1184 * is still with OSPM.
1185 * pending_pcc_write_cmd can also be cleared by a different CPU, if
1186 * there was a pcc CMD_READ waiting on down_write and it steals the lock
1187 * before the pcc CMD_WRITE is completed. pcc_send_cmd checks for this
1188 * case during a CMD_READ and if there are pending writes it delivers
1189 * the write command before servicing the read command
1190 */
1191 if (CPC_IN_PCC(desired_reg)) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001192 if (down_write_trylock(&pcc_data.pcc_lock)) { /* BEGIN Phase-II */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001193 /* Update only if there are pending write commands */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001194 if (pcc_data.pending_pcc_write_cmd)
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001195 send_pcc_cmd(CMD_WRITE);
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001196 up_write(&pcc_data.pcc_lock); /* END Phase-II */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001197 } else
1198 /* Wait until pcc_write_cnt is updated by send_pcc_cmd */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001199 wait_event(pcc_data.pcc_write_wait_q,
1200 cpc_desc->write_cmd_id != pcc_data.pcc_write_cnt);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001201
1202 /* send_pcc_cmd updates the status in case of failure */
1203 ret = cpc_desc->write_cmd_status;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001204 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001205 return ret;
1206}
1207EXPORT_SYMBOL_GPL(cppc_set_perf);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001208
1209/**
1210 * cppc_get_transition_latency - returns frequency transition latency in ns
1211 *
1212 * ACPI CPPC does not explicitly specifiy how a platform can specify the
1213 * transition latency for perfromance change requests. The closest we have
1214 * is the timing information from the PCCT tables which provides the info
1215 * on the number and frequency of PCC commands the platform can handle.
1216 */
1217unsigned int cppc_get_transition_latency(int cpu_num)
1218{
1219 /*
1220 * Expected transition latency is based on the PCCT timing values
1221 * Below are definition from ACPI spec:
1222 * pcc_nominal- Expected latency to process a command, in microseconds
1223 * pcc_mpar - The maximum number of periodic requests that the subspace
1224 * channel can support, reported in commands per minute. 0
1225 * indicates no limitation.
1226 * pcc_mrtt - The minimum amount of time that OSPM must wait after the
1227 * completion of a command before issuing the next command,
1228 * in microseconds.
1229 */
1230 unsigned int latency_ns = 0;
1231 struct cpc_desc *cpc_desc;
1232 struct cpc_register_resource *desired_reg;
1233
1234 cpc_desc = per_cpu(cpc_desc_ptr, cpu_num);
1235 if (!cpc_desc)
1236 return CPUFREQ_ETERNAL;
1237
1238 desired_reg = &cpc_desc->cpc_regs[DESIRED_PERF];
1239 if (!CPC_IN_PCC(desired_reg))
1240 return CPUFREQ_ETERNAL;
1241
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001242 if (pcc_data.pcc_mpar)
1243 latency_ns = 60 * (1000 * 1000 * 1000 / pcc_data.pcc_mpar);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001244
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001245 latency_ns = max(latency_ns, pcc_data.pcc_nominal * 1000);
1246 latency_ns = max(latency_ns, pcc_data.pcc_mrtt * 1000);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001247
1248 return latency_ns;
1249}
1250EXPORT_SYMBOL_GPL(cppc_get_transition_latency);