blob: 23e267acba25c6c9374d24e6266ed9cc7ceb7cff [file] [log] [blame]
Daniel Lezcano468b8c42015-01-25 22:06:02 +01001/*
2 * Rockchip timer support
3 *
4 * Copyright (C) Daniel Lezcano <daniel.lezcano@linaro.org>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/clk.h>
11#include <linux/clockchips.h>
12#include <linux/init.h>
13#include <linux/interrupt.h>
14#include <linux/of.h>
15#include <linux/of_address.h>
16#include <linux/of_irq.h>
17
18#define TIMER_NAME "rk_timer"
19
Caesar Wanga0d22162015-09-25 10:14:56 +080020#define TIMER_LOAD_COUNT0 0x00
21#define TIMER_LOAD_COUNT1 0x04
Huang, Taobe6af452016-06-16 16:00:08 +020022#define TIMER_CONTROL_REG3288 0x10
23#define TIMER_CONTROL_REG3399 0x1c
Caesar Wanga0d22162015-09-25 10:14:56 +080024#define TIMER_INT_STATUS 0x18
Daniel Lezcano468b8c42015-01-25 22:06:02 +010025
Caesar Wanga0d22162015-09-25 10:14:56 +080026#define TIMER_DISABLE 0x0
27#define TIMER_ENABLE 0x1
28#define TIMER_MODE_FREE_RUNNING (0 << 1)
29#define TIMER_MODE_USER_DEFINED_COUNT (1 << 1)
30#define TIMER_INT_UNMASK (1 << 2)
Daniel Lezcano468b8c42015-01-25 22:06:02 +010031
32struct bc_timer {
33 struct clock_event_device ce;
34 void __iomem *base;
Huang, Taobe6af452016-06-16 16:00:08 +020035 void __iomem *ctrl;
Daniel Lezcano468b8c42015-01-25 22:06:02 +010036 u32 freq;
37};
38
39static struct bc_timer bc_timer;
40
41static inline struct bc_timer *rk_timer(struct clock_event_device *ce)
42{
43 return container_of(ce, struct bc_timer, ce);
44}
45
46static inline void __iomem *rk_base(struct clock_event_device *ce)
47{
48 return rk_timer(ce)->base;
49}
50
Huang, Taobe6af452016-06-16 16:00:08 +020051static inline void __iomem *rk_ctrl(struct clock_event_device *ce)
52{
53 return rk_timer(ce)->ctrl;
54}
55
Daniel Lezcano468b8c42015-01-25 22:06:02 +010056static inline void rk_timer_disable(struct clock_event_device *ce)
57{
Huang, Taobe6af452016-06-16 16:00:08 +020058 writel_relaxed(TIMER_DISABLE, rk_ctrl(ce));
Daniel Lezcano468b8c42015-01-25 22:06:02 +010059}
60
61static inline void rk_timer_enable(struct clock_event_device *ce, u32 flags)
62{
63 writel_relaxed(TIMER_ENABLE | TIMER_INT_UNMASK | flags,
Huang, Taobe6af452016-06-16 16:00:08 +020064 rk_ctrl(ce));
Daniel Lezcano468b8c42015-01-25 22:06:02 +010065}
66
67static void rk_timer_update_counter(unsigned long cycles,
68 struct clock_event_device *ce)
69{
70 writel_relaxed(cycles, rk_base(ce) + TIMER_LOAD_COUNT0);
71 writel_relaxed(0, rk_base(ce) + TIMER_LOAD_COUNT1);
Daniel Lezcano468b8c42015-01-25 22:06:02 +010072}
73
74static void rk_timer_interrupt_clear(struct clock_event_device *ce)
75{
76 writel_relaxed(1, rk_base(ce) + TIMER_INT_STATUS);
Daniel Lezcano468b8c42015-01-25 22:06:02 +010077}
78
79static inline int rk_timer_set_next_event(unsigned long cycles,
80 struct clock_event_device *ce)
81{
82 rk_timer_disable(ce);
83 rk_timer_update_counter(cycles, ce);
84 rk_timer_enable(ce, TIMER_MODE_USER_DEFINED_COUNT);
85 return 0;
86}
87
Viresh Kumar99b3fa72015-06-18 16:24:32 +053088static int rk_timer_shutdown(struct clock_event_device *ce)
Daniel Lezcano468b8c42015-01-25 22:06:02 +010089{
Viresh Kumar99b3fa72015-06-18 16:24:32 +053090 rk_timer_disable(ce);
91 return 0;
92}
93
94static int rk_timer_set_periodic(struct clock_event_device *ce)
95{
96 rk_timer_disable(ce);
97 rk_timer_update_counter(rk_timer(ce)->freq / HZ - 1, ce);
98 rk_timer_enable(ce, TIMER_MODE_FREE_RUNNING);
99 return 0;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100100}
101
102static irqreturn_t rk_timer_interrupt(int irq, void *dev_id)
103{
104 struct clock_event_device *ce = dev_id;
105
106 rk_timer_interrupt_clear(ce);
107
Viresh Kumar99b3fa72015-06-18 16:24:32 +0530108 if (clockevent_state_oneshot(ce))
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100109 rk_timer_disable(ce);
110
111 ce->event_handler(ce);
112
113 return IRQ_HANDLED;
114}
115
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200116static int __init rk_timer_init(struct device_node *np, u32 ctrl_reg)
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100117{
118 struct clock_event_device *ce = &bc_timer.ce;
119 struct clk *timer_clk;
120 struct clk *pclk;
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200121 int ret = -EINVAL, irq;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100122
123 bc_timer.base = of_iomap(np, 0);
124 if (!bc_timer.base) {
125 pr_err("Failed to get base address for '%s'\n", TIMER_NAME);
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200126 return -ENXIO;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100127 }
Huang, Taobe6af452016-06-16 16:00:08 +0200128 bc_timer.ctrl = bc_timer.base + ctrl_reg;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100129
130 pclk = of_clk_get_by_name(np, "pclk");
131 if (IS_ERR(pclk)) {
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200132 ret = PTR_ERR(pclk);
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100133 pr_err("Failed to get pclk for '%s'\n", TIMER_NAME);
Shawn Lin522ed952016-02-15 09:02:09 +0800134 goto out_unmap;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100135 }
136
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200137 ret = clk_prepare_enable(pclk);
138 if (ret) {
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100139 pr_err("Failed to enable pclk for '%s'\n", TIMER_NAME);
Shawn Lin522ed952016-02-15 09:02:09 +0800140 goto out_unmap;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100141 }
142
143 timer_clk = of_clk_get_by_name(np, "timer");
144 if (IS_ERR(timer_clk)) {
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200145 ret = PTR_ERR(timer_clk);
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100146 pr_err("Failed to get timer clock for '%s'\n", TIMER_NAME);
Shawn Lin522ed952016-02-15 09:02:09 +0800147 goto out_timer_clk;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100148 }
149
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200150 ret = clk_prepare_enable(timer_clk);
151 if (ret) {
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100152 pr_err("Failed to enable timer clock\n");
Shawn Lin522ed952016-02-15 09:02:09 +0800153 goto out_timer_clk;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100154 }
155
156 bc_timer.freq = clk_get_rate(timer_clk);
157
158 irq = irq_of_parse_and_map(np, 0);
Daniel Lezcanoccc42592015-09-20 07:00:10 -0700159 if (!irq) {
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200160 ret = -EINVAL;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100161 pr_err("Failed to map interrupts for '%s'\n", TIMER_NAME);
Shawn Lin522ed952016-02-15 09:02:09 +0800162 goto out_irq;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100163 }
164
165 ce->name = TIMER_NAME;
Huang, Tao716897d2016-06-16 15:57:53 +0200166 ce->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT |
167 CLOCK_EVT_FEAT_DYNIRQ;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100168 ce->set_next_event = rk_timer_set_next_event;
Viresh Kumar99b3fa72015-06-18 16:24:32 +0530169 ce->set_state_shutdown = rk_timer_shutdown;
170 ce->set_state_periodic = rk_timer_set_periodic;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100171 ce->irq = irq;
Huang, Tao716897d2016-06-16 15:57:53 +0200172 ce->cpumask = cpu_possible_mask;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100173 ce->rating = 250;
174
175 rk_timer_interrupt_clear(ce);
176 rk_timer_disable(ce);
177
178 ret = request_irq(irq, rk_timer_interrupt, IRQF_TIMER, TIMER_NAME, ce);
179 if (ret) {
180 pr_err("Failed to initialize '%s': %d\n", TIMER_NAME, ret);
Shawn Lin522ed952016-02-15 09:02:09 +0800181 goto out_irq;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100182 }
183
184 clockevents_config_and_register(ce, bc_timer.freq, 1, UINT_MAX);
Shawn Lin522ed952016-02-15 09:02:09 +0800185
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200186 return 0;
Shawn Lin522ed952016-02-15 09:02:09 +0800187
188out_irq:
189 clk_disable_unprepare(timer_clk);
190out_timer_clk:
191 clk_disable_unprepare(pclk);
192out_unmap:
193 iounmap(bc_timer.base);
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200194
195 return ret;
Daniel Lezcano468b8c42015-01-25 22:06:02 +0100196}
Caesar Wanga0d22162015-09-25 10:14:56 +0800197
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200198static int __init rk3288_timer_init(struct device_node *np)
Huang, Taobe6af452016-06-16 16:00:08 +0200199{
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200200 return rk_timer_init(np, TIMER_CONTROL_REG3288);
Huang, Taobe6af452016-06-16 16:00:08 +0200201}
202
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200203static int __init rk3399_timer_init(struct device_node *np)
Huang, Taobe6af452016-06-16 16:00:08 +0200204{
Daniel Lezcano8bdd5a22016-05-31 17:28:55 +0200205 return rk_timer_init(np, TIMER_CONTROL_REG3399);
Huang, Taobe6af452016-06-16 16:00:08 +0200206}
207
Daniel Lezcano177cf6e2016-06-07 00:27:44 +0200208CLOCKSOURCE_OF_DECLARE(rk3288_timer, "rockchip,rk3288-timer",
209 rk3288_timer_init);
210CLOCKSOURCE_OF_DECLARE(rk3399_timer, "rockchip,rk3399-timer",
211 rk3399_timer_init);