blob: 48fa4cf9f64aa7a6b839e4af26253a9717ac39ec [file] [log] [blame]
Chris Leech0bbd5f42006-05-23 17:35:34 -07001/*
Maciej Sosnowski211a22c2009-02-26 11:05:43 +01002 * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
Chris Leech0bbd5f42006-05-23 17:35:34 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Chris Leech0bbd5f42006-05-23 17:35:34 -070014 * The full GNU General Public License is included in this distribution in the
15 * file called COPYING.
16 */
17#ifndef _IOAT_REGISTERS_H_
18#define _IOAT_REGISTERS_H_
19
Shannon Nelson3e037452007-10-16 01:27:40 -070020#define IOAT_PCI_DMACTRL_OFFSET 0x48
21#define IOAT_PCI_DMACTRL_DMA_EN 0x00000001
22#define IOAT_PCI_DMACTRL_MSI_EN 0x00000002
Chris Leech0bbd5f42006-05-23 17:35:34 -070023
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -070024#define IOAT_PCI_DEVICE_ID_OFFSET 0x02
25#define IOAT_PCI_DMAUNCERRSTS_OFFSET 0x148
Dan Williamsa6d52d72009-12-19 15:36:02 -070026#define IOAT_PCI_CHANERR_INT_OFFSET 0x180
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -070027#define IOAT_PCI_CHANERRMASK_INT_OFFSET 0x184
28
Dave Jiang511deae2016-05-11 14:32:49 -070029/* PCIe config registers */
30
31/* EXPCAPID + N */
32#define IOAT_DEVCTRL_OFFSET 0x8
33/* relaxed ordering enable */
34#define IOAT_DEVCTRL_ROE 0x10
35
Chris Leech0bbd5f42006-05-23 17:35:34 -070036/* MMIO Device Registers */
37#define IOAT_CHANCNT_OFFSET 0x00 /* 8-bit */
38
39#define IOAT_XFERCAP_OFFSET 0x01 /* 8-bit */
40#define IOAT_XFERCAP_4KB 12
41#define IOAT_XFERCAP_8KB 13
42#define IOAT_XFERCAP_16KB 14
43#define IOAT_XFERCAP_32KB 15
44#define IOAT_XFERCAP_32GB 0
45
46#define IOAT_GENCTRL_OFFSET 0x02 /* 8-bit */
47#define IOAT_GENCTRL_DEBUG_EN 0x01
48
49#define IOAT_INTRCTRL_OFFSET 0x03 /* 8-bit */
50#define IOAT_INTRCTRL_MASTER_INT_EN 0x01 /* Master Interrupt Enable */
51#define IOAT_INTRCTRL_INT_STATUS 0x02 /* ATTNSTATUS -or- Channel Int */
52#define IOAT_INTRCTRL_INT 0x04 /* INT_STATUS -and- MASTER_INT_EN */
Shannon Nelson7bb67c12007-11-14 16:59:51 -080053#define IOAT_INTRCTRL_MSIX_VECTOR_CONTROL 0x08 /* Enable all MSI-X vectors */
Chris Leech0bbd5f42006-05-23 17:35:34 -070054
55#define IOAT_ATTNSTATUS_OFFSET 0x04 /* Each bit is a channel */
56
57#define IOAT_VER_OFFSET 0x08 /* 8-bit */
58#define IOAT_VER_MAJOR_MASK 0xF0
59#define IOAT_VER_MINOR_MASK 0x0F
Shannon Nelson7bb67c12007-11-14 16:59:51 -080060#define GET_IOAT_VER_MAJOR(x) (((x) & IOAT_VER_MAJOR_MASK) >> 4)
Chris Leech0bbd5f42006-05-23 17:35:34 -070061#define GET_IOAT_VER_MINOR(x) ((x) & IOAT_VER_MINOR_MASK)
62
63#define IOAT_PERPORTOFFSET_OFFSET 0x0A /* 16-bit */
64
65#define IOAT_INTRDELAY_OFFSET 0x0C /* 16-bit */
Dan Williamsb9cc9862010-03-03 21:21:13 -070066#define IOAT_INTRDELAY_MASK 0x3FFF /* Interrupt Delay Time */
Shannon Nelson7bb67c12007-11-14 16:59:51 -080067#define IOAT_INTRDELAY_COALESE_SUPPORT 0x8000 /* Interrupt Coalescing Supported */
Chris Leech0bbd5f42006-05-23 17:35:34 -070068
69#define IOAT_DEVICE_STATUS_OFFSET 0x0E /* 16-bit */
70#define IOAT_DEVICE_STATUS_DEGRADED_MODE 0x0001
Dan Williams2aec0482009-09-08 17:42:54 -070071#define IOAT_DEVICE_MMIO_RESTRICTED 0x0002
72#define IOAT_DEVICE_MEMORY_BYPASS 0x0004
73#define IOAT_DEVICE_ADDRESS_REMAPPING 0x0008
74
75#define IOAT_DMA_CAP_OFFSET 0x10 /* 32-bit */
76#define IOAT_CAP_PAGE_BREAK 0x00000001
77#define IOAT_CAP_CRC 0x00000002
78#define IOAT_CAP_SKIP_MARKER 0x00000004
79#define IOAT_CAP_DCA 0x00000010
80#define IOAT_CAP_CRC_MOVE 0x00000020
81#define IOAT_CAP_FILL_BLOCK 0x00000040
82#define IOAT_CAP_APIC 0x00000080
83#define IOAT_CAP_XOR 0x00000100
84#define IOAT_CAP_PQ 0x00000200
Dave Jiang75c6f0a2013-04-10 16:44:39 -070085#define IOAT_CAP_DWBES 0x00002000
Dave Jiang7727eaa2013-04-15 10:25:56 -070086#define IOAT_CAP_RAID16SS 0x00020000
Chris Leech0bbd5f42006-05-23 17:35:34 -070087
Chris Leech0bbd5f42006-05-23 17:35:34 -070088#define IOAT_CHANNEL_MMIO_SIZE 0x80 /* Each Channel MMIO space is this size */
89
90/* DMA Channel Registers */
91#define IOAT_CHANCTRL_OFFSET 0x00 /* 16-bit Channel Control Register */
92#define IOAT_CHANCTRL_CHANNEL_PRIORITY_MASK 0xF000
Dan Williamse61daca2009-09-08 17:42:57 -070093#define IOAT3_CHANCTRL_COMPL_DCA_EN 0x0200
Chris Leech0bbd5f42006-05-23 17:35:34 -070094#define IOAT_CHANCTRL_CHANNEL_IN_USE 0x0100
95#define IOAT_CHANCTRL_DESCRIPTOR_ADDR_SNOOP_CONTROL 0x0020
96#define IOAT_CHANCTRL_ERR_INT_EN 0x0010
97#define IOAT_CHANCTRL_ANY_ERR_ABORT_EN 0x0008
98#define IOAT_CHANCTRL_ERR_COMPLETION_EN 0x0004
Dan Williamsf6ab95b2009-09-08 12:01:21 -070099#define IOAT_CHANCTRL_INT_REARM 0x0001
100#define IOAT_CHANCTRL_RUN (IOAT_CHANCTRL_INT_REARM |\
Dave Jiang3f09ede2013-03-26 15:43:09 -0700101 IOAT_CHANCTRL_ERR_INT_EN |\
102 IOAT_CHANCTRL_ERR_COMPLETION_EN |\
Dan Williams6f82b832009-11-19 17:07:57 -0700103 IOAT_CHANCTRL_ANY_ERR_ABORT_EN)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700104
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800105#define IOAT_DMA_COMP_OFFSET 0x02 /* 16-bit DMA channel compatibility */
106#define IOAT_DMA_COMP_V1 0x0001 /* Compatibility with DMA version 1 */
107#define IOAT_DMA_COMP_V2 0x0002 /* Compatibility with DMA version 2 */
Chris Leech0bbd5f42006-05-23 17:35:34 -0700108
Dave Jiangd3cd63f2015-11-06 13:24:01 -0700109/* IOAT1 define left for i7300_idle driver to not fail compiling */
110#define IOAT1_CHANSTS_OFFSET 0x04
111#define IOAT_CHANSTS_OFFSET 0x08 /* 64-bit Channel Status Register */
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700112#define IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR (~0x3fULL)
113#define IOAT_CHANSTS_SOFT_ERR 0x10ULL
114#define IOAT_CHANSTS_UNAFFILIATED_ERR 0x8ULL
Dan Williams09c8a5b2009-09-08 12:01:49 -0700115#define IOAT_CHANSTS_STATUS 0x7ULL
116#define IOAT_CHANSTS_ACTIVE 0x0
117#define IOAT_CHANSTS_DONE 0x1
118#define IOAT_CHANSTS_SUSPENDED 0x2
119#define IOAT_CHANSTS_HALTED 0x3
Chris Leech0bbd5f42006-05-23 17:35:34 -0700120
Chris Leech0bbd5f42006-05-23 17:35:34 -0700121
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800122
123#define IOAT_CHAN_DMACOUNT_OFFSET 0x06 /* 16-bit DMA Count register */
124
125#define IOAT_DCACTRL_OFFSET 0x30 /* 32 bit Direct Cache Access Control Register */
126#define IOAT_DCACTRL_CMPL_WRITE_ENABLE 0x10000
127#define IOAT_DCACTRL_TARGET_CPU_MASK 0xFFFF /* APIC ID */
128
129/* CB DCA Memory Space Registers */
130#define IOAT_DCAOFFSET_OFFSET 0x14
131/* CB_BAR + IOAT_DCAOFFSET value */
132#define IOAT_DCA_VER_OFFSET 0x00
133#define IOAT_DCA_VER_MAJOR_MASK 0xF0
134#define IOAT_DCA_VER_MINOR_MASK 0x0F
135
136#define IOAT_DCA_COMP_OFFSET 0x02
137#define IOAT_DCA_COMP_V1 0x1
138
139#define IOAT_FSB_CAPABILITY_OFFSET 0x04
140#define IOAT_FSB_CAPABILITY_PREFETCH 0x1
141
142#define IOAT_PCI_CAPABILITY_OFFSET 0x06
143#define IOAT_PCI_CAPABILITY_MEMWR 0x1
144
145#define IOAT_FSB_CAP_ENABLE_OFFSET 0x08
146#define IOAT_FSB_CAP_ENABLE_PREFETCH 0x1
147
148#define IOAT_PCI_CAP_ENABLE_OFFSET 0x0A
149#define IOAT_PCI_CAP_ENABLE_MEMWR 0x1
150
151#define IOAT_APICID_TAG_MAP_OFFSET 0x0C
152#define IOAT_APICID_TAG_MAP_TAG0 0x0000000F
153#define IOAT_APICID_TAG_MAP_TAG0_SHIFT 0
154#define IOAT_APICID_TAG_MAP_TAG1 0x000000F0
155#define IOAT_APICID_TAG_MAP_TAG1_SHIFT 4
156#define IOAT_APICID_TAG_MAP_TAG2 0x00000F00
157#define IOAT_APICID_TAG_MAP_TAG2_SHIFT 8
158#define IOAT_APICID_TAG_MAP_TAG3 0x0000F000
159#define IOAT_APICID_TAG_MAP_TAG3_SHIFT 12
160#define IOAT_APICID_TAG_MAP_TAG4 0x000F0000
161#define IOAT_APICID_TAG_MAP_TAG4_SHIFT 16
162#define IOAT_APICID_TAG_CB2_VALID 0x8080808080
163
164#define IOAT_DCA_GREQID_OFFSET 0x10
165#define IOAT_DCA_GREQID_SIZE 0x04
166#define IOAT_DCA_GREQID_MASK 0xFFFF
167#define IOAT_DCA_GREQID_IGNOREFUN 0x10000000
168#define IOAT_DCA_GREQID_VALID 0x20000000
169#define IOAT_DCA_GREQID_LASTID 0x80000000
170
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700171#define IOAT3_CSI_CAPABILITY_OFFSET 0x08
172#define IOAT3_CSI_CAPABILITY_PREFETCH 0x1
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800173
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700174#define IOAT3_PCI_CAPABILITY_OFFSET 0x0A
175#define IOAT3_PCI_CAPABILITY_MEMWR 0x1
176
177#define IOAT3_CSI_CONTROL_OFFSET 0x0C
178#define IOAT3_CSI_CONTROL_PREFETCH 0x1
179
180#define IOAT3_PCI_CONTROL_OFFSET 0x0E
181#define IOAT3_PCI_CONTROL_MEMWR 0x1
182
183#define IOAT3_APICID_TAG_MAP_OFFSET 0x10
184#define IOAT3_APICID_TAG_MAP_OFFSET_LOW 0x10
185#define IOAT3_APICID_TAG_MAP_OFFSET_HIGH 0x14
186
187#define IOAT3_DCA_GREQID_OFFSET 0x02
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800188
189#define IOAT1_CHAINADDR_OFFSET 0x0C /* 64-bit Descriptor Chain Address Register */
190#define IOAT2_CHAINADDR_OFFSET 0x10 /* 64-bit Descriptor Chain Address Register */
191#define IOAT_CHAINADDR_OFFSET(ver) ((ver) < IOAT_VER_2_0 \
192 ? IOAT1_CHAINADDR_OFFSET : IOAT2_CHAINADDR_OFFSET)
193#define IOAT1_CHAINADDR_OFFSET_LOW 0x0C
194#define IOAT2_CHAINADDR_OFFSET_LOW 0x10
195#define IOAT_CHAINADDR_OFFSET_LOW(ver) ((ver) < IOAT_VER_2_0 \
196 ? IOAT1_CHAINADDR_OFFSET_LOW : IOAT2_CHAINADDR_OFFSET_LOW)
197#define IOAT1_CHAINADDR_OFFSET_HIGH 0x10
198#define IOAT2_CHAINADDR_OFFSET_HIGH 0x14
199#define IOAT_CHAINADDR_OFFSET_HIGH(ver) ((ver) < IOAT_VER_2_0 \
200 ? IOAT1_CHAINADDR_OFFSET_HIGH : IOAT2_CHAINADDR_OFFSET_HIGH)
201
202#define IOAT1_CHANCMD_OFFSET 0x14 /* 8-bit DMA Channel Command Register */
203#define IOAT2_CHANCMD_OFFSET 0x04 /* 8-bit DMA Channel Command Register */
204#define IOAT_CHANCMD_OFFSET(ver) ((ver) < IOAT_VER_2_0 \
205 ? IOAT1_CHANCMD_OFFSET : IOAT2_CHANCMD_OFFSET)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700206#define IOAT_CHANCMD_RESET 0x20
207#define IOAT_CHANCMD_RESUME 0x10
208#define IOAT_CHANCMD_ABORT 0x08
209#define IOAT_CHANCMD_SUSPEND 0x04
210#define IOAT_CHANCMD_APPEND 0x02
211#define IOAT_CHANCMD_START 0x01
212
213#define IOAT_CHANCMP_OFFSET 0x18 /* 64-bit Channel Completion Address Register */
214#define IOAT_CHANCMP_OFFSET_LOW 0x18
215#define IOAT_CHANCMP_OFFSET_HIGH 0x1C
216
217#define IOAT_CDAR_OFFSET 0x20 /* 64-bit Current Descriptor Address Register */
218#define IOAT_CDAR_OFFSET_LOW 0x20
219#define IOAT_CDAR_OFFSET_HIGH 0x24
220
221#define IOAT_CHANERR_OFFSET 0x28 /* 32-bit Channel Error Register */
Dan Williams09c8a5b2009-09-08 12:01:49 -0700222#define IOAT_CHANERR_SRC_ADDR_ERR 0x0001
223#define IOAT_CHANERR_DEST_ADDR_ERR 0x0002
224#define IOAT_CHANERR_NEXT_ADDR_ERR 0x0004
225#define IOAT_CHANERR_NEXT_DESC_ALIGN_ERR 0x0008
Chris Leech0bbd5f42006-05-23 17:35:34 -0700226#define IOAT_CHANERR_CHAIN_ADDR_VALUE_ERR 0x0010
227#define IOAT_CHANERR_CHANCMD_ERR 0x0020
228#define IOAT_CHANERR_CHIPSET_UNCORRECTABLE_DATA_INTEGRITY_ERR 0x0040
229#define IOAT_CHANERR_DMA_UNCORRECTABLE_DATA_INTEGRITY_ERR 0x0080
230#define IOAT_CHANERR_READ_DATA_ERR 0x0100
231#define IOAT_CHANERR_WRITE_DATA_ERR 0x0200
Dan Williams09c8a5b2009-09-08 12:01:49 -0700232#define IOAT_CHANERR_CONTROL_ERR 0x0400
233#define IOAT_CHANERR_LENGTH_ERR 0x0800
Chris Leech0bbd5f42006-05-23 17:35:34 -0700234#define IOAT_CHANERR_COMPLETION_ADDR_ERR 0x1000
235#define IOAT_CHANERR_INT_CONFIGURATION_ERR 0x2000
236#define IOAT_CHANERR_SOFT_ERR 0x4000
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800237#define IOAT_CHANERR_UNAFFILIATED_ERR 0x8000
Dan Williams2aec0482009-09-08 17:42:54 -0700238#define IOAT_CHANERR_XOR_P_OR_CRC_ERR 0x10000
239#define IOAT_CHANERR_XOR_Q_ERR 0x20000
240#define IOAT_CHANERR_DESCRIPTOR_COUNT_ERR 0x40000
Chris Leech0bbd5f42006-05-23 17:35:34 -0700241
Dan Williamsb094ad32009-09-08 17:42:57 -0700242#define IOAT_CHANERR_HANDLE_MASK (IOAT_CHANERR_XOR_P_OR_CRC_ERR | IOAT_CHANERR_XOR_Q_ERR)
Dave Jiang9546d4c2016-07-20 13:13:55 -0700243#define IOAT_CHANERR_RECOVER_MASK (IOAT_CHANERR_READ_DATA_ERR | \
244 IOAT_CHANERR_WRITE_DATA_ERR)
Dan Williamsb094ad32009-09-08 17:42:57 -0700245
Chris Leech0bbd5f42006-05-23 17:35:34 -0700246#define IOAT_CHANERR_MASK_OFFSET 0x2C /* 32-bit Channel Error Register */
247
248#endif /* _IOAT_REGISTERS_H_ */