blob: 44692673e1d5612588c957c82f2ad83b5ea5ff30 [file] [log] [blame]
Florian Fainelli246d7f72014-08-27 17:04:56 -07001/*
2 * Broadcom Starfighter2 private context
3 *
4 * Copyright (C) 2014, Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11
12#ifndef __BCM_SF2_H
13#define __BCM_SF2_H
14
15#include <linux/platform_device.h>
16#include <linux/kernel.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/mutex.h>
20#include <linux/mii.h>
Florian Fainelli450b05c2014-09-24 17:05:22 -070021#include <linux/ethtool.h>
Florian Fainelli680060d2015-10-23 11:38:07 -070022#include <linux/types.h>
23#include <linux/bitops.h>
Florian Fainelli9c57a772016-06-09 17:42:08 -070024#include <linux/if_vlan.h>
Florian Fainelli246d7f72014-08-27 17:04:56 -070025
26#include <net/dsa.h>
27
28#include "bcm_sf2_regs.h"
Florian Fainellif4589952016-08-26 12:18:33 -070029#include "b53/b53_priv.h"
Florian Fainelli246d7f72014-08-27 17:04:56 -070030
31struct bcm_sf2_hw_params {
32 u16 top_rev;
33 u16 core_rev;
Florian Fainelliaa9aef72014-09-19 13:07:55 -070034 u16 gphy_rev;
Florian Fainelli246d7f72014-08-27 17:04:56 -070035 u32 num_gphy;
36 u8 num_acb_queue;
37 u8 num_rgmii;
38 u8 num_ports;
39 u8 fcb_pause_override:1;
40 u8 acb_packets_inflight:1;
41};
42
43#define BCM_SF2_REGS_NAME {\
44 "core", "reg", "intrl2_0", "intrl2_1", "fcb", "acb" \
45}
46
47#define BCM_SF2_REGS_NUM 6
48
49struct bcm_sf2_port_status {
50 unsigned int link;
Florian Fainelli450b05c2014-09-24 17:05:22 -070051
52 struct ethtool_eee eee;
Florian Fainelli246d7f72014-08-27 17:04:56 -070053};
54
55struct bcm_sf2_priv {
56 /* Base registers, keep those in order with BCM_SF2_REGS_NAME */
57 void __iomem *core;
58 void __iomem *reg;
59 void __iomem *intrl2_0;
60 void __iomem *intrl2_1;
61 void __iomem *fcb;
62 void __iomem *acb;
63
64 /* spinlock protecting access to the indirect registers */
65 spinlock_t indir_lock;
66
67 int irq0;
68 int irq1;
69 u32 irq0_stat;
70 u32 irq0_mask;
71 u32 irq1_stat;
72 u32 irq1_mask;
73
Florian Fainellif4589952016-08-26 12:18:33 -070074 /* Backing b53_device */
75 struct b53_device *dev;
76
Florian Fainelli246d7f72014-08-27 17:04:56 -070077 /* Mutex protecting access to the MIB counters */
78 struct mutex stats_mutex;
79
80 struct bcm_sf2_hw_params hw_params;
81
82 struct bcm_sf2_port_status port_sts[DSA_MAX_PORTS];
Florian Fainelli96e65d72014-09-18 17:31:25 -070083
84 /* Mask of ports enabled for Wake-on-LAN */
85 u32 wol_ports_mask;
Florian Fainelli8b7c94e2015-10-23 12:11:08 -070086
87 /* MoCA port location */
88 int moca_port;
89
90 /* Bitmask of ports having an integrated PHY */
91 unsigned int int_phy_mask;
Florian Fainelli461cd1b02016-06-07 16:32:43 -070092
93 /* Master and slave MDIO bus controller */
94 unsigned int indir_phy_mask;
95 struct device_node *master_mii_dn;
96 struct mii_bus *slave_mii_bus;
97 struct mii_bus *master_mii_bus;
Florian Fainelli246d7f72014-08-27 17:04:56 -070098};
99
Florian Fainellif4589952016-08-26 12:18:33 -0700100static inline struct bcm_sf2_priv *bcm_sf2_to_priv(struct dsa_switch *ds)
101{
Vivien Didelot04bed142016-08-31 18:06:13 -0400102 struct b53_device *dev = ds->priv;
Florian Fainellif4589952016-08-26 12:18:33 -0700103
104 return dev->priv;
105}
106
Florian Fainelli246d7f72014-08-27 17:04:56 -0700107#define SF2_IO_MACRO(name) \
108static inline u32 name##_readl(struct bcm_sf2_priv *priv, u32 off) \
109{ \
110 return __raw_readl(priv->name + off); \
111} \
112static inline void name##_writel(struct bcm_sf2_priv *priv, \
113 u32 val, u32 off) \
114{ \
115 __raw_writel(val, priv->name + off); \
116} \
117
118/* Accesses to 64-bits register requires us to latch the hi/lo pairs
119 * using the REG_DIR_DATA_{READ,WRITE} ancillary registers. The 'indir_lock'
120 * spinlock is automatically grabbed and released to provide relative
121 * atomiticy with latched reads/writes.
122 */
123#define SF2_IO64_MACRO(name) \
124static inline u64 name##_readq(struct bcm_sf2_priv *priv, u32 off) \
125{ \
126 u32 indir, dir; \
127 spin_lock(&priv->indir_lock); \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700128 dir = __raw_readl(priv->name + off); \
Florian Fainelliddede6d2015-02-19 11:09:27 -0800129 indir = reg_readl(priv, REG_DIR_DATA_READ); \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700130 spin_unlock(&priv->indir_lock); \
131 return (u64)indir << 32 | dir; \
132} \
Florian Fainelli03679a12015-09-08 20:06:41 -0700133static inline void name##_writeq(struct bcm_sf2_priv *priv, u64 val, \
134 u32 off) \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700135{ \
136 spin_lock(&priv->indir_lock); \
137 reg_writel(priv, upper_32_bits(val), REG_DIR_DATA_WRITE); \
138 __raw_writel(lower_32_bits(val), priv->name + off); \
139 spin_unlock(&priv->indir_lock); \
140}
141
142#define SWITCH_INTR_L2(which) \
143static inline void intrl2_##which##_mask_clear(struct bcm_sf2_priv *priv, \
144 u32 mask) \
145{ \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700146 priv->irq##which##_mask &= ~(mask); \
Florian Fainelli4f101c42016-08-24 11:01:20 -0700147 intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700148} \
149static inline void intrl2_##which##_mask_set(struct bcm_sf2_priv *priv, \
150 u32 mask) \
151{ \
152 intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
153 priv->irq##which##_mask |= (mask); \
154} \
155
156SF2_IO_MACRO(core);
157SF2_IO_MACRO(reg);
158SF2_IO64_MACRO(core);
159SF2_IO_MACRO(intrl2_0);
160SF2_IO_MACRO(intrl2_1);
161SF2_IO_MACRO(fcb);
162SF2_IO_MACRO(acb);
163
164SWITCH_INTR_L2(0);
165SWITCH_INTR_L2(1);
166
167#endif /* __BCM_SF2_H */