blob: 258b030277e753d56b7961a04128dce2d97da70a [file] [log] [blame]
Liu Junliangc9b37452013-09-01 19:38:08 +08001/*
2 * CoreChip-sz SR9700 one chip USB 1.1 Ethernet Devices
3 *
4 * Author : Liu Junliang <liujunliang_ljl@163.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 as published by the Free Software Foundation.
9 */
10
11#ifndef _SR9700_H
12#define _SR9700_H
13
14/* sr9700 spec. register table on Linux platform */
15
16/* Network Control Reg */
Chen Gang06b19b12015-02-03 05:00:40 +080017#define SR_NCR 0x00
Liu Junliangc9b37452013-09-01 19:38:08 +080018#define NCR_RST (1 << 0)
19#define NCR_LBK (3 << 1)
20#define NCR_FDX (1 << 3)
21#define NCR_WAKEEN (1 << 6)
22/* Network Status Reg */
Chen Gang06b19b12015-02-03 05:00:40 +080023#define SR_NSR 0x01
Liu Junliangc9b37452013-09-01 19:38:08 +080024#define NSR_RXRDY (1 << 0)
25#define NSR_RXOV (1 << 1)
26#define NSR_TX1END (1 << 2)
27#define NSR_TX2END (1 << 3)
28#define NSR_TXFULL (1 << 4)
29#define NSR_WAKEST (1 << 5)
30#define NSR_LINKST (1 << 6)
31#define NSR_SPEED (1 << 7)
32/* Tx Control Reg */
Chen Gang06b19b12015-02-03 05:00:40 +080033#define SR_TCR 0x02
Liu Junliangc9b37452013-09-01 19:38:08 +080034#define TCR_CRC_DIS (1 << 1)
35#define TCR_PAD_DIS (1 << 2)
36#define TCR_LC_CARE (1 << 3)
37#define TCR_CRS_CARE (1 << 4)
38#define TCR_EXCECM (1 << 5)
39#define TCR_LF_EN (1 << 6)
40/* Tx Status Reg for Packet Index 1 */
Chen Gang06b19b12015-02-03 05:00:40 +080041#define SR_TSR1 0x03
Liu Junliangc9b37452013-09-01 19:38:08 +080042#define TSR1_EC (1 << 2)
43#define TSR1_COL (1 << 3)
44#define TSR1_LC (1 << 4)
45#define TSR1_NC (1 << 5)
46#define TSR1_LOC (1 << 6)
47#define TSR1_TLF (1 << 7)
48/* Tx Status Reg for Packet Index 2 */
Chen Gang06b19b12015-02-03 05:00:40 +080049#define SR_TSR2 0x04
Liu Junliangc9b37452013-09-01 19:38:08 +080050#define TSR2_EC (1 << 2)
51#define TSR2_COL (1 << 3)
52#define TSR2_LC (1 << 4)
53#define TSR2_NC (1 << 5)
54#define TSR2_LOC (1 << 6)
55#define TSR2_TLF (1 << 7)
56/* Rx Control Reg*/
Chen Gang06b19b12015-02-03 05:00:40 +080057#define SR_RCR 0x05
Liu Junliangc9b37452013-09-01 19:38:08 +080058#define RCR_RXEN (1 << 0)
59#define RCR_PRMSC (1 << 1)
60#define RCR_RUNT (1 << 2)
61#define RCR_ALL (1 << 3)
62#define RCR_DIS_CRC (1 << 4)
63#define RCR_DIS_LONG (1 << 5)
64/* Rx Status Reg */
Chen Gang06b19b12015-02-03 05:00:40 +080065#define SR_RSR 0x06
Liu Junliangc9b37452013-09-01 19:38:08 +080066#define RSR_AE (1 << 2)
67#define RSR_MF (1 << 6)
68#define RSR_RF (1 << 7)
69/* Rx Overflow Counter Reg */
Chen Gang06b19b12015-02-03 05:00:40 +080070#define SR_ROCR 0x07
Liu Junliangc9b37452013-09-01 19:38:08 +080071#define ROCR_ROC (0x7F << 0)
72#define ROCR_RXFU (1 << 7)
73/* Back Pressure Threshold Reg */
Chen Gang06b19b12015-02-03 05:00:40 +080074#define SR_BPTR 0x08
Liu Junliangc9b37452013-09-01 19:38:08 +080075#define BPTR_JPT (0x0F << 0)
76#define BPTR_BPHW (0x0F << 4)
77/* Flow Control Threshold Reg */
Chen Gang06b19b12015-02-03 05:00:40 +080078#define SR_FCTR 0x09
Liu Junliangc9b37452013-09-01 19:38:08 +080079#define FCTR_LWOT (0x0F << 0)
80#define FCTR_HWOT (0x0F << 4)
81/* rx/tx Flow Control Reg */
Chen Gang06b19b12015-02-03 05:00:40 +080082#define SR_FCR 0x0A
Liu Junliangc9b37452013-09-01 19:38:08 +080083#define FCR_FLCE (1 << 0)
84#define FCR_BKPA (1 << 4)
85#define FCR_TXPEN (1 << 5)
86#define FCR_TXPF (1 << 6)
87#define FCR_TXP0 (1 << 7)
88/* Eeprom & Phy Control Reg */
Chen Gang06b19b12015-02-03 05:00:40 +080089#define SR_EPCR 0x0B
Liu Junliangc9b37452013-09-01 19:38:08 +080090#define EPCR_ERRE (1 << 0)
91#define EPCR_ERPRW (1 << 1)
92#define EPCR_ERPRR (1 << 2)
93#define EPCR_EPOS (1 << 3)
94#define EPCR_WEP (1 << 4)
95/* Eeprom & Phy Address Reg */
Chen Gang06b19b12015-02-03 05:00:40 +080096#define SR_EPAR 0x0C
Liu Junliangc9b37452013-09-01 19:38:08 +080097#define EPAR_EROA (0x3F << 0)
98#define EPAR_PHY_ADR_MASK (0x03 << 6)
99#define EPAR_PHY_ADR (0x01 << 6)
100/* Eeprom & Phy Data Reg */
Chen Gang06b19b12015-02-03 05:00:40 +0800101#define SR_EPDR 0x0D /* 0x0D ~ 0x0E for Data Reg Low & High */
Liu Junliangc9b37452013-09-01 19:38:08 +0800102/* Wakeup Control Reg */
Chen Gang06b19b12015-02-03 05:00:40 +0800103#define SR_WCR 0x0F
Liu Junliangc9b37452013-09-01 19:38:08 +0800104#define WCR_MAGICST (1 << 0)
105#define WCR_LINKST (1 << 2)
106#define WCR_MAGICEN (1 << 3)
107#define WCR_LINKEN (1 << 5)
108/* Physical Address Reg */
Chen Gang06b19b12015-02-03 05:00:40 +0800109#define SR_PAR 0x10 /* 0x10 ~ 0x15 6 bytes for PAR */
Liu Junliangc9b37452013-09-01 19:38:08 +0800110/* Multicast Address Reg */
Chen Gang06b19b12015-02-03 05:00:40 +0800111#define SR_MAR 0x16 /* 0x16 ~ 0x1D 8 bytes for MAR */
Liu Junliangc9b37452013-09-01 19:38:08 +0800112/* 0x1e unused */
113/* Phy Reset Reg */
Chen Gang06b19b12015-02-03 05:00:40 +0800114#define SR_PRR 0x1F
Liu Junliangc9b37452013-09-01 19:38:08 +0800115#define PRR_PHY_RST (1 << 0)
116/* Tx sdram Write Pointer Address Low */
Chen Gang06b19b12015-02-03 05:00:40 +0800117#define SR_TWPAL 0x20
Liu Junliangc9b37452013-09-01 19:38:08 +0800118/* Tx sdram Write Pointer Address High */
Chen Gang06b19b12015-02-03 05:00:40 +0800119#define SR_TWPAH 0x21
Liu Junliangc9b37452013-09-01 19:38:08 +0800120/* Tx sdram Read Pointer Address Low */
Chen Gang06b19b12015-02-03 05:00:40 +0800121#define SR_TRPAL 0x22
Liu Junliangc9b37452013-09-01 19:38:08 +0800122/* Tx sdram Read Pointer Address High */
Chen Gang06b19b12015-02-03 05:00:40 +0800123#define SR_TRPAH 0x23
Liu Junliangc9b37452013-09-01 19:38:08 +0800124/* Rx sdram Write Pointer Address Low */
Chen Gang06b19b12015-02-03 05:00:40 +0800125#define SR_RWPAL 0x24
Liu Junliangc9b37452013-09-01 19:38:08 +0800126/* Rx sdram Write Pointer Address High */
Chen Gang06b19b12015-02-03 05:00:40 +0800127#define SR_RWPAH 0x25
Liu Junliangc9b37452013-09-01 19:38:08 +0800128/* Rx sdram Read Pointer Address Low */
Chen Gang06b19b12015-02-03 05:00:40 +0800129#define SR_RRPAL 0x26
Liu Junliangc9b37452013-09-01 19:38:08 +0800130/* Rx sdram Read Pointer Address High */
Chen Gang06b19b12015-02-03 05:00:40 +0800131#define SR_RRPAH 0x27
Liu Junliangc9b37452013-09-01 19:38:08 +0800132/* Vendor ID register */
Chen Gang06b19b12015-02-03 05:00:40 +0800133#define SR_VID 0x28 /* 0x28 ~ 0x29 2 bytes for VID */
Liu Junliangc9b37452013-09-01 19:38:08 +0800134/* Product ID register */
Chen Gang06b19b12015-02-03 05:00:40 +0800135#define SR_PID 0x2A /* 0x2A ~ 0x2B 2 bytes for PID */
Liu Junliangc9b37452013-09-01 19:38:08 +0800136/* CHIP Revision register */
Chen Gang06b19b12015-02-03 05:00:40 +0800137#define SR_CHIPR 0x2C
Liu Junliangc9b37452013-09-01 19:38:08 +0800138/* 0x2D --> 0xEF unused */
139/* USB Device Address */
Chen Gang06b19b12015-02-03 05:00:40 +0800140#define SR_USBDA 0xF0
Liu Junliangc9b37452013-09-01 19:38:08 +0800141#define USBDA_USBFA (0x7F << 0)
142/* RX packet Counter Reg */
Chen Gang06b19b12015-02-03 05:00:40 +0800143#define SR_RXC 0xF1
Liu Junliangc9b37452013-09-01 19:38:08 +0800144/* Tx packet Counter & USB Status Reg */
Chen Gang06b19b12015-02-03 05:00:40 +0800145#define SR_TXC_USBS 0xF2
Liu Junliangc9b37452013-09-01 19:38:08 +0800146#define TXC_USBS_TXC0 (1 << 0)
147#define TXC_USBS_TXC1 (1 << 1)
148#define TXC_USBS_TXC2 (1 << 2)
149#define TXC_USBS_EP1RDY (1 << 5)
150#define TXC_USBS_SUSFLAG (1 << 6)
151#define TXC_USBS_RXFAULT (1 << 7)
152/* USB Control register */
Chen Gang06b19b12015-02-03 05:00:40 +0800153#define SR_USBC 0xF4
Liu Junliangc9b37452013-09-01 19:38:08 +0800154#define USBC_EP3NAK (1 << 4)
155#define USBC_EP3ACK (1 << 5)
156
157/* Register access commands and flags */
158#define SR_RD_REGS 0x00
159#define SR_WR_REGS 0x01
160#define SR_WR_REG 0x03
161#define SR_REQ_RD_REG (USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE)
162#define SR_REQ_WR_REG (USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE)
163
164/* parameters */
165#define SR_SHARE_TIMEOUT 1000
166#define SR_EEPROM_LEN 256
167#define SR_MCAST_SIZE 8
168#define SR_MCAST_ADDR_FLAG 0x80
169#define SR_MCAST_MAX 64
170#define SR_TX_OVERHEAD 2 /* 2bytes header */
171#define SR_RX_OVERHEAD 7 /* 3bytes header + 4crc tail */
172
173#endif /* _SR9700_H */