blob: a6456b5782692a5d5559b9ef59226d2fbce99e3f [file] [log] [blame]
Duc Dangdcd19de2015-06-05 15:56:34 -05001/*
2 * APM X-Gene MSI Driver
3 *
4 * Copyright (c) 2014, Applied Micro Circuits Corporation
5 * Author: Tanmay Inamdar <tinamdar@apm.com>
6 * Duc Dang <dhdang@apm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18#include <linux/cpu.h>
19#include <linux/interrupt.h>
20#include <linux/module.h>
21#include <linux/msi.h>
22#include <linux/of_irq.h>
23#include <linux/irqchip/chained_irq.h>
24#include <linux/pci.h>
25#include <linux/platform_device.h>
26#include <linux/of_pci.h>
27
28#define MSI_IR0 0x000000
29#define MSI_INT0 0x800000
30#define IDX_PER_GROUP 8
31#define IRQS_PER_IDX 16
32#define NR_HW_IRQS 16
33#define NR_MSI_VEC (IDX_PER_GROUP * IRQS_PER_IDX * NR_HW_IRQS)
34
35struct xgene_msi_group {
36 struct xgene_msi *msi;
37 int gic_irq;
38 u32 msi_grp;
39};
40
41struct xgene_msi {
42 struct device_node *node;
Marc Zyngier8d63bc72015-07-28 14:46:25 +010043 struct irq_domain *inner_domain;
44 struct irq_domain *msi_domain;
Duc Dangdcd19de2015-06-05 15:56:34 -050045 u64 msi_addr;
46 void __iomem *msi_regs;
47 unsigned long *bitmap;
48 struct mutex bitmap_lock;
49 struct xgene_msi_group *msi_groups;
50 int num_cpus;
51};
52
53/* Global data */
54static struct xgene_msi xgene_msi_ctrl;
55
56static struct irq_chip xgene_msi_top_irq_chip = {
57 .name = "X-Gene1 MSI",
58 .irq_enable = pci_msi_unmask_irq,
59 .irq_disable = pci_msi_mask_irq,
60 .irq_mask = pci_msi_mask_irq,
61 .irq_unmask = pci_msi_unmask_irq,
62};
63
64static struct msi_domain_info xgene_msi_domain_info = {
65 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
66 MSI_FLAG_PCI_MSIX),
67 .chip = &xgene_msi_top_irq_chip,
68};
69
70/*
71 * X-Gene v1 has 16 groups of MSI termination registers MSInIRx, where
72 * n is group number (0..F), x is index of registers in each group (0..7)
73 * The register layout is as follows:
74 * MSI0IR0 base_addr
75 * MSI0IR1 base_addr + 0x10000
76 * ... ...
77 * MSI0IR6 base_addr + 0x60000
78 * MSI0IR7 base_addr + 0x70000
79 * MSI1IR0 base_addr + 0x80000
80 * MSI1IR1 base_addr + 0x90000
81 * ... ...
82 * MSI1IR7 base_addr + 0xF0000
83 * MSI2IR0 base_addr + 0x100000
84 * ... ...
85 * MSIFIR0 base_addr + 0x780000
86 * MSIFIR1 base_addr + 0x790000
87 * ... ...
88 * MSIFIR7 base_addr + 0x7F0000
89 * MSIINT0 base_addr + 0x800000
90 * MSIINT1 base_addr + 0x810000
91 * ... ...
92 * MSIINTF base_addr + 0x8F0000
93 *
94 * Each index register supports 16 MSI vectors (0..15) to generate interrupt.
95 * There are total 16 GIC IRQs assigned for these 16 groups of MSI termination
96 * registers.
97 *
98 * Each MSI termination group has 1 MSIINTn register (n is 0..15) to indicate
99 * the MSI pending status caused by 1 of its 8 index registers.
100 */
101
102/* MSInIRx read helper */
103static u32 xgene_msi_ir_read(struct xgene_msi *msi,
104 u32 msi_grp, u32 msir_idx)
105{
106 return readl_relaxed(msi->msi_regs + MSI_IR0 +
107 (msi_grp << 19) + (msir_idx << 16));
108}
109
110/* MSIINTn read helper */
111static u32 xgene_msi_int_read(struct xgene_msi *msi, u32 msi_grp)
112{
113 return readl_relaxed(msi->msi_regs + MSI_INT0 + (msi_grp << 16));
114}
115
116/*
117 * With 2048 MSI vectors supported, the MSI message can be constructed using
118 * following scheme:
119 * - Divide into 8 256-vector groups
120 * Group 0: 0-255
121 * Group 1: 256-511
122 * Group 2: 512-767
123 * ...
124 * Group 7: 1792-2047
125 * - Each 256-vector group is divided into 16 16-vector groups
126 * As an example: 16 16-vector groups for 256-vector group 0-255 is
127 * Group 0: 0-15
128 * Group 1: 16-32
129 * ...
130 * Group 15: 240-255
131 * - The termination address of MSI vector in 256-vector group n and 16-vector
132 * group x is the address of MSIxIRn
133 * - The data for MSI vector in 16-vector group x is x
134 */
135static u32 hwirq_to_reg_set(unsigned long hwirq)
136{
137 return (hwirq / (NR_HW_IRQS * IRQS_PER_IDX));
138}
139
140static u32 hwirq_to_group(unsigned long hwirq)
141{
142 return (hwirq % NR_HW_IRQS);
143}
144
145static u32 hwirq_to_msi_data(unsigned long hwirq)
146{
147 return ((hwirq / NR_HW_IRQS) % IRQS_PER_IDX);
148}
149
150static void xgene_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
151{
152 struct xgene_msi *msi = irq_data_get_irq_chip_data(data);
153 u32 reg_set = hwirq_to_reg_set(data->hwirq);
154 u32 group = hwirq_to_group(data->hwirq);
155 u64 target_addr = msi->msi_addr + (((8 * group) + reg_set) << 16);
156
157 msg->address_hi = upper_32_bits(target_addr);
158 msg->address_lo = lower_32_bits(target_addr);
159 msg->data = hwirq_to_msi_data(data->hwirq);
160}
161
162/*
163 * X-Gene v1 only has 16 MSI GIC IRQs for 2048 MSI vectors. To maintain
164 * the expected behaviour of .set_affinity for each MSI interrupt, the 16
165 * MSI GIC IRQs are statically allocated to 8 X-Gene v1 cores (2 GIC IRQs
166 * for each core). The MSI vector is moved fom 1 MSI GIC IRQ to another
167 * MSI GIC IRQ to steer its MSI interrupt to correct X-Gene v1 core. As a
168 * consequence, the total MSI vectors that X-Gene v1 supports will be
169 * reduced to 256 (2048/8) vectors.
170 */
171static int hwirq_to_cpu(unsigned long hwirq)
172{
173 return (hwirq % xgene_msi_ctrl.num_cpus);
174}
175
176static unsigned long hwirq_to_canonical_hwirq(unsigned long hwirq)
177{
178 return (hwirq - hwirq_to_cpu(hwirq));
179}
180
181static int xgene_msi_set_affinity(struct irq_data *irqdata,
182 const struct cpumask *mask, bool force)
183{
184 int target_cpu = cpumask_first(mask);
185 int curr_cpu;
186
187 curr_cpu = hwirq_to_cpu(irqdata->hwirq);
188 if (curr_cpu == target_cpu)
189 return IRQ_SET_MASK_OK_DONE;
190
191 /* Update MSI number to target the new CPU */
192 irqdata->hwirq = hwirq_to_canonical_hwirq(irqdata->hwirq) + target_cpu;
193
194 return IRQ_SET_MASK_OK;
195}
196
197static struct irq_chip xgene_msi_bottom_irq_chip = {
198 .name = "MSI",
199 .irq_set_affinity = xgene_msi_set_affinity,
200 .irq_compose_msi_msg = xgene_compose_msi_msg,
201};
202
203static int xgene_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
204 unsigned int nr_irqs, void *args)
205{
206 struct xgene_msi *msi = domain->host_data;
207 int msi_irq;
208
209 mutex_lock(&msi->bitmap_lock);
210
211 msi_irq = bitmap_find_next_zero_area(msi->bitmap, NR_MSI_VEC, 0,
212 msi->num_cpus, 0);
213 if (msi_irq < NR_MSI_VEC)
214 bitmap_set(msi->bitmap, msi_irq, msi->num_cpus);
215 else
216 msi_irq = -ENOSPC;
217
218 mutex_unlock(&msi->bitmap_lock);
219
220 if (msi_irq < 0)
221 return msi_irq;
222
223 irq_domain_set_info(domain, virq, msi_irq,
224 &xgene_msi_bottom_irq_chip, domain->host_data,
225 handle_simple_irq, NULL, NULL);
Duc Dangdcd19de2015-06-05 15:56:34 -0500226
227 return 0;
228}
229
230static void xgene_irq_domain_free(struct irq_domain *domain,
231 unsigned int virq, unsigned int nr_irqs)
232{
233 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
234 struct xgene_msi *msi = irq_data_get_irq_chip_data(d);
235 u32 hwirq;
236
237 mutex_lock(&msi->bitmap_lock);
238
239 hwirq = hwirq_to_canonical_hwirq(d->hwirq);
240 bitmap_clear(msi->bitmap, hwirq, msi->num_cpus);
241
242 mutex_unlock(&msi->bitmap_lock);
243
244 irq_domain_free_irqs_parent(domain, virq, nr_irqs);
245}
246
247static const struct irq_domain_ops msi_domain_ops = {
248 .alloc = xgene_irq_domain_alloc,
249 .free = xgene_irq_domain_free,
250};
251
252static int xgene_allocate_domains(struct xgene_msi *msi)
253{
Marc Zyngier8d63bc72015-07-28 14:46:25 +0100254 msi->inner_domain = irq_domain_add_linear(NULL, NR_MSI_VEC,
255 &msi_domain_ops, msi);
256 if (!msi->inner_domain)
Duc Dangdcd19de2015-06-05 15:56:34 -0500257 return -ENOMEM;
258
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100259 msi->msi_domain = pci_msi_create_irq_domain(of_node_to_fwnode(msi->node),
Marc Zyngier8d63bc72015-07-28 14:46:25 +0100260 &xgene_msi_domain_info,
261 msi->inner_domain);
Duc Dangdcd19de2015-06-05 15:56:34 -0500262
Marc Zyngier8d63bc72015-07-28 14:46:25 +0100263 if (!msi->msi_domain) {
264 irq_domain_remove(msi->inner_domain);
Duc Dangdcd19de2015-06-05 15:56:34 -0500265 return -ENOMEM;
266 }
267
268 return 0;
269}
270
271static void xgene_free_domains(struct xgene_msi *msi)
272{
Marc Zyngier8d63bc72015-07-28 14:46:25 +0100273 if (msi->msi_domain)
274 irq_domain_remove(msi->msi_domain);
275 if (msi->inner_domain)
276 irq_domain_remove(msi->inner_domain);
Duc Dangdcd19de2015-06-05 15:56:34 -0500277}
278
279static int xgene_msi_init_allocator(struct xgene_msi *xgene_msi)
280{
281 int size = BITS_TO_LONGS(NR_MSI_VEC) * sizeof(long);
282
283 xgene_msi->bitmap = kzalloc(size, GFP_KERNEL);
284 if (!xgene_msi->bitmap)
285 return -ENOMEM;
286
287 mutex_init(&xgene_msi->bitmap_lock);
288
289 xgene_msi->msi_groups = kcalloc(NR_HW_IRQS,
290 sizeof(struct xgene_msi_group),
291 GFP_KERNEL);
292 if (!xgene_msi->msi_groups)
293 return -ENOMEM;
294
295 return 0;
296}
297
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200298static void xgene_msi_isr(struct irq_desc *desc)
Duc Dangdcd19de2015-06-05 15:56:34 -0500299{
300 struct irq_chip *chip = irq_desc_get_chip(desc);
301 struct xgene_msi_group *msi_groups;
302 struct xgene_msi *xgene_msi;
303 unsigned int virq;
304 int msir_index, msir_val, hw_irq;
305 u32 intr_index, grp_select, msi_grp;
306
307 chained_irq_enter(chip, desc);
308
309 msi_groups = irq_desc_get_handler_data(desc);
310 xgene_msi = msi_groups->msi;
311 msi_grp = msi_groups->msi_grp;
312
313 /*
314 * MSIINTn (n is 0..F) indicates if there is a pending MSI interrupt
315 * If bit x of this register is set (x is 0..7), one or more interupts
316 * corresponding to MSInIRx is set.
317 */
318 grp_select = xgene_msi_int_read(xgene_msi, msi_grp);
319 while (grp_select) {
320 msir_index = ffs(grp_select) - 1;
321 /*
322 * Calculate MSInIRx address to read to check for interrupts
323 * (refer to termination address and data assignment
324 * described in xgene_compose_msi_msg() )
325 */
326 msir_val = xgene_msi_ir_read(xgene_msi, msi_grp, msir_index);
327 while (msir_val) {
328 intr_index = ffs(msir_val) - 1;
329 /*
330 * Calculate MSI vector number (refer to the termination
331 * address and data assignment described in
332 * xgene_compose_msi_msg function)
333 */
334 hw_irq = (((msir_index * IRQS_PER_IDX) + intr_index) *
335 NR_HW_IRQS) + msi_grp;
336 /*
337 * As we have multiple hw_irq that maps to single MSI,
338 * always look up the virq using the hw_irq as seen from
339 * CPU0
340 */
341 hw_irq = hwirq_to_canonical_hwirq(hw_irq);
Marc Zyngier8d63bc72015-07-28 14:46:25 +0100342 virq = irq_find_mapping(xgene_msi->inner_domain, hw_irq);
Duc Dangdcd19de2015-06-05 15:56:34 -0500343 WARN_ON(!virq);
344 if (virq != 0)
345 generic_handle_irq(virq);
346 msir_val &= ~(1 << intr_index);
347 }
348 grp_select &= ~(1 << msir_index);
349
350 if (!grp_select) {
351 /*
352 * We handled all interrupts happened in this group,
353 * resample this group MSI_INTx register in case
354 * something else has been made pending in the meantime
355 */
356 grp_select = xgene_msi_int_read(xgene_msi, msi_grp);
357 }
358 }
359
360 chained_irq_exit(chip, desc);
361}
362
363static int xgene_msi_remove(struct platform_device *pdev)
364{
365 int virq, i;
366 struct xgene_msi *msi = platform_get_drvdata(pdev);
367
368 for (i = 0; i < NR_HW_IRQS; i++) {
369 virq = msi->msi_groups[i].gic_irq;
Thomas Gleixner36f024e2015-07-31 22:12:29 +0200370 if (virq != 0)
371 irq_set_chained_handler_and_data(virq, NULL, NULL);
Duc Dangdcd19de2015-06-05 15:56:34 -0500372 }
373 kfree(msi->msi_groups);
374
375 kfree(msi->bitmap);
376 msi->bitmap = NULL;
377
378 xgene_free_domains(msi);
379
380 return 0;
381}
382
383static int xgene_msi_hwirq_alloc(unsigned int cpu)
384{
385 struct xgene_msi *msi = &xgene_msi_ctrl;
386 struct xgene_msi_group *msi_group;
387 cpumask_var_t mask;
388 int i;
389 int err;
390
391 for (i = cpu; i < NR_HW_IRQS; i += msi->num_cpus) {
392 msi_group = &msi->msi_groups[i];
393 if (!msi_group->gic_irq)
394 continue;
395
396 irq_set_chained_handler(msi_group->gic_irq,
397 xgene_msi_isr);
398 err = irq_set_handler_data(msi_group->gic_irq, msi_group);
399 if (err) {
400 pr_err("failed to register GIC IRQ handler\n");
401 return -EINVAL;
402 }
403 /*
404 * Statically allocate MSI GIC IRQs to each CPU core.
405 * With 8-core X-Gene v1, 2 MSI GIC IRQs are allocated
406 * to each core.
407 */
408 if (alloc_cpumask_var(&mask, GFP_KERNEL)) {
409 cpumask_clear(mask);
410 cpumask_set_cpu(cpu, mask);
411 err = irq_set_affinity(msi_group->gic_irq, mask);
412 if (err)
413 pr_err("failed to set affinity for GIC IRQ");
414 free_cpumask_var(mask);
415 } else {
416 pr_err("failed to alloc CPU mask for affinity\n");
417 err = -EINVAL;
418 }
419
420 if (err) {
Thomas Gleixner36f024e2015-07-31 22:12:29 +0200421 irq_set_chained_handler_and_data(msi_group->gic_irq,
422 NULL, NULL);
Duc Dangdcd19de2015-06-05 15:56:34 -0500423 return err;
424 }
425 }
426
427 return 0;
428}
429
430static void xgene_msi_hwirq_free(unsigned int cpu)
431{
432 struct xgene_msi *msi = &xgene_msi_ctrl;
433 struct xgene_msi_group *msi_group;
434 int i;
435
436 for (i = cpu; i < NR_HW_IRQS; i += msi->num_cpus) {
437 msi_group = &msi->msi_groups[i];
438 if (!msi_group->gic_irq)
439 continue;
440
Thomas Gleixner36f024e2015-07-31 22:12:29 +0200441 irq_set_chained_handler_and_data(msi_group->gic_irq, NULL,
442 NULL);
Duc Dangdcd19de2015-06-05 15:56:34 -0500443 }
444}
445
446static int xgene_msi_cpu_callback(struct notifier_block *nfb,
447 unsigned long action, void *hcpu)
448{
449 unsigned cpu = (unsigned long)hcpu;
450
451 switch (action) {
452 case CPU_ONLINE:
453 case CPU_ONLINE_FROZEN:
454 xgene_msi_hwirq_alloc(cpu);
455 break;
456 case CPU_DEAD:
457 case CPU_DEAD_FROZEN:
458 xgene_msi_hwirq_free(cpu);
459 break;
460 default:
461 break;
462 }
463
464 return NOTIFY_OK;
465}
466
467static struct notifier_block xgene_msi_cpu_notifier = {
468 .notifier_call = xgene_msi_cpu_callback,
469};
470
471static const struct of_device_id xgene_msi_match_table[] = {
472 {.compatible = "apm,xgene1-msi"},
473 {},
474};
475
476static int xgene_msi_probe(struct platform_device *pdev)
477{
478 struct resource *res;
479 int rc, irq_index;
480 struct xgene_msi *xgene_msi;
481 unsigned int cpu;
482 int virt_msir;
483 u32 msi_val, msi_idx;
484
485 xgene_msi = &xgene_msi_ctrl;
486
487 platform_set_drvdata(pdev, xgene_msi);
488
489 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
490 xgene_msi->msi_regs = devm_ioremap_resource(&pdev->dev, res);
491 if (IS_ERR(xgene_msi->msi_regs)) {
492 dev_err(&pdev->dev, "no reg space\n");
493 rc = -EINVAL;
494 goto error;
495 }
496 xgene_msi->msi_addr = res->start;
Marc Zyngier8d63bc72015-07-28 14:46:25 +0100497 xgene_msi->node = pdev->dev.of_node;
Duc Dangdcd19de2015-06-05 15:56:34 -0500498 xgene_msi->num_cpus = num_possible_cpus();
499
500 rc = xgene_msi_init_allocator(xgene_msi);
501 if (rc) {
502 dev_err(&pdev->dev, "Error allocating MSI bitmap\n");
503 goto error;
504 }
505
506 rc = xgene_allocate_domains(xgene_msi);
507 if (rc) {
508 dev_err(&pdev->dev, "Failed to allocate MSI domain\n");
509 goto error;
510 }
511
512 for (irq_index = 0; irq_index < NR_HW_IRQS; irq_index++) {
513 virt_msir = platform_get_irq(pdev, irq_index);
514 if (virt_msir < 0) {
515 dev_err(&pdev->dev, "Cannot translate IRQ index %d\n",
516 irq_index);
517 rc = -EINVAL;
518 goto error;
519 }
520 xgene_msi->msi_groups[irq_index].gic_irq = virt_msir;
521 xgene_msi->msi_groups[irq_index].msi_grp = irq_index;
522 xgene_msi->msi_groups[irq_index].msi = xgene_msi;
523 }
524
525 /*
526 * MSInIRx registers are read-to-clear; before registering
527 * interrupt handlers, read all of them to clear spurious
528 * interrupts that may occur before the driver is probed.
529 */
530 for (irq_index = 0; irq_index < NR_HW_IRQS; irq_index++) {
531 for (msi_idx = 0; msi_idx < IDX_PER_GROUP; msi_idx++)
532 msi_val = xgene_msi_ir_read(xgene_msi, irq_index,
533 msi_idx);
534 /* Read MSIINTn to confirm */
535 msi_val = xgene_msi_int_read(xgene_msi, irq_index);
536 if (msi_val) {
537 dev_err(&pdev->dev, "Failed to clear spurious IRQ\n");
538 rc = -EINVAL;
539 goto error;
540 }
541 }
542
543 cpu_notifier_register_begin();
544
545 for_each_online_cpu(cpu)
546 if (xgene_msi_hwirq_alloc(cpu)) {
547 dev_err(&pdev->dev, "failed to register MSI handlers\n");
548 cpu_notifier_register_done();
549 goto error;
550 }
551
552 rc = __register_hotcpu_notifier(&xgene_msi_cpu_notifier);
553 if (rc) {
554 dev_err(&pdev->dev, "failed to add CPU MSI notifier\n");
555 cpu_notifier_register_done();
556 goto error;
557 }
558
559 cpu_notifier_register_done();
560
Duc Dangdcd19de2015-06-05 15:56:34 -0500561 dev_info(&pdev->dev, "APM X-Gene PCIe MSI driver loaded\n");
562
563 return 0;
564
Duc Dangdcd19de2015-06-05 15:56:34 -0500565error:
566 xgene_msi_remove(pdev);
567 return rc;
568}
569
570static struct platform_driver xgene_msi_driver = {
571 .driver = {
572 .name = "xgene-msi",
Duc Dangdcd19de2015-06-05 15:56:34 -0500573 .of_match_table = xgene_msi_match_table,
574 },
575 .probe = xgene_msi_probe,
576 .remove = xgene_msi_remove,
577};
578
579static int __init xgene_pcie_msi_init(void)
580{
581 return platform_driver_register(&xgene_msi_driver);
582}
583subsys_initcall(xgene_pcie_msi_init);