blob: 8a69148a962a8c6cec964631414b1b68cd7eae1a [file] [log] [blame]
Magnus Damm8051eff2009-11-26 11:10:05 +00001/*
2 * SuperH MSIOF SPI Master Interface
3 *
4 * Copyright (c) 2009 Magnus Damm
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02005 * Copyright (C) 2014 Glider bvba
Magnus Damm8051eff2009-11-26 11:10:05 +00006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 */
12
Magnus Damm8051eff2009-11-26 11:10:05 +000013#include <linux/bitmap.h>
14#include <linux/clk.h>
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +010015#include <linux/completion.h>
16#include <linux/delay.h>
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +020017#include <linux/dma-mapping.h>
18#include <linux/dmaengine.h>
Magnus Dammac48eee2010-01-20 13:49:45 -070019#include <linux/err.h>
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +010020#include <linux/gpio.h>
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +010021#include <linux/interrupt.h>
22#include <linux/io.h>
23#include <linux/kernel.h>
Paul Gortmakerd7614de2011-07-03 15:44:29 -040024#include <linux/module.h>
Bastian Hechtcf9c86e2012-12-12 12:54:48 +010025#include <linux/of.h>
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +010026#include <linux/of_device.h>
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +010027#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +020029#include <linux/sh_dma.h>
Magnus Damm8051eff2009-11-26 11:10:05 +000030
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +010031#include <linux/spi/sh_msiof.h>
Magnus Damm8051eff2009-11-26 11:10:05 +000032#include <linux/spi/spi.h>
Magnus Damm8051eff2009-11-26 11:10:05 +000033
Magnus Damm8051eff2009-11-26 11:10:05 +000034#include <asm/unaligned.h>
35
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +010036
37struct sh_msiof_chipdata {
38 u16 tx_fifo_size;
39 u16 rx_fifo_size;
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +010040 u16 master_flags;
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +010041};
42
Magnus Damm8051eff2009-11-26 11:10:05 +000043struct sh_msiof_spi_priv {
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +020044 struct spi_master *master;
Magnus Damm8051eff2009-11-26 11:10:05 +000045 void __iomem *mapbase;
46 struct clk *clk;
47 struct platform_device *pdev;
48 struct sh_msiof_spi_info *info;
49 struct completion done;
Koji Matsuokafe78d0b2015-06-15 02:25:05 +090050 unsigned int tx_fifo_size;
51 unsigned int rx_fifo_size;
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +020052 void *tx_dma_page;
53 void *rx_dma_page;
54 dma_addr_t tx_dma_addr;
55 dma_addr_t rx_dma_addr;
Magnus Damm8051eff2009-11-26 11:10:05 +000056};
57
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +010058#define TMDR1 0x00 /* Transmit Mode Register 1 */
59#define TMDR2 0x04 /* Transmit Mode Register 2 */
60#define TMDR3 0x08 /* Transmit Mode Register 3 */
61#define RMDR1 0x10 /* Receive Mode Register 1 */
62#define RMDR2 0x14 /* Receive Mode Register 2 */
63#define RMDR3 0x18 /* Receive Mode Register 3 */
64#define TSCR 0x20 /* Transmit Clock Select Register */
65#define RSCR 0x22 /* Receive Clock Select Register (SH, A1, APE6) */
66#define CTR 0x28 /* Control Register */
67#define FCTR 0x30 /* FIFO Control Register */
68#define STR 0x40 /* Status Register */
69#define IER 0x44 /* Interrupt Enable Register */
70#define TDR1 0x48 /* Transmit Control Data Register 1 (SH, A1) */
71#define TDR2 0x4c /* Transmit Control Data Register 2 (SH, A1) */
72#define TFDR 0x50 /* Transmit FIFO Data Register */
73#define RDR1 0x58 /* Receive Control Data Register 1 (SH, A1) */
74#define RDR2 0x5c /* Receive Control Data Register 2 (SH, A1) */
75#define RFDR 0x60 /* Receive FIFO Data Register */
Magnus Damm8051eff2009-11-26 11:10:05 +000076
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +010077/* TMDR1 and RMDR1 */
78#define MDR1_TRMD 0x80000000 /* Transfer Mode (1 = Master mode) */
79#define MDR1_SYNCMD_MASK 0x30000000 /* SYNC Mode */
80#define MDR1_SYNCMD_SPI 0x20000000 /* Level mode/SPI */
81#define MDR1_SYNCMD_LR 0x30000000 /* L/R mode */
82#define MDR1_SYNCAC_SHIFT 25 /* Sync Polarity (1 = Active-low) */
83#define MDR1_BITLSB_SHIFT 24 /* MSB/LSB First (1 = LSB first) */
Yoshihiro Shimoda31106282014-12-19 17:15:53 +090084#define MDR1_DTDL_SHIFT 20 /* Data Pin Bit Delay for MSIOF_SYNC */
85#define MDR1_SYNCDL_SHIFT 16 /* Frame Sync Signal Timing Delay */
Yoshihiro Shimoda6d405302015-01-06 19:01:26 +090086#define MDR1_FLD_MASK 0x0000000c /* Frame Sync Signal Interval (0-3) */
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +010087#define MDR1_FLD_SHIFT 2
88#define MDR1_XXSTP 0x00000001 /* Transmission/Reception Stop on FIFO */
89/* TMDR1 */
90#define TMDR1_PCON 0x40000000 /* Transfer Signal Connection */
Magnus Damm8051eff2009-11-26 11:10:05 +000091
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +010092/* TMDR2 and RMDR2 */
93#define MDR2_BITLEN1(i) (((i) - 1) << 24) /* Data Size (8-32 bits) */
94#define MDR2_WDLEN1(i) (((i) - 1) << 16) /* Word Count (1-64/256 (SH, A1))) */
95#define MDR2_GRPMASK1 0x00000001 /* Group Output Mask 1 (SH, A1) */
96
97/* TSCR and RSCR */
98#define SCR_BRPS_MASK 0x1f00 /* Prescaler Setting (1-32) */
99#define SCR_BRPS(i) (((i) - 1) << 8)
100#define SCR_BRDV_MASK 0x0007 /* Baud Rate Generator's Division Ratio */
101#define SCR_BRDV_DIV_2 0x0000
102#define SCR_BRDV_DIV_4 0x0001
103#define SCR_BRDV_DIV_8 0x0002
104#define SCR_BRDV_DIV_16 0x0003
105#define SCR_BRDV_DIV_32 0x0004
106#define SCR_BRDV_DIV_1 0x0007
107
108/* CTR */
109#define CTR_TSCKIZ_MASK 0xc0000000 /* Transmit Clock I/O Polarity Select */
110#define CTR_TSCKIZ_SCK 0x80000000 /* Disable SCK when TX disabled */
111#define CTR_TSCKIZ_POL_SHIFT 30 /* Transmit Clock Polarity */
112#define CTR_RSCKIZ_MASK 0x30000000 /* Receive Clock Polarity Select */
113#define CTR_RSCKIZ_SCK 0x20000000 /* Must match CTR_TSCKIZ_SCK */
114#define CTR_RSCKIZ_POL_SHIFT 28 /* Receive Clock Polarity */
115#define CTR_TEDG_SHIFT 27 /* Transmit Timing (1 = falling edge) */
116#define CTR_REDG_SHIFT 26 /* Receive Timing (1 = falling edge) */
117#define CTR_TXDIZ_MASK 0x00c00000 /* Pin Output When TX is Disabled */
118#define CTR_TXDIZ_LOW 0x00000000 /* 0 */
119#define CTR_TXDIZ_HIGH 0x00400000 /* 1 */
120#define CTR_TXDIZ_HIZ 0x00800000 /* High-impedance */
121#define CTR_TSCKE 0x00008000 /* Transmit Serial Clock Output Enable */
122#define CTR_TFSE 0x00004000 /* Transmit Frame Sync Signal Output Enable */
123#define CTR_TXE 0x00000200 /* Transmit Enable */
124#define CTR_RXE 0x00000100 /* Receive Enable */
125
Geert Uytterhoeven2e2b3682014-06-20 12:16:16 +0200126/* FCTR */
127#define FCTR_TFWM_MASK 0xe0000000 /* Transmit FIFO Watermark */
128#define FCTR_TFWM_64 0x00000000 /* Transfer Request when 64 empty stages */
129#define FCTR_TFWM_32 0x20000000 /* Transfer Request when 32 empty stages */
130#define FCTR_TFWM_24 0x40000000 /* Transfer Request when 24 empty stages */
131#define FCTR_TFWM_16 0x60000000 /* Transfer Request when 16 empty stages */
132#define FCTR_TFWM_12 0x80000000 /* Transfer Request when 12 empty stages */
133#define FCTR_TFWM_8 0xa0000000 /* Transfer Request when 8 empty stages */
134#define FCTR_TFWM_4 0xc0000000 /* Transfer Request when 4 empty stages */
135#define FCTR_TFWM_1 0xe0000000 /* Transfer Request when 1 empty stage */
136#define FCTR_TFUA_MASK 0x07f00000 /* Transmit FIFO Usable Area */
137#define FCTR_TFUA_SHIFT 20
138#define FCTR_TFUA(i) ((i) << FCTR_TFUA_SHIFT)
139#define FCTR_RFWM_MASK 0x0000e000 /* Receive FIFO Watermark */
140#define FCTR_RFWM_1 0x00000000 /* Transfer Request when 1 valid stages */
141#define FCTR_RFWM_4 0x00002000 /* Transfer Request when 4 valid stages */
142#define FCTR_RFWM_8 0x00004000 /* Transfer Request when 8 valid stages */
143#define FCTR_RFWM_16 0x00006000 /* Transfer Request when 16 valid stages */
144#define FCTR_RFWM_32 0x00008000 /* Transfer Request when 32 valid stages */
145#define FCTR_RFWM_64 0x0000a000 /* Transfer Request when 64 valid stages */
146#define FCTR_RFWM_128 0x0000c000 /* Transfer Request when 128 valid stages */
147#define FCTR_RFWM_256 0x0000e000 /* Transfer Request when 256 valid stages */
148#define FCTR_RFUA_MASK 0x00001ff0 /* Receive FIFO Usable Area (0x40 = full) */
149#define FCTR_RFUA_SHIFT 4
150#define FCTR_RFUA(i) ((i) << FCTR_RFUA_SHIFT)
151
152/* STR */
153#define STR_TFEMP 0x20000000 /* Transmit FIFO Empty */
154#define STR_TDREQ 0x10000000 /* Transmit Data Transfer Request */
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100155#define STR_TEOF 0x00800000 /* Frame Transmission End */
Geert Uytterhoeven2e2b3682014-06-20 12:16:16 +0200156#define STR_TFSERR 0x00200000 /* Transmit Frame Synchronization Error */
157#define STR_TFOVF 0x00100000 /* Transmit FIFO Overflow */
158#define STR_TFUDF 0x00080000 /* Transmit FIFO Underflow */
159#define STR_RFFUL 0x00002000 /* Receive FIFO Full */
160#define STR_RDREQ 0x00001000 /* Receive Data Transfer Request */
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100161#define STR_REOF 0x00000080 /* Frame Reception End */
Geert Uytterhoeven2e2b3682014-06-20 12:16:16 +0200162#define STR_RFSERR 0x00000020 /* Receive Frame Synchronization Error */
163#define STR_RFUDF 0x00000010 /* Receive FIFO Underflow */
164#define STR_RFOVF 0x00000008 /* Receive FIFO Overflow */
165
166/* IER */
167#define IER_TDMAE 0x80000000 /* Transmit Data DMA Transfer Req. Enable */
168#define IER_TFEMPE 0x20000000 /* Transmit FIFO Empty Enable */
169#define IER_TDREQE 0x10000000 /* Transmit Data Transfer Request Enable */
170#define IER_TEOFE 0x00800000 /* Frame Transmission End Enable */
171#define IER_TFSERRE 0x00200000 /* Transmit Frame Sync Error Enable */
172#define IER_TFOVFE 0x00100000 /* Transmit FIFO Overflow Enable */
173#define IER_TFUDFE 0x00080000 /* Transmit FIFO Underflow Enable */
174#define IER_RDMAE 0x00008000 /* Receive Data DMA Transfer Req. Enable */
175#define IER_RFFULE 0x00002000 /* Receive FIFO Full Enable */
176#define IER_RDREQE 0x00001000 /* Receive Data Transfer Request Enable */
177#define IER_REOFE 0x00000080 /* Frame Reception End Enable */
178#define IER_RFSERRE 0x00000020 /* Receive Frame Sync Error Enable */
179#define IER_RFUDFE 0x00000010 /* Receive FIFO Underflow Enable */
180#define IER_RFOVFE 0x00000008 /* Receive FIFO Overflow Enable */
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100181
Magnus Damm8051eff2009-11-26 11:10:05 +0000182
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100183static u32 sh_msiof_read(struct sh_msiof_spi_priv *p, int reg_offs)
Magnus Damm8051eff2009-11-26 11:10:05 +0000184{
185 switch (reg_offs) {
186 case TSCR:
187 case RSCR:
188 return ioread16(p->mapbase + reg_offs);
189 default:
190 return ioread32(p->mapbase + reg_offs);
191 }
192}
193
194static void sh_msiof_write(struct sh_msiof_spi_priv *p, int reg_offs,
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100195 u32 value)
Magnus Damm8051eff2009-11-26 11:10:05 +0000196{
197 switch (reg_offs) {
198 case TSCR:
199 case RSCR:
200 iowrite16(value, p->mapbase + reg_offs);
201 break;
202 default:
203 iowrite32(value, p->mapbase + reg_offs);
204 break;
205 }
206}
207
208static int sh_msiof_modify_ctr_wait(struct sh_msiof_spi_priv *p,
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100209 u32 clr, u32 set)
Magnus Damm8051eff2009-11-26 11:10:05 +0000210{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100211 u32 mask = clr | set;
212 u32 data;
Magnus Damm8051eff2009-11-26 11:10:05 +0000213 int k;
214
215 data = sh_msiof_read(p, CTR);
216 data &= ~clr;
217 data |= set;
218 sh_msiof_write(p, CTR, data);
219
220 for (k = 100; k > 0; k--) {
221 if ((sh_msiof_read(p, CTR) & mask) == set)
222 break;
223
224 udelay(10);
225 }
226
227 return k > 0 ? 0 : -ETIMEDOUT;
228}
229
230static irqreturn_t sh_msiof_spi_irq(int irq, void *data)
231{
232 struct sh_msiof_spi_priv *p = data;
233
234 /* just disable the interrupt and wake up */
235 sh_msiof_write(p, IER, 0);
236 complete(&p->done);
237
238 return IRQ_HANDLED;
239}
240
241static struct {
242 unsigned short div;
Nobuhiro Iwamatsu65d56652015-01-30 15:11:54 +0900243 unsigned short brdv;
244} const sh_msiof_spi_div_table[] = {
245 { 1, SCR_BRDV_DIV_1 },
246 { 2, SCR_BRDV_DIV_2 },
247 { 4, SCR_BRDV_DIV_4 },
248 { 8, SCR_BRDV_DIV_8 },
249 { 16, SCR_BRDV_DIV_16 },
250 { 32, SCR_BRDV_DIV_32 },
Magnus Damm8051eff2009-11-26 11:10:05 +0000251};
252
253static void sh_msiof_spi_set_clk_regs(struct sh_msiof_spi_priv *p,
Geert Uytterhoeven6a85fc52014-02-20 15:43:02 +0100254 unsigned long parent_rate, u32 spi_hz)
Magnus Damm8051eff2009-11-26 11:10:05 +0000255{
256 unsigned long div = 1024;
Nobuhiro Iwamatsu65d56652015-01-30 15:11:54 +0900257 u32 brps, scr;
Magnus Damm8051eff2009-11-26 11:10:05 +0000258 size_t k;
259
260 if (!WARN_ON(!spi_hz || !parent_rate))
Takashi Yoshiie4d313f2013-12-02 03:19:13 +0900261 div = DIV_ROUND_UP(parent_rate, spi_hz);
Magnus Damm8051eff2009-11-26 11:10:05 +0000262
Nobuhiro Iwamatsu65d56652015-01-30 15:11:54 +0900263 for (k = 0; k < ARRAY_SIZE(sh_msiof_spi_div_table); k++) {
264 brps = DIV_ROUND_UP(div, sh_msiof_spi_div_table[k].div);
Geert Uytterhoevenc3ccf352016-08-05 10:17:52 +0200265 /* SCR_BRDV_DIV_1 is valid only if BRPS is x 1/1 or x 1/2 */
266 if (sh_msiof_spi_div_table[k].div == 1 && brps > 2)
267 continue;
Nobuhiro Iwamatsu65d56652015-01-30 15:11:54 +0900268 if (brps <= 32) /* max of brdv is 32 */
Magnus Damm8051eff2009-11-26 11:10:05 +0000269 break;
270 }
271
Nobuhiro Iwamatsu65d56652015-01-30 15:11:54 +0900272 k = min_t(int, k, ARRAY_SIZE(sh_msiof_spi_div_table) - 1);
Magnus Damm8051eff2009-11-26 11:10:05 +0000273
Nobuhiro Iwamatsu65d56652015-01-30 15:11:54 +0900274 scr = sh_msiof_spi_div_table[k].brdv | SCR_BRPS(brps);
275 sh_msiof_write(p, TSCR, scr);
Geert Uytterhoevena6802cc2016-06-22 14:50:03 +0200276 if (!(p->master->flags & SPI_MASTER_MUST_TX))
Nobuhiro Iwamatsu65d56652015-01-30 15:11:54 +0900277 sh_msiof_write(p, RSCR, scr);
Magnus Damm8051eff2009-11-26 11:10:05 +0000278}
279
Yoshihiro Shimoda31106282014-12-19 17:15:53 +0900280static u32 sh_msiof_get_delay_bit(u32 dtdl_or_syncdl)
281{
282 /*
283 * DTDL/SYNCDL bit : p->info->dtdl or p->info->syncdl
284 * b'000 : 0
285 * b'001 : 100
286 * b'010 : 200
287 * b'011 (SYNCDL only) : 300
288 * b'101 : 50
289 * b'110 : 150
290 */
291 if (dtdl_or_syncdl % 100)
292 return dtdl_or_syncdl / 100 + 5;
293 else
294 return dtdl_or_syncdl / 100;
295}
296
297static u32 sh_msiof_spi_get_dtdl_and_syncdl(struct sh_msiof_spi_priv *p)
298{
299 u32 val;
300
301 if (!p->info)
302 return 0;
303
304 /* check if DTDL and SYNCDL is allowed value */
305 if (p->info->dtdl > 200 || p->info->syncdl > 300) {
306 dev_warn(&p->pdev->dev, "DTDL or SYNCDL is too large\n");
307 return 0;
308 }
309
310 /* check if the sum of DTDL and SYNCDL becomes an integer value */
311 if ((p->info->dtdl + p->info->syncdl) % 100) {
312 dev_warn(&p->pdev->dev, "the sum of DTDL/SYNCDL is not good\n");
313 return 0;
314 }
315
316 val = sh_msiof_get_delay_bit(p->info->dtdl) << MDR1_DTDL_SHIFT;
317 val |= sh_msiof_get_delay_bit(p->info->syncdl) << MDR1_SYNCDL_SHIFT;
318
319 return val;
320}
321
Magnus Damm8051eff2009-11-26 11:10:05 +0000322static void sh_msiof_spi_set_pin_regs(struct sh_msiof_spi_priv *p,
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100323 u32 cpol, u32 cpha,
Takashi Yoshii50a77992013-12-02 03:19:15 +0900324 u32 tx_hi_z, u32 lsb_first, u32 cs_high)
Magnus Damm8051eff2009-11-26 11:10:05 +0000325{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100326 u32 tmp;
Magnus Damm8051eff2009-11-26 11:10:05 +0000327 int edge;
328
329 /*
Markus Pietreke8708ef2010-02-02 11:29:15 +0900330 * CPOL CPHA TSCKIZ RSCKIZ TEDG REDG
331 * 0 0 10 10 1 1
332 * 0 1 10 10 0 0
333 * 1 0 11 11 0 0
334 * 1 1 11 11 1 1
Magnus Damm8051eff2009-11-26 11:10:05 +0000335 */
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100336 tmp = MDR1_SYNCMD_SPI | 1 << MDR1_FLD_SHIFT | MDR1_XXSTP;
337 tmp |= !cs_high << MDR1_SYNCAC_SHIFT;
338 tmp |= lsb_first << MDR1_BITLSB_SHIFT;
Yoshihiro Shimoda31106282014-12-19 17:15:53 +0900339 tmp |= sh_msiof_spi_get_dtdl_and_syncdl(p);
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100340 sh_msiof_write(p, TMDR1, tmp | MDR1_TRMD | TMDR1_PCON);
Geert Uytterhoevena6802cc2016-06-22 14:50:03 +0200341 if (p->master->flags & SPI_MASTER_MUST_TX) {
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +0100342 /* These bits are reserved if RX needs TX */
343 tmp &= ~0x0000ffff;
344 }
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100345 sh_msiof_write(p, RMDR1, tmp);
Magnus Damm8051eff2009-11-26 11:10:05 +0000346
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100347 tmp = 0;
348 tmp |= CTR_TSCKIZ_SCK | cpol << CTR_TSCKIZ_POL_SHIFT;
349 tmp |= CTR_RSCKIZ_SCK | cpol << CTR_RSCKIZ_POL_SHIFT;
Magnus Damm8051eff2009-11-26 11:10:05 +0000350
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100351 edge = cpol ^ !cpha;
Magnus Damm8051eff2009-11-26 11:10:05 +0000352
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100353 tmp |= edge << CTR_TEDG_SHIFT;
354 tmp |= edge << CTR_REDG_SHIFT;
355 tmp |= tx_hi_z ? CTR_TXDIZ_HIZ : CTR_TXDIZ_LOW;
Magnus Damm8051eff2009-11-26 11:10:05 +0000356 sh_msiof_write(p, CTR, tmp);
357}
358
359static void sh_msiof_spi_set_mode_regs(struct sh_msiof_spi_priv *p,
360 const void *tx_buf, void *rx_buf,
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100361 u32 bits, u32 words)
Magnus Damm8051eff2009-11-26 11:10:05 +0000362{
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100363 u32 dr2 = MDR2_BITLEN1(bits) | MDR2_WDLEN1(words);
Magnus Damm8051eff2009-11-26 11:10:05 +0000364
Geert Uytterhoevena6802cc2016-06-22 14:50:03 +0200365 if (tx_buf || (p->master->flags & SPI_MASTER_MUST_TX))
Magnus Damm8051eff2009-11-26 11:10:05 +0000366 sh_msiof_write(p, TMDR2, dr2);
367 else
Geert Uytterhoeven01cfef52014-02-20 15:43:03 +0100368 sh_msiof_write(p, TMDR2, dr2 | MDR2_GRPMASK1);
Magnus Damm8051eff2009-11-26 11:10:05 +0000369
370 if (rx_buf)
371 sh_msiof_write(p, RMDR2, dr2);
Magnus Damm8051eff2009-11-26 11:10:05 +0000372}
373
374static void sh_msiof_reset_str(struct sh_msiof_spi_priv *p)
375{
Hiromitsu Yamasakib6581ea2018-09-05 10:49:37 +0200376 sh_msiof_write(p, STR,
377 sh_msiof_read(p, STR) & ~(STR_TDREQ | STR_RDREQ));
Magnus Damm8051eff2009-11-26 11:10:05 +0000378}
379
380static void sh_msiof_spi_write_fifo_8(struct sh_msiof_spi_priv *p,
381 const void *tx_buf, int words, int fs)
382{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100383 const u8 *buf_8 = tx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000384 int k;
385
386 for (k = 0; k < words; k++)
387 sh_msiof_write(p, TFDR, buf_8[k] << fs);
388}
389
390static void sh_msiof_spi_write_fifo_16(struct sh_msiof_spi_priv *p,
391 const void *tx_buf, int words, int fs)
392{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100393 const u16 *buf_16 = tx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000394 int k;
395
396 for (k = 0; k < words; k++)
397 sh_msiof_write(p, TFDR, buf_16[k] << fs);
398}
399
400static void sh_msiof_spi_write_fifo_16u(struct sh_msiof_spi_priv *p,
401 const void *tx_buf, int words, int fs)
402{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100403 const u16 *buf_16 = tx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000404 int k;
405
406 for (k = 0; k < words; k++)
407 sh_msiof_write(p, TFDR, get_unaligned(&buf_16[k]) << fs);
408}
409
410static void sh_msiof_spi_write_fifo_32(struct sh_msiof_spi_priv *p,
411 const void *tx_buf, int words, int fs)
412{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100413 const u32 *buf_32 = tx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000414 int k;
415
416 for (k = 0; k < words; k++)
417 sh_msiof_write(p, TFDR, buf_32[k] << fs);
418}
419
420static void sh_msiof_spi_write_fifo_32u(struct sh_msiof_spi_priv *p,
421 const void *tx_buf, int words, int fs)
422{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100423 const u32 *buf_32 = tx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000424 int k;
425
426 for (k = 0; k < words; k++)
427 sh_msiof_write(p, TFDR, get_unaligned(&buf_32[k]) << fs);
428}
429
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100430static void sh_msiof_spi_write_fifo_s32(struct sh_msiof_spi_priv *p,
431 const void *tx_buf, int words, int fs)
432{
433 const u32 *buf_32 = tx_buf;
434 int k;
435
436 for (k = 0; k < words; k++)
437 sh_msiof_write(p, TFDR, swab32(buf_32[k] << fs));
438}
439
440static void sh_msiof_spi_write_fifo_s32u(struct sh_msiof_spi_priv *p,
441 const void *tx_buf, int words, int fs)
442{
443 const u32 *buf_32 = tx_buf;
444 int k;
445
446 for (k = 0; k < words; k++)
447 sh_msiof_write(p, TFDR, swab32(get_unaligned(&buf_32[k]) << fs));
448}
449
Magnus Damm8051eff2009-11-26 11:10:05 +0000450static void sh_msiof_spi_read_fifo_8(struct sh_msiof_spi_priv *p,
451 void *rx_buf, int words, int fs)
452{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100453 u8 *buf_8 = rx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000454 int k;
455
456 for (k = 0; k < words; k++)
457 buf_8[k] = sh_msiof_read(p, RFDR) >> fs;
458}
459
460static void sh_msiof_spi_read_fifo_16(struct sh_msiof_spi_priv *p,
461 void *rx_buf, int words, int fs)
462{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100463 u16 *buf_16 = rx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000464 int k;
465
466 for (k = 0; k < words; k++)
467 buf_16[k] = sh_msiof_read(p, RFDR) >> fs;
468}
469
470static void sh_msiof_spi_read_fifo_16u(struct sh_msiof_spi_priv *p,
471 void *rx_buf, int words, int fs)
472{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100473 u16 *buf_16 = rx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000474 int k;
475
476 for (k = 0; k < words; k++)
477 put_unaligned(sh_msiof_read(p, RFDR) >> fs, &buf_16[k]);
478}
479
480static void sh_msiof_spi_read_fifo_32(struct sh_msiof_spi_priv *p,
481 void *rx_buf, int words, int fs)
482{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100483 u32 *buf_32 = rx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000484 int k;
485
486 for (k = 0; k < words; k++)
487 buf_32[k] = sh_msiof_read(p, RFDR) >> fs;
488}
489
490static void sh_msiof_spi_read_fifo_32u(struct sh_msiof_spi_priv *p,
491 void *rx_buf, int words, int fs)
492{
Guennadi Liakhovetskie2dbf5e2011-01-21 16:56:37 +0100493 u32 *buf_32 = rx_buf;
Magnus Damm8051eff2009-11-26 11:10:05 +0000494 int k;
495
496 for (k = 0; k < words; k++)
497 put_unaligned(sh_msiof_read(p, RFDR) >> fs, &buf_32[k]);
498}
499
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100500static void sh_msiof_spi_read_fifo_s32(struct sh_msiof_spi_priv *p,
501 void *rx_buf, int words, int fs)
502{
503 u32 *buf_32 = rx_buf;
504 int k;
505
506 for (k = 0; k < words; k++)
507 buf_32[k] = swab32(sh_msiof_read(p, RFDR) >> fs);
508}
509
510static void sh_msiof_spi_read_fifo_s32u(struct sh_msiof_spi_priv *p,
511 void *rx_buf, int words, int fs)
512{
513 u32 *buf_32 = rx_buf;
514 int k;
515
516 for (k = 0; k < words; k++)
517 put_unaligned(swab32(sh_msiof_read(p, RFDR) >> fs), &buf_32[k]);
518}
519
Geert Uytterhoeven8d195342014-02-20 15:43:04 +0100520static int sh_msiof_spi_setup(struct spi_device *spi)
Magnus Damm8051eff2009-11-26 11:10:05 +0000521{
Geert Uytterhoeven8d195342014-02-20 15:43:04 +0100522 struct device_node *np = spi->master->dev.of_node;
Magnus Damm8051eff2009-11-26 11:10:05 +0000523 struct sh_msiof_spi_priv *p = spi_master_get_devdata(spi->master);
Magnus Damm8051eff2009-11-26 11:10:05 +0000524
Hisashi Nakamura015760562014-12-15 23:01:11 +0900525 pm_runtime_get_sync(&p->pdev->dev);
526
Geert Uytterhoeven8d195342014-02-20 15:43:04 +0100527 if (!np) {
528 /*
529 * Use spi->controller_data for CS (same strategy as spi_gpio),
530 * if any. otherwise let HW control CS
531 */
532 spi->cs_gpio = (uintptr_t)spi->controller_data;
Magnus Damm8051eff2009-11-26 11:10:05 +0000533 }
534
Geert Uytterhoevenc833ff72014-02-25 11:21:11 +0100535 /* Configure pins before deasserting CS */
536 sh_msiof_spi_set_pin_regs(p, !!(spi->mode & SPI_CPOL),
537 !!(spi->mode & SPI_CPHA),
538 !!(spi->mode & SPI_3WIRE),
539 !!(spi->mode & SPI_LSB_FIRST),
540 !!(spi->mode & SPI_CS_HIGH));
Magnus Damm8051eff2009-11-26 11:10:05 +0000541
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +0100542 if (spi->cs_gpio >= 0)
543 gpio_set_value(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
544
Hisashi Nakamura015760562014-12-15 23:01:11 +0900545
Geert Uytterhoevenc8935ef2015-01-07 16:37:25 +0100546 pm_runtime_put(&p->pdev->dev);
Hisashi Nakamura015760562014-12-15 23:01:11 +0900547
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +0100548 return 0;
Geert Uytterhoeven8d195342014-02-20 15:43:04 +0100549}
550
Geert Uytterhoevenc833ff72014-02-25 11:21:11 +0100551static int sh_msiof_prepare_message(struct spi_master *master,
552 struct spi_message *msg)
553{
554 struct sh_msiof_spi_priv *p = spi_master_get_devdata(master);
555 const struct spi_device *spi = msg->spi;
556
Geert Uytterhoevenc833ff72014-02-25 11:21:11 +0100557 /* Configure pins before asserting CS */
558 sh_msiof_spi_set_pin_regs(p, !!(spi->mode & SPI_CPOL),
559 !!(spi->mode & SPI_CPHA),
560 !!(spi->mode & SPI_3WIRE),
561 !!(spi->mode & SPI_LSB_FIRST),
562 !!(spi->mode & SPI_CS_HIGH));
563 return 0;
Magnus Damm8051eff2009-11-26 11:10:05 +0000564}
565
Geert Uytterhoeven76c02e72014-06-20 12:16:17 +0200566static int sh_msiof_spi_start(struct sh_msiof_spi_priv *p, void *rx_buf)
567{
568 int ret;
569
570 /* setup clock and rx/tx signals */
571 ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TSCKE);
572 if (rx_buf && !ret)
573 ret = sh_msiof_modify_ctr_wait(p, 0, CTR_RXE);
574 if (!ret)
575 ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TXE);
576
577 /* start by setting frame bit */
578 if (!ret)
579 ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TFSE);
580
581 return ret;
582}
583
584static int sh_msiof_spi_stop(struct sh_msiof_spi_priv *p, void *rx_buf)
585{
586 int ret;
587
588 /* shut down frame, rx/tx and clock signals */
589 ret = sh_msiof_modify_ctr_wait(p, CTR_TFSE, 0);
590 if (!ret)
591 ret = sh_msiof_modify_ctr_wait(p, CTR_TXE, 0);
592 if (rx_buf && !ret)
593 ret = sh_msiof_modify_ctr_wait(p, CTR_RXE, 0);
594 if (!ret)
595 ret = sh_msiof_modify_ctr_wait(p, CTR_TSCKE, 0);
596
597 return ret;
598}
599
Magnus Damm8051eff2009-11-26 11:10:05 +0000600static int sh_msiof_spi_txrx_once(struct sh_msiof_spi_priv *p,
601 void (*tx_fifo)(struct sh_msiof_spi_priv *,
602 const void *, int, int),
603 void (*rx_fifo)(struct sh_msiof_spi_priv *,
604 void *, int, int),
605 const void *tx_buf, void *rx_buf,
606 int words, int bits)
607{
608 int fifo_shift;
609 int ret;
610
611 /* limit maximum word transfer to rx/tx fifo size */
612 if (tx_buf)
613 words = min_t(int, words, p->tx_fifo_size);
614 if (rx_buf)
615 words = min_t(int, words, p->rx_fifo_size);
616
617 /* the fifo contents need shifting */
618 fifo_shift = 32 - bits;
619
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200620 /* default FIFO watermarks for PIO */
621 sh_msiof_write(p, FCTR, 0);
622
Magnus Damm8051eff2009-11-26 11:10:05 +0000623 /* setup msiof transfer mode registers */
624 sh_msiof_spi_set_mode_regs(p, tx_buf, rx_buf, bits, words);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200625 sh_msiof_write(p, IER, IER_TEOFE | IER_REOFE);
Magnus Damm8051eff2009-11-26 11:10:05 +0000626
627 /* write tx fifo */
628 if (tx_buf)
629 tx_fifo(p, tx_buf, words, fifo_shift);
630
Wolfram Sang16735d02013-11-14 14:32:02 -0800631 reinit_completion(&p->done);
Geert Uytterhoeven76c02e72014-06-20 12:16:17 +0200632
633 ret = sh_msiof_spi_start(p, rx_buf);
Magnus Damm8051eff2009-11-26 11:10:05 +0000634 if (ret) {
635 dev_err(&p->pdev->dev, "failed to start hardware\n");
Geert Uytterhoeven75b82e22014-06-20 12:16:18 +0200636 goto stop_ier;
Magnus Damm8051eff2009-11-26 11:10:05 +0000637 }
638
639 /* wait for tx fifo to be emptied / rx fifo to be filled */
Nicholas Mc Guire19f0ad02015-02-02 03:30:34 -0500640 if (!wait_for_completion_timeout(&p->done, HZ)) {
Geert Uytterhoeven75b82e22014-06-20 12:16:18 +0200641 dev_err(&p->pdev->dev, "PIO timeout\n");
642 ret = -ETIMEDOUT;
643 goto stop_reset;
644 }
Magnus Damm8051eff2009-11-26 11:10:05 +0000645
646 /* read rx fifo */
647 if (rx_buf)
648 rx_fifo(p, rx_buf, words, fifo_shift);
649
650 /* clear status bits */
651 sh_msiof_reset_str(p);
652
Geert Uytterhoeven76c02e72014-06-20 12:16:17 +0200653 ret = sh_msiof_spi_stop(p, rx_buf);
Magnus Damm8051eff2009-11-26 11:10:05 +0000654 if (ret) {
655 dev_err(&p->pdev->dev, "failed to shut down hardware\n");
Geert Uytterhoeven75b82e22014-06-20 12:16:18 +0200656 return ret;
Magnus Damm8051eff2009-11-26 11:10:05 +0000657 }
658
659 return words;
660
Geert Uytterhoeven75b82e22014-06-20 12:16:18 +0200661stop_reset:
662 sh_msiof_reset_str(p);
663 sh_msiof_spi_stop(p, rx_buf);
664stop_ier:
Magnus Damm8051eff2009-11-26 11:10:05 +0000665 sh_msiof_write(p, IER, 0);
666 return ret;
667}
668
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200669static void sh_msiof_dma_complete(void *arg)
670{
671 struct sh_msiof_spi_priv *p = arg;
672
673 sh_msiof_write(p, IER, 0);
674 complete(&p->done);
675}
676
677static int sh_msiof_dma_once(struct sh_msiof_spi_priv *p, const void *tx,
678 void *rx, unsigned int len)
679{
680 u32 ier_bits = 0;
681 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
682 dma_cookie_t cookie;
683 int ret;
684
Geert Uytterhoeven3e81b592014-08-06 14:59:03 +0200685 /* First prepare and submit the DMA request(s), as this may fail */
686 if (rx) {
687 ier_bits |= IER_RDREQE | IER_RDMAE;
688 desc_rx = dmaengine_prep_slave_single(p->master->dma_rx,
689 p->rx_dma_addr, len, DMA_FROM_DEVICE,
690 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Geert Uytterhoevena5e7c712014-08-07 14:07:42 +0200691 if (!desc_rx)
692 return -EAGAIN;
Geert Uytterhoeven3e81b592014-08-06 14:59:03 +0200693
694 desc_rx->callback = sh_msiof_dma_complete;
695 desc_rx->callback_param = p;
696 cookie = dmaengine_submit(desc_rx);
Geert Uytterhoevena5e7c712014-08-07 14:07:42 +0200697 if (dma_submit_error(cookie))
698 return cookie;
Geert Uytterhoeven3e81b592014-08-06 14:59:03 +0200699 }
700
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200701 if (tx) {
702 ier_bits |= IER_TDREQE | IER_TDMAE;
Geert Uytterhoeven5dabcf22014-07-11 17:56:22 +0200703 dma_sync_single_for_device(p->master->dma_tx->device->dev,
704 p->tx_dma_addr, len, DMA_TO_DEVICE);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200705 desc_tx = dmaengine_prep_slave_single(p->master->dma_tx,
706 p->tx_dma_addr, len, DMA_TO_DEVICE,
707 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Geert Uytterhoeven3e81b592014-08-06 14:59:03 +0200708 if (!desc_tx) {
709 ret = -EAGAIN;
710 goto no_dma_tx;
711 }
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200712
Geert Uytterhoeven3e81b592014-08-06 14:59:03 +0200713 if (rx) {
714 /* No callback */
715 desc_tx->callback = NULL;
716 } else {
717 desc_tx->callback = sh_msiof_dma_complete;
718 desc_tx->callback_param = p;
719 }
720 cookie = dmaengine_submit(desc_tx);
721 if (dma_submit_error(cookie)) {
722 ret = cookie;
723 goto no_dma_tx;
724 }
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200725 }
Geert Uytterhoeven279d2372014-07-09 12:26:23 +0200726
727 /* 1 stage FIFO watermarks for DMA */
728 sh_msiof_write(p, FCTR, FCTR_TFWM_1 | FCTR_RFWM_1);
729
730 /* setup msiof transfer mode registers (32-bit words) */
731 sh_msiof_spi_set_mode_regs(p, tx, rx, 32, len / 4);
732
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200733 sh_msiof_write(p, IER, ier_bits);
734
735 reinit_completion(&p->done);
736
Geert Uytterhoeven3e81b592014-08-06 14:59:03 +0200737 /* Now start DMA */
Geert Uytterhoeven3e81b592014-08-06 14:59:03 +0200738 if (rx)
Geert Uytterhoeven7a9f9572014-08-07 14:07:43 +0200739 dma_async_issue_pending(p->master->dma_rx);
740 if (tx)
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200741 dma_async_issue_pending(p->master->dma_tx);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200742
743 ret = sh_msiof_spi_start(p, rx);
744 if (ret) {
745 dev_err(&p->pdev->dev, "failed to start hardware\n");
Geert Uytterhoeven3e81b592014-08-06 14:59:03 +0200746 goto stop_dma;
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200747 }
748
749 /* wait for tx fifo to be emptied / rx fifo to be filled */
Nicholas Mc Guire19f0ad02015-02-02 03:30:34 -0500750 if (!wait_for_completion_timeout(&p->done, HZ)) {
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200751 dev_err(&p->pdev->dev, "DMA timeout\n");
752 ret = -ETIMEDOUT;
753 goto stop_reset;
754 }
755
756 /* clear status bits */
757 sh_msiof_reset_str(p);
758
759 ret = sh_msiof_spi_stop(p, rx);
760 if (ret) {
761 dev_err(&p->pdev->dev, "failed to shut down hardware\n");
762 return ret;
763 }
764
765 if (rx)
Geert Uytterhoeven5dabcf22014-07-11 17:56:22 +0200766 dma_sync_single_for_cpu(p->master->dma_rx->device->dev,
767 p->rx_dma_addr, len,
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200768 DMA_FROM_DEVICE);
769
770 return 0;
771
772stop_reset:
773 sh_msiof_reset_str(p);
774 sh_msiof_spi_stop(p, rx);
Geert Uytterhoeven3e81b592014-08-06 14:59:03 +0200775stop_dma:
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200776 if (tx)
777 dmaengine_terminate_all(p->master->dma_tx);
Geert Uytterhoeven3e81b592014-08-06 14:59:03 +0200778no_dma_tx:
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200779 if (rx)
780 dmaengine_terminate_all(p->master->dma_rx);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200781 sh_msiof_write(p, IER, 0);
782 return ret;
783}
784
785static void copy_bswap32(u32 *dst, const u32 *src, unsigned int words)
786{
787 /* src or dst can be unaligned, but not both */
788 if ((unsigned long)src & 3) {
789 while (words--) {
790 *dst++ = swab32(get_unaligned(src));
791 src++;
792 }
793 } else if ((unsigned long)dst & 3) {
794 while (words--) {
795 put_unaligned(swab32(*src++), dst);
796 dst++;
797 }
798 } else {
799 while (words--)
800 *dst++ = swab32(*src++);
801 }
802}
803
804static void copy_wswap32(u32 *dst, const u32 *src, unsigned int words)
805{
806 /* src or dst can be unaligned, but not both */
807 if ((unsigned long)src & 3) {
808 while (words--) {
809 *dst++ = swahw32(get_unaligned(src));
810 src++;
811 }
812 } else if ((unsigned long)dst & 3) {
813 while (words--) {
814 put_unaligned(swahw32(*src++), dst);
815 dst++;
816 }
817 } else {
818 while (words--)
819 *dst++ = swahw32(*src++);
820 }
821}
822
823static void copy_plain32(u32 *dst, const u32 *src, unsigned int words)
824{
825 memcpy(dst, src, words * 4);
826}
827
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +0100828static int sh_msiof_transfer_one(struct spi_master *master,
829 struct spi_device *spi,
830 struct spi_transfer *t)
Magnus Damm8051eff2009-11-26 11:10:05 +0000831{
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +0100832 struct sh_msiof_spi_priv *p = spi_master_get_devdata(master);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200833 void (*copy32)(u32 *, const u32 *, unsigned int);
Magnus Damm8051eff2009-11-26 11:10:05 +0000834 void (*tx_fifo)(struct sh_msiof_spi_priv *, const void *, int, int);
835 void (*rx_fifo)(struct sh_msiof_spi_priv *, void *, int, int);
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200836 const void *tx_buf = t->tx_buf;
837 void *rx_buf = t->rx_buf;
838 unsigned int len = t->len;
839 unsigned int bits = t->bits_per_word;
840 unsigned int bytes_per_word;
841 unsigned int words;
Magnus Damm8051eff2009-11-26 11:10:05 +0000842 int n;
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100843 bool swab;
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200844 int ret;
Magnus Damm8051eff2009-11-26 11:10:05 +0000845
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200846 /* setup clocks (clock already enabled in chipselect()) */
847 sh_msiof_spi_set_clk_regs(p, clk_get_rate(p->clk), t->speed_hz);
848
849 while (master->dma_tx && len > 15) {
850 /*
851 * DMA supports 32-bit words only, hence pack 8-bit and 16-bit
852 * words, with byte resp. word swapping.
853 */
Koji Matsuokafe78d0b2015-06-15 02:25:05 +0900854 unsigned int l = 0;
855
856 if (tx_buf)
857 l = min(len, p->tx_fifo_size * 4);
858 if (rx_buf)
859 l = min(len, p->rx_fifo_size * 4);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200860
861 if (bits <= 8) {
862 if (l & 3)
863 break;
864 copy32 = copy_bswap32;
865 } else if (bits <= 16) {
Hiromitsu Yamasakib3d7cc52017-11-02 10:32:36 +0100866 if (l & 3)
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200867 break;
868 copy32 = copy_wswap32;
869 } else {
870 copy32 = copy_plain32;
871 }
872
873 if (tx_buf)
874 copy32(p->tx_dma_page, tx_buf, l / 4);
875
876 ret = sh_msiof_dma_once(p, tx_buf, rx_buf, l);
Geert Uytterhoeven279d2372014-07-09 12:26:23 +0200877 if (ret == -EAGAIN) {
878 pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
879 dev_driver_string(&p->pdev->dev),
880 dev_name(&p->pdev->dev));
881 break;
882 }
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +0200883 if (ret)
884 return ret;
885
886 if (rx_buf) {
887 copy32(rx_buf, p->rx_dma_page, l / 4);
888 rx_buf += l;
889 }
890 if (tx_buf)
891 tx_buf += l;
892
893 len -= l;
894 if (!len)
895 return 0;
896 }
Magnus Damm8051eff2009-11-26 11:10:05 +0000897
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200898 if (bits <= 8 && len > 15 && !(len & 3)) {
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100899 bits = 32;
900 swab = true;
901 } else {
902 swab = false;
903 }
904
Magnus Damm8051eff2009-11-26 11:10:05 +0000905 /* setup bytes per word and fifo read/write functions */
906 if (bits <= 8) {
907 bytes_per_word = 1;
908 tx_fifo = sh_msiof_spi_write_fifo_8;
909 rx_fifo = sh_msiof_spi_read_fifo_8;
910 } else if (bits <= 16) {
911 bytes_per_word = 2;
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200912 if ((unsigned long)tx_buf & 0x01)
Magnus Damm8051eff2009-11-26 11:10:05 +0000913 tx_fifo = sh_msiof_spi_write_fifo_16u;
914 else
915 tx_fifo = sh_msiof_spi_write_fifo_16;
916
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200917 if ((unsigned long)rx_buf & 0x01)
Magnus Damm8051eff2009-11-26 11:10:05 +0000918 rx_fifo = sh_msiof_spi_read_fifo_16u;
919 else
920 rx_fifo = sh_msiof_spi_read_fifo_16;
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100921 } else if (swab) {
922 bytes_per_word = 4;
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200923 if ((unsigned long)tx_buf & 0x03)
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100924 tx_fifo = sh_msiof_spi_write_fifo_s32u;
925 else
926 tx_fifo = sh_msiof_spi_write_fifo_s32;
927
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200928 if ((unsigned long)rx_buf & 0x03)
Guennadi Liakhovetski9dabb3f2011-01-21 16:56:42 +0100929 rx_fifo = sh_msiof_spi_read_fifo_s32u;
930 else
931 rx_fifo = sh_msiof_spi_read_fifo_s32;
Magnus Damm8051eff2009-11-26 11:10:05 +0000932 } else {
933 bytes_per_word = 4;
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200934 if ((unsigned long)tx_buf & 0x03)
Magnus Damm8051eff2009-11-26 11:10:05 +0000935 tx_fifo = sh_msiof_spi_write_fifo_32u;
936 else
937 tx_fifo = sh_msiof_spi_write_fifo_32;
938
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200939 if ((unsigned long)rx_buf & 0x03)
Magnus Damm8051eff2009-11-26 11:10:05 +0000940 rx_fifo = sh_msiof_spi_read_fifo_32u;
941 else
942 rx_fifo = sh_msiof_spi_read_fifo_32;
943 }
944
Magnus Damm8051eff2009-11-26 11:10:05 +0000945 /* transfer in fifo sized chunks */
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200946 words = len / bytes_per_word;
Magnus Damm8051eff2009-11-26 11:10:05 +0000947
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200948 while (words > 0) {
949 n = sh_msiof_spi_txrx_once(p, tx_fifo, rx_fifo, tx_buf, rx_buf,
Magnus Damm8051eff2009-11-26 11:10:05 +0000950 words, bits);
951 if (n < 0)
Geert Uytterhoeven75b82e22014-06-20 12:16:18 +0200952 return n;
Magnus Damm8051eff2009-11-26 11:10:05 +0000953
Geert Uytterhoeven0312d592014-06-20 12:16:19 +0200954 if (tx_buf)
955 tx_buf += n * bytes_per_word;
956 if (rx_buf)
957 rx_buf += n * bytes_per_word;
Magnus Damm8051eff2009-11-26 11:10:05 +0000958 words -= n;
959 }
960
Magnus Damm8051eff2009-11-26 11:10:05 +0000961 return 0;
962}
963
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +0100964static const struct sh_msiof_chipdata sh_data = {
965 .tx_fifo_size = 64,
966 .rx_fifo_size = 64,
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +0100967 .master_flags = 0,
968};
969
970static const struct sh_msiof_chipdata r8a779x_data = {
971 .tx_fifo_size = 64,
Koji Matsuokafe78d0b2015-06-15 02:25:05 +0900972 .rx_fifo_size = 64,
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +0100973 .master_flags = SPI_MASTER_MUST_TX,
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +0100974};
975
976static const struct of_device_id sh_msiof_match[] = {
977 { .compatible = "renesas,sh-msiof", .data = &sh_data },
978 { .compatible = "renesas,sh-mobile-msiof", .data = &sh_data },
Geert Uytterhoevenbeb74bb2014-02-25 11:21:10 +0100979 { .compatible = "renesas,msiof-r8a7790", .data = &r8a779x_data },
980 { .compatible = "renesas,msiof-r8a7791", .data = &r8a779x_data },
Geert Uytterhoevene221cc92014-08-28 10:11:03 +0200981 { .compatible = "renesas,msiof-r8a7792", .data = &r8a779x_data },
982 { .compatible = "renesas,msiof-r8a7793", .data = &r8a779x_data },
983 { .compatible = "renesas,msiof-r8a7794", .data = &r8a779x_data },
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +0100984 {},
985};
986MODULE_DEVICE_TABLE(of, sh_msiof_match);
987
Bastian Hechtcf9c86e2012-12-12 12:54:48 +0100988#ifdef CONFIG_OF
989static struct sh_msiof_spi_info *sh_msiof_spi_parse_dt(struct device *dev)
990{
991 struct sh_msiof_spi_info *info;
992 struct device_node *np = dev->of_node;
Geert Uytterhoeven32d3b2d2014-02-25 11:21:08 +0100993 u32 num_cs = 1;
Bastian Hechtcf9c86e2012-12-12 12:54:48 +0100994
995 info = devm_kzalloc(dev, sizeof(struct sh_msiof_spi_info), GFP_KERNEL);
Jingoo Han1e8231b2014-04-29 17:21:25 +0900996 if (!info)
Bastian Hechtcf9c86e2012-12-12 12:54:48 +0100997 return NULL;
Bastian Hechtcf9c86e2012-12-12 12:54:48 +0100998
999 /* Parse the MSIOF properties */
1000 of_property_read_u32(np, "num-cs", &num_cs);
1001 of_property_read_u32(np, "renesas,tx-fifo-size",
1002 &info->tx_fifo_override);
1003 of_property_read_u32(np, "renesas,rx-fifo-size",
1004 &info->rx_fifo_override);
Yoshihiro Shimoda31106282014-12-19 17:15:53 +09001005 of_property_read_u32(np, "renesas,dtdl", &info->dtdl);
1006 of_property_read_u32(np, "renesas,syncdl", &info->syncdl);
Bastian Hechtcf9c86e2012-12-12 12:54:48 +01001007
1008 info->num_chipselect = num_cs;
1009
1010 return info;
1011}
1012#else
1013static struct sh_msiof_spi_info *sh_msiof_spi_parse_dt(struct device *dev)
1014{
1015 return NULL;
1016}
1017#endif
1018
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001019static struct dma_chan *sh_msiof_request_dma_chan(struct device *dev,
1020 enum dma_transfer_direction dir, unsigned int id, dma_addr_t port_addr)
1021{
1022 dma_cap_mask_t mask;
1023 struct dma_chan *chan;
1024 struct dma_slave_config cfg;
1025 int ret;
1026
1027 dma_cap_zero(mask);
1028 dma_cap_set(DMA_SLAVE, mask);
1029
Geert Uytterhoevena6be4de2014-08-06 14:59:05 +02001030 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1031 (void *)(unsigned long)id, dev,
1032 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001033 if (!chan) {
Geert Uytterhoevena6be4de2014-08-06 14:59:05 +02001034 dev_warn(dev, "dma_request_slave_channel_compat failed\n");
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001035 return NULL;
1036 }
1037
1038 memset(&cfg, 0, sizeof(cfg));
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001039 cfg.direction = dir;
Geert Uytterhoeven52fba2b2014-08-06 14:59:04 +02001040 if (dir == DMA_MEM_TO_DEV) {
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001041 cfg.dst_addr = port_addr;
Geert Uytterhoeven52fba2b2014-08-06 14:59:04 +02001042 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1043 } else {
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001044 cfg.src_addr = port_addr;
Geert Uytterhoeven52fba2b2014-08-06 14:59:04 +02001045 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1046 }
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001047
1048 ret = dmaengine_slave_config(chan, &cfg);
1049 if (ret) {
1050 dev_warn(dev, "dmaengine_slave_config failed %d\n", ret);
1051 dma_release_channel(chan);
1052 return NULL;
1053 }
1054
1055 return chan;
1056}
1057
1058static int sh_msiof_request_dma(struct sh_msiof_spi_priv *p)
1059{
1060 struct platform_device *pdev = p->pdev;
1061 struct device *dev = &pdev->dev;
1062 const struct sh_msiof_spi_info *info = dev_get_platdata(dev);
Geert Uytterhoevena6be4de2014-08-06 14:59:05 +02001063 unsigned int dma_tx_id, dma_rx_id;
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001064 const struct resource *res;
1065 struct spi_master *master;
Geert Uytterhoeven5dabcf22014-07-11 17:56:22 +02001066 struct device *tx_dev, *rx_dev;
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001067
Geert Uytterhoevena6be4de2014-08-06 14:59:05 +02001068 if (dev->of_node) {
1069 /* In the OF case we will get the slave IDs from the DT */
1070 dma_tx_id = 0;
1071 dma_rx_id = 0;
1072 } else if (info && info->dma_tx_id && info->dma_rx_id) {
1073 dma_tx_id = info->dma_tx_id;
1074 dma_rx_id = info->dma_rx_id;
1075 } else {
1076 /* The driver assumes no error */
1077 return 0;
1078 }
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001079
1080 /* The DMA engine uses the second register set, if present */
1081 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1082 if (!res)
1083 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1084
1085 master = p->master;
1086 master->dma_tx = sh_msiof_request_dma_chan(dev, DMA_MEM_TO_DEV,
Geert Uytterhoevena6be4de2014-08-06 14:59:05 +02001087 dma_tx_id,
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001088 res->start + TFDR);
1089 if (!master->dma_tx)
1090 return -ENODEV;
1091
1092 master->dma_rx = sh_msiof_request_dma_chan(dev, DMA_DEV_TO_MEM,
Geert Uytterhoevena6be4de2014-08-06 14:59:05 +02001093 dma_rx_id,
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001094 res->start + RFDR);
1095 if (!master->dma_rx)
1096 goto free_tx_chan;
1097
1098 p->tx_dma_page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
1099 if (!p->tx_dma_page)
1100 goto free_rx_chan;
1101
1102 p->rx_dma_page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
1103 if (!p->rx_dma_page)
1104 goto free_tx_page;
1105
Geert Uytterhoeven5dabcf22014-07-11 17:56:22 +02001106 tx_dev = master->dma_tx->device->dev;
1107 p->tx_dma_addr = dma_map_single(tx_dev, p->tx_dma_page, PAGE_SIZE,
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001108 DMA_TO_DEVICE);
Geert Uytterhoeven5dabcf22014-07-11 17:56:22 +02001109 if (dma_mapping_error(tx_dev, p->tx_dma_addr))
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001110 goto free_rx_page;
1111
Geert Uytterhoeven5dabcf22014-07-11 17:56:22 +02001112 rx_dev = master->dma_rx->device->dev;
1113 p->rx_dma_addr = dma_map_single(rx_dev, p->rx_dma_page, PAGE_SIZE,
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001114 DMA_FROM_DEVICE);
Geert Uytterhoeven5dabcf22014-07-11 17:56:22 +02001115 if (dma_mapping_error(rx_dev, p->rx_dma_addr))
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001116 goto unmap_tx_page;
1117
1118 dev_info(dev, "DMA available");
1119 return 0;
1120
1121unmap_tx_page:
Geert Uytterhoeven5dabcf22014-07-11 17:56:22 +02001122 dma_unmap_single(tx_dev, p->tx_dma_addr, PAGE_SIZE, DMA_TO_DEVICE);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001123free_rx_page:
1124 free_page((unsigned long)p->rx_dma_page);
1125free_tx_page:
1126 free_page((unsigned long)p->tx_dma_page);
1127free_rx_chan:
1128 dma_release_channel(master->dma_rx);
1129free_tx_chan:
1130 dma_release_channel(master->dma_tx);
1131 master->dma_tx = NULL;
1132 return -ENODEV;
1133}
1134
1135static void sh_msiof_release_dma(struct sh_msiof_spi_priv *p)
1136{
1137 struct spi_master *master = p->master;
1138 struct device *dev;
1139
1140 if (!master->dma_tx)
1141 return;
1142
1143 dev = &p->pdev->dev;
Geert Uytterhoeven5dabcf22014-07-11 17:56:22 +02001144 dma_unmap_single(master->dma_rx->device->dev, p->rx_dma_addr,
1145 PAGE_SIZE, DMA_FROM_DEVICE);
1146 dma_unmap_single(master->dma_tx->device->dev, p->tx_dma_addr,
1147 PAGE_SIZE, DMA_TO_DEVICE);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001148 free_page((unsigned long)p->rx_dma_page);
1149 free_page((unsigned long)p->tx_dma_page);
1150 dma_release_channel(master->dma_rx);
1151 dma_release_channel(master->dma_tx);
1152}
1153
Magnus Damm8051eff2009-11-26 11:10:05 +00001154static int sh_msiof_spi_probe(struct platform_device *pdev)
1155{
1156 struct resource *r;
1157 struct spi_master *master;
Geert Uytterhoevena6802cc2016-06-22 14:50:03 +02001158 const struct sh_msiof_chipdata *chipdata;
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001159 const struct of_device_id *of_id;
Magnus Damm8051eff2009-11-26 11:10:05 +00001160 struct sh_msiof_spi_priv *p;
Magnus Damm8051eff2009-11-26 11:10:05 +00001161 int i;
1162 int ret;
1163
1164 master = spi_alloc_master(&pdev->dev, sizeof(struct sh_msiof_spi_priv));
1165 if (master == NULL) {
1166 dev_err(&pdev->dev, "failed to allocate spi master\n");
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001167 return -ENOMEM;
Magnus Damm8051eff2009-11-26 11:10:05 +00001168 }
1169
1170 p = spi_master_get_devdata(master);
1171
1172 platform_set_drvdata(pdev, p);
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001173 p->master = master;
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001174
1175 of_id = of_match_device(sh_msiof_match, &pdev->dev);
1176 if (of_id) {
Geert Uytterhoevena6802cc2016-06-22 14:50:03 +02001177 chipdata = of_id->data;
Bastian Hechtcf9c86e2012-12-12 12:54:48 +01001178 p->info = sh_msiof_spi_parse_dt(&pdev->dev);
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001179 } else {
Geert Uytterhoevena6802cc2016-06-22 14:50:03 +02001180 chipdata = (const void *)pdev->id_entry->driver_data;
Jingoo Han8074cf02013-07-30 16:58:59 +09001181 p->info = dev_get_platdata(&pdev->dev);
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001182 }
Bastian Hechtcf9c86e2012-12-12 12:54:48 +01001183
1184 if (!p->info) {
1185 dev_err(&pdev->dev, "failed to obtain device info\n");
1186 ret = -ENXIO;
1187 goto err1;
1188 }
1189
Magnus Damm8051eff2009-11-26 11:10:05 +00001190 init_completion(&p->done);
1191
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001192 p->clk = devm_clk_get(&pdev->dev, NULL);
Magnus Damm8051eff2009-11-26 11:10:05 +00001193 if (IS_ERR(p->clk)) {
Bastian Hecht078b6ea2012-11-07 12:40:04 +01001194 dev_err(&pdev->dev, "cannot get clock\n");
Magnus Damm8051eff2009-11-26 11:10:05 +00001195 ret = PTR_ERR(p->clk);
1196 goto err1;
1197 }
1198
Magnus Damm8051eff2009-11-26 11:10:05 +00001199 i = platform_get_irq(pdev, 0);
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001200 if (i < 0) {
Sergei Shtylyov374de002018-10-12 22:48:22 +03001201 dev_err(&pdev->dev, "cannot get IRQ\n");
1202 ret = i;
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001203 goto err1;
Magnus Damm8051eff2009-11-26 11:10:05 +00001204 }
1205
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001206 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1207 p->mapbase = devm_ioremap_resource(&pdev->dev, r);
1208 if (IS_ERR(p->mapbase)) {
1209 ret = PTR_ERR(p->mapbase);
1210 goto err1;
1211 }
1212
1213 ret = devm_request_irq(&pdev->dev, i, sh_msiof_spi_irq, 0,
1214 dev_name(&pdev->dev), p);
Magnus Damm8051eff2009-11-26 11:10:05 +00001215 if (ret) {
1216 dev_err(&pdev->dev, "unable to request irq\n");
Laurent Pinchartb4dd05d2013-11-28 02:39:42 +01001217 goto err1;
Magnus Damm8051eff2009-11-26 11:10:05 +00001218 }
1219
1220 p->pdev = pdev;
1221 pm_runtime_enable(&pdev->dev);
1222
Magnus Damm8051eff2009-11-26 11:10:05 +00001223 /* Platform data may override FIFO sizes */
Geert Uytterhoevena6802cc2016-06-22 14:50:03 +02001224 p->tx_fifo_size = chipdata->tx_fifo_size;
1225 p->rx_fifo_size = chipdata->rx_fifo_size;
Magnus Damm8051eff2009-11-26 11:10:05 +00001226 if (p->info->tx_fifo_override)
1227 p->tx_fifo_size = p->info->tx_fifo_override;
1228 if (p->info->rx_fifo_override)
1229 p->rx_fifo_size = p->info->rx_fifo_override;
1230
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001231 /* init master code */
Magnus Damm8051eff2009-11-26 11:10:05 +00001232 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1233 master->mode_bits |= SPI_LSB_FIRST | SPI_3WIRE;
Geert Uytterhoevena6802cc2016-06-22 14:50:03 +02001234 master->flags = chipdata->master_flags;
Magnus Damm8051eff2009-11-26 11:10:05 +00001235 master->bus_num = pdev->id;
Geert Uytterhoevenf7c05e82014-02-20 15:43:00 +01001236 master->dev.of_node = pdev->dev.of_node;
Magnus Damm8051eff2009-11-26 11:10:05 +00001237 master->num_chipselect = p->info->num_chipselect;
Geert Uytterhoeven8d195342014-02-20 15:43:04 +01001238 master->setup = sh_msiof_spi_setup;
Geert Uytterhoevenc833ff72014-02-25 11:21:11 +01001239 master->prepare_message = sh_msiof_prepare_message;
Geert Uytterhoeven24162892014-02-25 11:21:12 +01001240 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 32);
Geert Uytterhoevene2a0ba52014-03-11 10:59:11 +01001241 master->auto_runtime_pm = true;
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001242 master->transfer_one = sh_msiof_transfer_one;
Magnus Damm8051eff2009-11-26 11:10:05 +00001243
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001244 ret = sh_msiof_request_dma(p);
1245 if (ret < 0)
1246 dev_warn(&pdev->dev, "DMA not available, using PIO\n");
1247
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001248 ret = devm_spi_register_master(&pdev->dev, master);
1249 if (ret < 0) {
1250 dev_err(&pdev->dev, "spi_register_master error.\n");
1251 goto err2;
1252 }
Magnus Damm8051eff2009-11-26 11:10:05 +00001253
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001254 return 0;
Magnus Damm8051eff2009-11-26 11:10:05 +00001255
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001256 err2:
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001257 sh_msiof_release_dma(p);
Magnus Damm8051eff2009-11-26 11:10:05 +00001258 pm_runtime_disable(&pdev->dev);
Magnus Damm8051eff2009-11-26 11:10:05 +00001259 err1:
1260 spi_master_put(master);
Magnus Damm8051eff2009-11-26 11:10:05 +00001261 return ret;
1262}
1263
1264static int sh_msiof_spi_remove(struct platform_device *pdev)
1265{
Geert Uytterhoevenb0d0ce82014-06-30 12:10:24 +02001266 struct sh_msiof_spi_priv *p = platform_get_drvdata(pdev);
1267
1268 sh_msiof_release_dma(p);
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001269 pm_runtime_disable(&pdev->dev);
Geert Uytterhoeven1bd6363bc02014-02-25 11:21:13 +01001270 return 0;
Magnus Damm8051eff2009-11-26 11:10:05 +00001271}
1272
Krzysztof Kozlowski3789c85202015-05-02 00:44:07 +09001273static const struct platform_device_id spi_driver_ids[] = {
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001274 { "spi_sh_msiof", (kernel_ulong_t)&sh_data },
Bastian Hechtcf9c86e2012-12-12 12:54:48 +01001275 {},
1276};
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001277MODULE_DEVICE_TABLE(platform, spi_driver_ids);
Bastian Hechtcf9c86e2012-12-12 12:54:48 +01001278
Gaku Inami228cc072018-09-05 10:49:36 +02001279#ifdef CONFIG_PM_SLEEP
1280static int sh_msiof_spi_suspend(struct device *dev)
1281{
1282 struct platform_device *pdev = to_platform_device(dev);
1283 struct sh_msiof_spi_priv *p = platform_get_drvdata(pdev);
1284
1285 return spi_master_suspend(p->master);
1286}
1287
1288static int sh_msiof_spi_resume(struct device *dev)
1289{
1290 struct platform_device *pdev = to_platform_device(dev);
1291 struct sh_msiof_spi_priv *p = platform_get_drvdata(pdev);
1292
1293 return spi_master_resume(p->master);
1294}
1295
1296static SIMPLE_DEV_PM_OPS(sh_msiof_spi_pm_ops, sh_msiof_spi_suspend,
1297 sh_msiof_spi_resume);
1298#define DEV_PM_OPS &sh_msiof_spi_pm_ops
1299#else
1300#define DEV_PM_OPS NULL
1301#endif /* CONFIG_PM_SLEEP */
1302
Magnus Damm8051eff2009-11-26 11:10:05 +00001303static struct platform_driver sh_msiof_spi_drv = {
1304 .probe = sh_msiof_spi_probe,
1305 .remove = sh_msiof_spi_remove,
Geert Uytterhoeven50a7e232014-02-25 11:21:09 +01001306 .id_table = spi_driver_ids,
Magnus Damm8051eff2009-11-26 11:10:05 +00001307 .driver = {
1308 .name = "spi_sh_msiof",
Gaku Inami228cc072018-09-05 10:49:36 +02001309 .pm = DEV_PM_OPS,
Sachin Kamat691ee4e2013-03-14 15:31:51 +05301310 .of_match_table = of_match_ptr(sh_msiof_match),
Magnus Damm8051eff2009-11-26 11:10:05 +00001311 },
1312};
Grant Likely940ab882011-10-05 11:29:49 -06001313module_platform_driver(sh_msiof_spi_drv);
Magnus Damm8051eff2009-11-26 11:10:05 +00001314
1315MODULE_DESCRIPTION("SuperH MSIOF SPI Master Interface Driver");
1316MODULE_AUTHOR("Magnus Damm");
1317MODULE_LICENSE("GPL v2");
1318MODULE_ALIAS("platform:spi_sh_msiof");