blob: 08e34b60d762eb2914861f18f5901be335af6227 [file] [log] [blame]
Sujeev Dias8fc26002017-11-29 20:51:40 -08001/* Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
Sujeev Diasdd66ce02016-09-07 11:35:11 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#ifndef __MSM_GPI_H_
14#define __MSM_GPI_H_
15
16struct __packed msm_gpi_tre {
17 u32 dword[4];
18};
19
20enum msm_gpi_tre_type {
21 MSM_GPI_TRE_INVALID = 0x00,
22 MSM_GPI_TRE_NOP = 0x01,
23 MSM_GPI_TRE_DMA_W_BUF = 0x10,
24 MSM_GPI_TRE_DMA_IMMEDIATE = 0x11,
25 MSM_GPI_TRE_DMA_W_SG_LIST = 0x12,
26 MSM_GPI_TRE_GO = 0x20,
27 MSM_GPI_TRE_CONFIG0 = 0x22,
28 MSM_GPI_TRE_CONFIG1 = 0x23,
29 MSM_GPI_TRE_CONFIG2 = 0x24,
30 MSM_GPI_TRE_CONFIG3 = 0x25,
31 MSM_GPI_TRE_LOCK = 0x30,
32 MSM_GPI_TRE_UNLOCK = 0x31,
33};
34
35#define MSM_GPI_TRE_TYPE(tre) ((tre->dword[3] >> 16) & 0xFF)
36
37/* DMA w. Buffer TRE */
Jishnu Prakashf8e846c2017-12-06 15:27:37 +053038#ifdef CONFIG_ARM64
Sujeev Diasdd66ce02016-09-07 11:35:11 -070039#define MSM_GPI_DMA_W_BUFFER_TRE_DWORD0(ptr) ((u32)ptr)
40#define MSM_GPI_DMA_W_BUFFER_TRE_DWORD1(ptr) ((u32)(ptr >> 32))
Jishnu Prakashf8e846c2017-12-06 15:27:37 +053041#else
42#define MSM_GPI_DMA_W_BUFFER_TRE_DWORD0(ptr) (ptr)
43#define MSM_GPI_DMA_W_BUFFER_TRE_DWORD1(ptr) 0
44#endif
45
Sujeev Diasdd66ce02016-09-07 11:35:11 -070046#define MSM_GPI_DMA_W_BUFFER_TRE_DWORD2(length) (length & 0xFFFFFF)
47#define MSM_GPI_DMA_W_BUFFER_TRE_DWORD3(bei, ieot, ieob, ch) ((0x1 << 20) | \
48 (0x0 << 16) | (bei << 10) | (ieot << 9) | (ieob << 8) | ch)
49#define MSM_GPI_DMA_W_BUFFER_TRE_GET_LEN(tre) (tre->dword[2] & 0xFFFFFF)
50#define MSM_GPI_DMA_W_BUFFER_TRE_SET_LEN(tre, length) (tre->dword[2] = \
51 MSM_GPI_DMA_W_BUFFER_TRE_DWORD2(length))
52
53/* DMA Immediate TRE */
54#define MSM_GPI_DMA_IMMEDIATE_TRE_DWORD0(d3, d2, d1, d0) ((d3 << 24) | \
55 (d2 << 16) | (d1 << 8) | (d0))
56#define MSM_GPI_DMA_IMMEDIATE_TRE_DWORD1(d4, d5, d6, d7) ((d7 << 24) | \
57 (d6 << 16) | (d5 << 8) | (d4))
58#define MSM_GPI_DMA_IMMEDIATE_TRE_DWORD2(length) (length & 0xF)
59#define MSM_GPI_DMA_IMMEDIATE_TRE_DWORD3(bei, ieot, ieob, ch) ((0x1 << 20) | \
60 (0x1 << 16) | (bei << 10) | (ieot << 9) | (ieob << 8) | ch)
61#define MSM_GPI_DMA_IMMEDIATE_TRE_GET_LEN(tre) (tre->dword[2] & 0xF)
62
63/* DMA w. Scatter/Gather List TRE */
Jishnu Prakashf8e846c2017-12-06 15:27:37 +053064#ifdef CONFIG_ARM64
Sujeev Diasdd66ce02016-09-07 11:35:11 -070065#define MSM_GPI_SG_LIST_TRE_DWORD0(ptr) ((u32)ptr)
66#define MSM_GPI_SG_LIST_TRE_DWORD1(ptr) ((u32)(ptr >> 32))
Jishnu Prakashf8e846c2017-12-06 15:27:37 +053067#else
68#define MSM_GPI_SG_LIST_TRE_DWORD0(ptr) (ptr)
69#define MSM_GPI_SG_LIST_TRE_DWORD1(ptr) 0
70#endif
Sujeev Diasdd66ce02016-09-07 11:35:11 -070071#define MSM_GPI_SG_LIST_TRE_DWORD2(length) (length & 0xFFFF)
72#define MSM_GPI_SG_LIST_TRE_DWORD3(bei, ieot, ieob, ch) ((0x1 << 20) | \
73 (0x2 << 16) | (bei << 10) | (ieot << 9) | (ieob << 8) | ch)
74
75/* SG Element */
Jishnu Prakashf8e846c2017-12-06 15:27:37 +053076#ifdef CONFIG_ARM64
Sujeev Diasdd66ce02016-09-07 11:35:11 -070077#define MSM_GPI_SG_ELEMENT_DWORD0(ptr) ((u32)ptr)
78#define MSM_GPI_SG_ELEMENT_DWORD1(ptr) ((u32)(ptr >> 32))
Jishnu Prakashf8e846c2017-12-06 15:27:37 +053079#else
80#define MSM_GPI_SG_ELEMENT_DWORD0(ptr) (ptr)
81#define MSM_GPI_SG_ELEMENT_DWORD1(ptr) 0
82#endif
Sujeev Diasdd66ce02016-09-07 11:35:11 -070083#define MSM_GSI_SG_ELEMENT_DWORD2(length) (length & 0xFFFFF)
84#define MSM_GSI_SG_ELEMENT_DWORD3 (0)
85
86/* Config2 TRE */
87#define GPI_CONFIG2_TRE_DWORD0(gr, txp) ((gr << 20) | (txp))
88#define GPI_CONFIG2_TRE_DWORD1(txp) (txp)
89#define GPI_CONFIG2_TRE_DWORD2 (0)
90#define GPI_CONFIG2_TRE_DWORD3(bei, ieot, ieob, ch) ((0x2 << 20) | \
91 (0x4 << 16) | (bei << 10) | (ieot << 9) | (ieob << 8) | ch)
92
93/* Config3 TRE */
94#define GPI_CONFIG3_TRE_DWORD0(rxp) (rxp)
95#define GPI_CONFIG3_TRE_DWORD1(rxp) (rxp)
96#define GPI_CONFIG3_TRE_DWORD2 (0)
97#define GPI_CONFIG3_TRE_DWORD3(bei, ieot, ieob, ch) ((0x2 << 20) | \
98 (0x5 << 16) | (bei << 10) | (ieot << 9) | (ieob << 8) | ch)
99
100/* SPI Go TRE */
101#define MSM_GPI_SPI_GO_TRE_DWORD0(flags, cs, command) ((flags << 24) | \
102 (cs << 8) | command)
103#define MSM_GPI_SPI_GO_TRE_DWORD1 (0)
104#define MSM_GPI_SPI_GO_TRE_DWORD2(rx_len) (rx_len)
105#define MSM_GPI_SPI_GO_TRE_DWORD3(bei, ieot, ieob, ch) ((0x2 << 20) | \
106 (0x0 << 16) | (bei << 10) | (ieot << 9) | (ieob << 8) | ch)
107
108/* SPI Config0 TRE */
109#define MSM_GPI_SPI_CONFIG0_TRE_DWORD0(pack, flags, word_size) ((pack << 24) | \
110 (flags << 8) | word_size)
111#define MSM_GPI_SPI_CONFIG0_TRE_DWORD1(it_del, cs_clk_del, iw_del) \
112 ((it_del << 16) | (cs_clk_del << 8) | iw_del)
113#define MSM_GPI_SPI_CONFIG0_TRE_DWORD2(clk_src, clk_div) ((clk_src << 16) | \
114 clk_div)
115#define MSM_GPI_SPI_CONFIG0_TRE_DWORD3(bei, ieot, ieob, ch) ((0x2 << 20) | \
116 (0x2 << 16) | (bei << 10) | (ieot << 9) | (ieob << 8) | ch)
117
118/* UART Go TRE */
119#define MSM_GPI_UART_GO_TRE_DWORD0(en_hunt, command) ((en_hunt << 8) | command)
120#define MSM_GPI_UART_GO_TRE_DWORD1 (0)
121#define MSM_GPI_UART_GO_TRE_DWORD2 (0)
122#define MSM_GPI_UART_GO_TRE_DWORD3(bei, ieot, ieob, ch) ((0x2 << 20) | \
123 (0x0 << 16) | (bei << 10) | (ieot << 9) | (ieob << 8) | ch)
124
125/* UART Config0 TRE */
126#define MSM_GPI_UART_CONFIG0_TRE_DWORD0(pack, hunt, flags, parity, sbl, size) \
127 ((pack << 24) | (hunt << 16) | (flags << 8) | (parity << 5) | \
128 (sbl << 3) | size)
129#define MSM_GPI_UART_CONFIG0_TRE_DWORD1(rfr_level, rx_stale) \
130 ((rfr_level << 24) | rx_stale)
131#define MSM_GPI_UART_CONFIG0_TRE_DWORD2(clk_source, clk_div) \
132 ((clk_source << 16) | clk_div)
133#define MSM_GPI_UART_CONFIG0_TRE_DWORD3(bei, ieot, ieob, ch) ((0x2 << 20) | \
134 (0x2 << 16) | (bei << 10) | (ieot << 9) | (ieob << 8) | ch)
135
136/* I2C GO TRE */
137#define MSM_GPI_I2C_GO_TRE_DWORD0(flags, slave, opcode) \
138 ((flags << 24) | (slave << 8) | opcode)
139#define MSM_GPI_I2C_GO_TRE_DWORD1 (0)
140#define MSM_GPI_I2C_GO_TRE_DWORD2(rx_len) (rx_len)
141#define MSM_GPI_I2C_GO_TRE_DWORD3(bei, ieot, ieob, ch) ((0x2 << 20) | \
142 (0x0 << 16) | (bei << 10) | (ieot << 9) | (ieob << 8) | ch)
143
144/* I2C Config0 TRE */
145#define MSM_GPI_I2C_CONFIG0_TRE_DWORD0(pack, t_cycle, t_high, t_low) \
146 ((pack << 24) | (t_cycle << 16) | (t_high << 8) | t_low)
147#define MSM_GPI_I2C_CONFIG0_TRE_DWORD1(inter_delay, noise_rej) \
148 ((inter_delay << 16) | noise_rej)
149#define MSM_GPI_I2C_CONFIG0_TRE_DWORD2(clk_src, clk_div) \
150 ((clk_src << 16) | clk_div)
151#define MSM_GPI_I2C_CONFIG0_TRE_DWORD3(bei, ieot, ieob, ch) ((0x2 << 20) | \
152 (0x2 << 16) | (bei << 10) | (ieot << 9) | (ieob << 8) | ch)
153
Siva Kumar Akkireddi15fb3942018-08-02 13:33:35 +0530154#ifdef CONFIG_ARM64
155#define MSM_GPI_RING_PHYS_ADDR_UPPER(ring) ((u32)(ring->phys_addr >> 32))
156#else
157#define MSM_GPI_RING_PHYS_ADDR_UPPER(ring) 0
158#endif
159
Sujeev Diasdd66ce02016-09-07 11:35:11 -0700160/* cmds to perform by using dmaengine_slave_config() */
161enum msm_gpi_ctrl_cmd {
162 MSM_GPI_INIT,
163 MSM_GPI_CMD_UART_SW_STALE,
164 MSM_GPI_CMD_UART_RFR_READY,
165 MSM_GPI_CMD_UART_RFR_NOT_READY,
166};
167
168enum msm_gpi_cb_event {
169 /* These events are hardware generated events */
170 MSM_GPI_QUP_NOTIFY,
171 MSM_GPI_QUP_ERROR, /* global error */
172 MSM_GPI_QUP_CH_ERROR, /* channel specific error */
173 MSM_GPI_QUP_FW_ERROR, /* unhandled error */
174 /* These events indicate a software bug */
175 MSM_GPI_QUP_PENDING_EVENT,
176 MSM_GPI_QUP_EOT_DESC_MISMATCH,
177 MSM_GPI_QUP_SW_ERROR,
178 MSM_GPI_QUP_MAX_EVENT,
179};
180
181struct msm_gpi_error_log {
182 u32 routine;
183 u32 type;
184 u32 error_code;
185};
186
187struct msm_gpi_cb {
188 enum msm_gpi_cb_event cb_event;
189 u64 status;
190 u64 timestamp;
191 u64 count;
192 struct msm_gpi_error_log error_log;
193};
194
195struct gpi_client_info {
196 /*
197 * memory for msm_gpi_cb is released after callback, clients shall
198 * save any required data for post processing after returning
199 * from callback
200 */
201 void (*callback)(struct dma_chan *chan,
202 struct msm_gpi_cb const *msm_gpi_cb,
203 void *cb_param);
204 void *cb_param;
205};
206
207/*
208 * control structure to config gpi dma engine via dmaengine_slave_config()
209 * dma_chan.private should point to msm_gpi_ctrl structure
210 */
211struct msm_gpi_ctrl {
212 enum msm_gpi_ctrl_cmd cmd;
213 union {
214 struct gpi_client_info init;
215 };
216};
217
218enum msm_gpi_tce_code {
219 MSM_GPI_TCE_SUCCESS = 1,
220 MSM_GPI_TCE_EOT = 2,
221 MSM_GPI_TCE_EOB = 4,
222 MSM_GPI_TCE_UNEXP_ERR = 16,
223};
224
225/*
226 * gpi specific callback parameters to pass between gpi client and gpi engine.
227 * client shall set async_desc.callback_parm to msm_gpi_dma_async_tx_cb_param
228 */
229struct msm_gpi_dma_async_tx_cb_param {
230 u32 length;
231 enum msm_gpi_tce_code completion_code; /* TCE event code */
232 u32 status;
Sujeev Dias8fc26002017-11-29 20:51:40 -0800233 struct __packed msm_gpi_tre imed_tre;
Sujeev Diasdd66ce02016-09-07 11:35:11 -0700234 void *userdata;
235};
236
237#endif