blob: f5d0f4e83b59f4f507ad0e2da87bd4611b64e1be [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Leon Romanovsky3085e292016-09-22 17:31:11 +030033#ifndef MLX5_ABI_USER_H
34#define MLX5_ABI_USER_H
Eli Cohene126ba92013-07-07 17:25:49 +030035
36#include <linux/types.h>
37
38enum {
39 MLX5_QP_FLAG_SIGNATURE = 1 << 0,
40 MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
41};
42
43enum {
44 MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
45};
46
Yishai Hadas79b20a62016-05-23 15:20:50 +030047enum {
48 MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
49};
50
Eli Cohene126ba92013-07-07 17:25:49 +030051/* Increment this value if any changes that break userspace ABI
52 * compatibility are made.
53 */
54#define MLX5_IB_UVERBS_ABI_VERSION 1
55
56/* Make sure that all structs defined in this file remain laid out so
57 * that they pack the same way on 32-bit and 64-bit architectures (to
58 * avoid incompatibility between 32-bit userspace and 64-bit kernels).
59 * In particular do not use pointer types -- pass pointers in __u64
60 * instead.
61 */
62
63struct mlx5_ib_alloc_ucontext_req {
64 __u32 total_num_uuars;
65 __u32 num_low_latency_uuars;
66};
67
Eli Cohen78c0f982014-01-30 13:49:48 +020068struct mlx5_ib_alloc_ucontext_req_v2 {
69 __u32 total_num_uuars;
70 __u32 num_low_latency_uuars;
71 __u32 flags;
Matan Barakb368d7c2015-12-15 20:30:12 +020072 __u32 comp_mask;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +020073 __u8 max_cqe_version;
74 __u8 reserved0;
75 __u16 reserved1;
76 __u32 reserved2;
Matan Barakb368d7c2015-12-15 20:30:12 +020077};
78
79enum mlx5_ib_alloc_ucontext_resp_mask {
80 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
Eli Cohen78c0f982014-01-30 13:49:48 +020081};
82
Bodong Wang402ca532016-06-17 15:02:20 +030083enum mlx5_user_cmds_supp_uhw {
84 MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
85};
86
Eli Cohene126ba92013-07-07 17:25:49 +030087struct mlx5_ib_alloc_ucontext_resp {
88 __u32 qp_tab_size;
89 __u32 bf_reg_size;
90 __u32 tot_uuars;
91 __u32 cache_line_size;
92 __u16 max_sq_desc_sz;
93 __u16 max_rq_desc_sz;
94 __u32 max_send_wqebb;
95 __u32 max_recv_wr;
96 __u32 max_srq_recv_wr;
97 __u16 num_ports;
Matan Barakb368d7c2015-12-15 20:30:12 +020098 __u16 reserved1;
99 __u32 comp_mask;
100 __u32 response_length;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200101 __u8 cqe_version;
Bodong Wang402ca532016-06-17 15:02:20 +0300102 __u8 cmds_supp_uhw;
103 __u16 reserved2;
Matan Barakb368d7c2015-12-15 20:30:12 +0200104 __u64 hca_core_clock_offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300105};
106
107struct mlx5_ib_alloc_pd_resp {
108 __u32 pdn;
109};
110
Bodong Wang402ca532016-06-17 15:02:20 +0300111struct mlx5_ib_tso_caps {
112 __u32 max_tso; /* Maximum tso payload size in bytes */
113
114 /* Corresponding bit will be set if qp type from
115 * 'enum ib_qp_type' is supported, e.g.
116 * supported_qpts |= 1 << IB_QPT_UD
117 */
118 __u32 supported_qpts;
119};
120
Yishai Hadas31f69a82016-08-28 11:28:45 +0300121struct mlx5_ib_rss_caps {
122 __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
123 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
124 __u8 reserved[7];
125};
126
Bodong Wang402ca532016-06-17 15:02:20 +0300127struct mlx5_ib_query_device_resp {
128 __u32 comp_mask;
129 __u32 response_length;
130 struct mlx5_ib_tso_caps tso_caps;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300131 struct mlx5_ib_rss_caps rss_caps;
Bodong Wang402ca532016-06-17 15:02:20 +0300132};
133
Eli Cohene126ba92013-07-07 17:25:49 +0300134struct mlx5_ib_create_cq {
135 __u64 buf_addr;
136 __u64 db_addr;
137 __u32 cqe_size;
Yann Droneauda8237b32014-05-05 19:33:21 +0200138 __u32 reserved; /* explicit padding (optional on i386) */
Eli Cohene126ba92013-07-07 17:25:49 +0300139};
140
141struct mlx5_ib_create_cq_resp {
142 __u32 cqn;
143 __u32 reserved;
144};
145
146struct mlx5_ib_resize_cq {
147 __u64 buf_addr;
Eli Cohenbde51582014-01-14 17:45:18 +0200148 __u16 cqe_size;
149 __u16 reserved0;
150 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300151};
152
153struct mlx5_ib_create_srq {
154 __u64 buf_addr;
155 __u64 db_addr;
156 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200157 __u32 reserved0; /* explicit padding (optional on i386) */
158 __u32 uidx;
159 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300160};
161
162struct mlx5_ib_create_srq_resp {
163 __u32 srqn;
164 __u32 reserved;
165};
166
167struct mlx5_ib_create_qp {
168 __u64 buf_addr;
169 __u64 db_addr;
170 __u32 sq_wqe_count;
171 __u32 rq_wqe_count;
172 __u32 rq_wqe_shift;
173 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200174 __u32 uidx;
175 __u32 reserved0;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200176 __u64 sq_buf_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300177};
178
Yishai Hadas28d61372016-05-23 15:20:56 +0300179/* RX Hash function flags */
180enum mlx5_rx_hash_function_flags {
181 MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
182};
183
184/*
185 * RX Hash flags, these flags allows to set which incoming packet's field should
186 * participates in RX Hash. Each flag represent certain packet's field,
187 * when the flag is set the field that is represented by the flag will
188 * participate in RX Hash calculation.
189 * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
190 * and *TCP and *UDP flags can't be enabled together on the same QP.
191*/
192enum mlx5_rx_hash_fields {
193 MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
194 MLX5_RX_HASH_DST_IPV4 = 1 << 1,
195 MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
196 MLX5_RX_HASH_DST_IPV6 = 1 << 3,
197 MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
198 MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
199 MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
200 MLX5_RX_HASH_DST_PORT_UDP = 1 << 7
201};
202
203struct mlx5_ib_create_qp_rss {
204 __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
205 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
206 __u8 rx_key_len; /* valid only for Toeplitz */
207 __u8 reserved[6];
208 __u8 rx_hash_key[128]; /* valid only for Toeplitz */
209 __u32 comp_mask;
210 __u32 reserved1;
211};
212
Eli Cohene126ba92013-07-07 17:25:49 +0300213struct mlx5_ib_create_qp_resp {
214 __u32 uuar_index;
215};
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200216
Matan Barakd2370e02016-02-29 18:05:30 +0200217struct mlx5_ib_alloc_mw {
218 __u32 comp_mask;
219 __u8 num_klms;
220 __u8 reserved1;
221 __u16 reserved2;
222};
223
Yishai Hadas79b20a62016-05-23 15:20:50 +0300224struct mlx5_ib_create_wq {
225 __u64 buf_addr;
226 __u64 db_addr;
227 __u32 rq_wqe_count;
228 __u32 rq_wqe_shift;
229 __u32 user_index;
230 __u32 flags;
231 __u32 comp_mask;
232 __u32 reserved;
233};
234
235struct mlx5_ib_create_wq_resp {
236 __u32 response_length;
237 __u32 reserved;
238};
239
Yishai Hadasc5f90922016-05-23 15:20:53 +0300240struct mlx5_ib_create_rwq_ind_tbl_resp {
241 __u32 response_length;
242 __u32 reserved;
243};
244
Yishai Hadas79b20a62016-05-23 15:20:50 +0300245struct mlx5_ib_modify_wq {
246 __u32 comp_mask;
247 __u32 reserved;
248};
Leon Romanovsky3085e292016-09-22 17:31:11 +0300249#endif /* MLX5_ABI_USER_H */