blob: 456316f6c868dc1aff24585bdc9b0119e4804693 [file] [log] [blame]
Jacob Panbb24c472009-09-02 07:37:17 -07001/*
2 * apb_timer.c: Driver for Langwell APB timers
3 *
4 * (C) Copyright 2009 Intel Corporation
5 * Author: Jacob Pan (jacob.jun.pan@intel.com)
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; version 2
10 * of the License.
11 *
12 * Note:
13 * Langwell is the south complex of Intel Moorestown MID platform. There are
14 * eight external timers in total that can be used by the operating system.
15 * The timer information, such as frequency and addresses, is provided to the
16 * OS via SFI tables.
17 * Timer interrupts are routed via FW/HW emulated IOAPIC independently via
18 * individual redirection table entries (RTE).
19 * Unlike HPET, there is no master counter, therefore one of the timers are
20 * used as clocksource. The overall allocation looks like:
21 * - timer 0 - NR_CPUs for per cpu timer
22 * - one timer for clocksource
23 * - one timer for watchdog driver.
24 * It is also worth notice that APB timer does not support true one-shot mode,
25 * free-running mode will be used here to emulate one-shot mode.
26 * APB timer can also be used as broadcast timer along with per cpu local APIC
27 * timer, but by default APB timer has higher rating than local APIC timers.
28 */
29
Jacob Panbb24c472009-09-02 07:37:17 -070030#include <linux/delay.h>
Jamie Iles06c3df42011-06-06 12:43:07 +010031#include <linux/dw_apb_timer.h>
Jacob Panbb24c472009-09-02 07:37:17 -070032#include <linux/errno.h>
33#include <linux/init.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Jacob Panbb24c472009-09-02 07:37:17 -070035#include <linux/pm.h>
Jacob Panbb24c472009-09-02 07:37:17 -070036#include <linux/sfi.h>
37#include <linux/interrupt.h>
38#include <linux/cpu.h>
39#include <linux/irq.h>
40
41#include <asm/fixmap.h>
42#include <asm/apb_timer.h>
Kuppuswamy Sathyanarayanan05454c22013-10-17 15:35:27 -070043#include <asm/intel-mid.h>
Ralf Baechle16f871b2011-06-01 19:05:06 +010044#include <asm/time.h>
Jacob Panbb24c472009-09-02 07:37:17 -070045
Jacob Pana875c012010-05-19 12:01:25 -070046#define APBT_CLOCKEVENT_RATING 110
H. Peter Anvinc7bbf522010-03-03 13:38:48 -080047#define APBT_CLOCKSOURCE_RATING 250
Jacob Panbb24c472009-09-02 07:37:17 -070048
Jacob Panbb24c472009-09-02 07:37:17 -070049#define APBT_CLOCKEVENT0_NUM (0)
Jacob Panbb24c472009-09-02 07:37:17 -070050#define APBT_CLOCKSOURCE_NUM (2)
51
Jamie Iles06c3df42011-06-06 12:43:07 +010052static phys_addr_t apbt_address;
Jacob Panbb24c472009-09-02 07:37:17 -070053static int apb_timer_block_enabled;
54static void __iomem *apbt_virt_address;
Jacob Panbb24c472009-09-02 07:37:17 -070055
56/*
57 * Common DW APB timer info
58 */
Jamie Iles06c3df42011-06-06 12:43:07 +010059static unsigned long apbt_freq;
Jacob Panbb24c472009-09-02 07:37:17 -070060
61struct apbt_dev {
Jamie Iles06c3df42011-06-06 12:43:07 +010062 struct dw_apb_clock_event_device *timer;
63 unsigned int num;
64 int cpu;
65 unsigned int irq;
66 char name[10];
Jacob Panbb24c472009-09-02 07:37:17 -070067};
68
Jamie Iles06c3df42011-06-06 12:43:07 +010069static struct dw_apb_clocksource *clocksource_apbt;
70
71static inline void __iomem *adev_virt_addr(struct apbt_dev *adev)
72{
73 return apbt_virt_address + adev->num * APBTMRS_REG_SIZE;
74}
75
Jacob Pan30106732010-03-02 21:01:34 -080076static DEFINE_PER_CPU(struct apbt_dev, cpu_apbt_dev);
77
Jacob Panbb24c472009-09-02 07:37:17 -070078#ifdef CONFIG_SMP
79static unsigned int apbt_num_timers_used;
Jacob Panbb24c472009-09-02 07:37:17 -070080#endif
81
Jacob Panbb24c472009-09-02 07:37:17 -070082static inline void apbt_set_mapping(void)
83{
H. Peter Anvinc7bbf522010-03-03 13:38:48 -080084 struct sfi_timer_table_entry *mtmr;
Jamie Iles06c3df42011-06-06 12:43:07 +010085 int phy_cs_timer_id = 0;
Jacob Panbb24c472009-09-02 07:37:17 -070086
H. Peter Anvinc7bbf522010-03-03 13:38:48 -080087 if (apbt_virt_address) {
88 pr_debug("APBT base already mapped\n");
89 return;
90 }
91 mtmr = sfi_get_mtmr(APBT_CLOCKEVENT0_NUM);
92 if (mtmr == NULL) {
93 printk(KERN_ERR "Failed to get MTMR %d from SFI\n",
94 APBT_CLOCKEVENT0_NUM);
95 return;
96 }
Jamie Iles06c3df42011-06-06 12:43:07 +010097 apbt_address = (phys_addr_t)mtmr->phys_addr;
H. Peter Anvinc7bbf522010-03-03 13:38:48 -080098 if (!apbt_address) {
99 printk(KERN_WARNING "No timer base from SFI, use default\n");
100 apbt_address = APBT_DEFAULT_BASE;
101 }
102 apbt_virt_address = ioremap_nocache(apbt_address, APBT_MMAP_SIZE);
Jamie Iles06c3df42011-06-06 12:43:07 +0100103 if (!apbt_virt_address) {
104 pr_debug("Failed mapping APBT phy address at %lu\n",\
105 (unsigned long)apbt_address);
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800106 goto panic_noapbt;
107 }
Jamie Iles06c3df42011-06-06 12:43:07 +0100108 apbt_freq = mtmr->freq_hz;
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800109 sfi_free_mtmr(mtmr);
Jacob Panbb24c472009-09-02 07:37:17 -0700110
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800111 /* Now figure out the physical timer id for clocksource device */
112 mtmr = sfi_get_mtmr(APBT_CLOCKSOURCE_NUM);
113 if (mtmr == NULL)
114 goto panic_noapbt;
Jacob Panbb24c472009-09-02 07:37:17 -0700115
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800116 /* Now figure out the physical timer id */
Jamie Iles06c3df42011-06-06 12:43:07 +0100117 pr_debug("Use timer %d for clocksource\n",
118 (int)(mtmr->phys_addr & 0xff) / APBTMRS_REG_SIZE);
119 phy_cs_timer_id = (unsigned int)(mtmr->phys_addr & 0xff) /
120 APBTMRS_REG_SIZE;
121
122 clocksource_apbt = dw_apb_clocksource_init(APBT_CLOCKSOURCE_RATING,
123 "apbt0", apbt_virt_address + phy_cs_timer_id *
124 APBTMRS_REG_SIZE, apbt_freq);
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800125 return;
Jacob Panbb24c472009-09-02 07:37:17 -0700126
127panic_noapbt:
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800128 panic("Failed to setup APB system timer\n");
Jacob Panbb24c472009-09-02 07:37:17 -0700129
130}
131
132static inline void apbt_clear_mapping(void)
133{
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800134 iounmap(apbt_virt_address);
135 apbt_virt_address = NULL;
Jacob Panbb24c472009-09-02 07:37:17 -0700136}
137
Jacob Panbb24c472009-09-02 07:37:17 -0700138static int __init apbt_clockevent_register(void)
139{
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800140 struct sfi_timer_table_entry *mtmr;
Christoph Lameter89cbc762014-08-17 12:30:40 -0500141 struct apbt_dev *adev = this_cpu_ptr(&cpu_apbt_dev);
Jacob Panbb24c472009-09-02 07:37:17 -0700142
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800143 mtmr = sfi_get_mtmr(APBT_CLOCKEVENT0_NUM);
144 if (mtmr == NULL) {
145 printk(KERN_ERR "Failed to get MTMR %d from SFI\n",
146 APBT_CLOCKEVENT0_NUM);
147 return -ENODEV;
148 }
Jacob Panbb24c472009-09-02 07:37:17 -0700149
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800150 adev->num = smp_processor_id();
Jamie Iles06c3df42011-06-06 12:43:07 +0100151 adev->timer = dw_apb_clockevent_init(smp_processor_id(), "apbt0",
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -0700152 intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT ?
Jamie Iles06c3df42011-06-06 12:43:07 +0100153 APBT_CLOCKEVENT_RATING - 100 : APBT_CLOCKEVENT_RATING,
154 adev_virt_addr(adev), 0, apbt_freq);
155 /* Firmware does EOI handling for us. */
156 adev->timer->eoi = NULL;
Jacob Panbb24c472009-09-02 07:37:17 -0700157
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -0700158 if (intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT) {
Jamie Iles06c3df42011-06-06 12:43:07 +0100159 global_clock_event = &adev->timer->ced;
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800160 printk(KERN_DEBUG "%s clockevent registered as global\n",
161 global_clock_event->name);
162 }
Jacob Panbb24c472009-09-02 07:37:17 -0700163
Jamie Iles06c3df42011-06-06 12:43:07 +0100164 dw_apb_clockevent_register(adev->timer);
Jacob Panbb24c472009-09-02 07:37:17 -0700165
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800166 sfi_free_mtmr(mtmr);
167 return 0;
Jacob Panbb24c472009-09-02 07:37:17 -0700168}
169
170#ifdef CONFIG_SMP
Thomas Gleixnera5ef2e72010-09-28 11:11:10 +0200171
172static void apbt_setup_irq(struct apbt_dev *adev)
173{
Jacob Pan6550904d2011-01-13 16:06:44 -0800174 irq_modify_status(adev->irq, 0, IRQ_MOVE_PCNTXT);
175 irq_set_affinity(adev->irq, cpumask_of(adev->cpu));
Thomas Gleixnera5ef2e72010-09-28 11:11:10 +0200176}
177
Jacob Panbb24c472009-09-02 07:37:17 -0700178/* Should be called with per cpu */
179void apbt_setup_secondary_clock(void)
180{
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800181 struct apbt_dev *adev;
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800182 int cpu;
Jacob Panbb24c472009-09-02 07:37:17 -0700183
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800184 /* Don't register boot CPU clockevent */
185 cpu = smp_processor_id();
Robert Richterf6e9456c2010-07-21 19:03:58 +0200186 if (!cpu)
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800187 return;
Jacob Panbb24c472009-09-02 07:37:17 -0700188
Christoph Lameter89cbc762014-08-17 12:30:40 -0500189 adev = this_cpu_ptr(&cpu_apbt_dev);
Jamie Iles06c3df42011-06-06 12:43:07 +0100190 if (!adev->timer) {
191 adev->timer = dw_apb_clockevent_init(cpu, adev->name,
192 APBT_CLOCKEVENT_RATING, adev_virt_addr(adev),
193 adev->irq, apbt_freq);
194 adev->timer->eoi = NULL;
195 } else {
196 dw_apb_clockevent_resume(adev->timer);
197 }
Jacob Panbb24c472009-09-02 07:37:17 -0700198
Jamie Iles06c3df42011-06-06 12:43:07 +0100199 printk(KERN_INFO "Registering CPU %d clockevent device %s, cpu %08x\n",
200 cpu, adev->name, adev->cpu);
Jacob Panbb24c472009-09-02 07:37:17 -0700201
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800202 apbt_setup_irq(adev);
Jamie Iles06c3df42011-06-06 12:43:07 +0100203 dw_apb_clockevent_register(adev->timer);
Jacob Panbb24c472009-09-02 07:37:17 -0700204
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800205 return;
Jacob Panbb24c472009-09-02 07:37:17 -0700206}
207
208/*
209 * this notify handler process CPU hotplug events. in case of S0i3, nonboot
210 * cpus are disabled/enabled frequently, for performance reasons, we keep the
211 * per cpu timer irq registered so that we do need to do free_irq/request_irq.
212 *
213 * TODO: it might be more reliable to directly disable percpu clockevent device
214 * without the notifier chain. currently, cpu 0 may get interrupts from other
215 * cpu timers during the offline process due to the ordering of notification.
216 * the extra interrupt is harmless.
217 */
Sebastian Andrzej Siewior148b9e22016-07-13 17:16:34 +0000218static int apbt_cpu_dead(unsigned int cpu)
Jacob Panbb24c472009-09-02 07:37:17 -0700219{
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800220 struct apbt_dev *adev = &per_cpu(cpu_apbt_dev, cpu);
Jacob Panbb24c472009-09-02 07:37:17 -0700221
Sebastian Andrzej Siewior148b9e22016-07-13 17:16:34 +0000222 dw_apb_clockevent_pause(adev->timer);
223 if (system_state == SYSTEM_RUNNING) {
224 pr_debug("skipping APBT CPU %u offline\n", cpu);
225 } else {
226 pr_debug("APBT clockevent for cpu %u offline\n", cpu);
227 dw_apb_clockevent_stop(adev->timer);
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800228 }
Sebastian Andrzej Siewior148b9e22016-07-13 17:16:34 +0000229 return 0;
Jacob Panbb24c472009-09-02 07:37:17 -0700230}
231
232static __init int apbt_late_init(void)
233{
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -0700234 if (intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT ||
Jacob Pana875c012010-05-19 12:01:25 -0700235 !apb_timer_block_enabled)
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800236 return 0;
Sebastian Andrzej Siewior148b9e22016-07-13 17:16:34 +0000237 return cpuhp_setup_state(CPUHP_X86_APB_DEAD, "X86_APB_DEAD", NULL,
238 apbt_cpu_dead);
Jacob Panbb24c472009-09-02 07:37:17 -0700239}
240fs_initcall(apbt_late_init);
241#else
242
243void apbt_setup_secondary_clock(void) {}
244
245#endif /* CONFIG_SMP */
246
Jacob Panbb24c472009-09-02 07:37:17 -0700247static int apbt_clocksource_register(void)
248{
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800249 u64 start, now;
250 cycle_t t1;
Jacob Panbb24c472009-09-02 07:37:17 -0700251
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800252 /* Start the counter, use timer 2 as source, timer 0/1 for event */
Jamie Iles06c3df42011-06-06 12:43:07 +0100253 dw_apb_clocksource_start(clocksource_apbt);
Jacob Panbb24c472009-09-02 07:37:17 -0700254
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800255 /* Verify whether apbt counter works */
Jamie Iles06c3df42011-06-06 12:43:07 +0100256 t1 = dw_apb_clocksource_read(clocksource_apbt);
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200257 start = rdtsc();
Jacob Panbb24c472009-09-02 07:37:17 -0700258
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800259 /*
260 * We don't know the TSC frequency yet, but waiting for
261 * 200000 TSC cycles is safe:
262 * 4 GHz == 50us
263 * 1 GHz == 200us
264 */
265 do {
266 rep_nop();
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200267 now = rdtsc();
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800268 } while ((now - start) < 200000UL);
Jacob Panbb24c472009-09-02 07:37:17 -0700269
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800270 /* APBT is the only always on clocksource, it has to work! */
Jamie Iles06c3df42011-06-06 12:43:07 +0100271 if (t1 == dw_apb_clocksource_read(clocksource_apbt))
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800272 panic("APBT counter not counting. APBT disabled\n");
Jacob Panbb24c472009-09-02 07:37:17 -0700273
Jamie Iles06c3df42011-06-06 12:43:07 +0100274 dw_apb_clocksource_register(clocksource_apbt);
Jacob Panbb24c472009-09-02 07:37:17 -0700275
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800276 return 0;
Jacob Panbb24c472009-09-02 07:37:17 -0700277}
278
279/*
280 * Early setup the APBT timer, only use timer 0 for booting then switch to
281 * per CPU timer if possible.
282 * returns 1 if per cpu apbt is setup
283 * returns 0 if no per cpu apbt is chosen
284 * panic if set up failed, this is the only platform timer on Moorestown.
285 */
286void __init apbt_time_init(void)
287{
288#ifdef CONFIG_SMP
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800289 int i;
290 struct sfi_timer_table_entry *p_mtmr;
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800291 struct apbt_dev *adev;
Jacob Panbb24c472009-09-02 07:37:17 -0700292#endif
293
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800294 if (apb_timer_block_enabled)
295 return;
296 apbt_set_mapping();
Jamie Iles06c3df42011-06-06 12:43:07 +0100297 if (!apbt_virt_address)
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800298 goto out_noapbt;
299 /*
300 * Read the frequency and check for a sane value, for ESL model
301 * we extend the possible clock range to allow time scaling.
302 */
Jacob Panbb24c472009-09-02 07:37:17 -0700303
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800304 if (apbt_freq < APBT_MIN_FREQ || apbt_freq > APBT_MAX_FREQ) {
Jamie Iles06c3df42011-06-06 12:43:07 +0100305 pr_debug("APBT has invalid freq 0x%lx\n", apbt_freq);
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800306 goto out_noapbt;
307 }
308 if (apbt_clocksource_register()) {
309 pr_debug("APBT has failed to register clocksource\n");
310 goto out_noapbt;
311 }
312 if (!apbt_clockevent_register())
313 apb_timer_block_enabled = 1;
314 else {
315 pr_debug("APBT has failed to register clockevent\n");
316 goto out_noapbt;
317 }
Jacob Panbb24c472009-09-02 07:37:17 -0700318#ifdef CONFIG_SMP
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800319 /* kernel cmdline disable apb timer, so we will use lapic timers */
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -0700320 if (intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT) {
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800321 printk(KERN_INFO "apbt: disabled per cpu timer\n");
322 return;
323 }
324 pr_debug("%s: %d CPUs online\n", __func__, num_online_cpus());
Sasha Levin8f170fa2012-12-20 14:11:36 -0500325 if (num_possible_cpus() <= sfi_mtimer_num)
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800326 apbt_num_timers_used = num_possible_cpus();
Sasha Levin8f170fa2012-12-20 14:11:36 -0500327 else
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800328 apbt_num_timers_used = 1;
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800329 pr_debug("%s: %d APB timers used\n", __func__, apbt_num_timers_used);
Jacob Panbb24c472009-09-02 07:37:17 -0700330
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800331 /* here we set up per CPU timer data structure */
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800332 for (i = 0; i < apbt_num_timers_used; i++) {
333 adev = &per_cpu(cpu_apbt_dev, i);
334 adev->num = i;
335 adev->cpu = i;
336 p_mtmr = sfi_get_mtmr(i);
Jamie Iles06c3df42011-06-06 12:43:07 +0100337 if (p_mtmr)
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800338 adev->irq = p_mtmr->irq;
Jamie Iles06c3df42011-06-06 12:43:07 +0100339 else
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800340 printk(KERN_ERR "Failed to get timer for cpu %d\n", i);
Jamie Iles06c3df42011-06-06 12:43:07 +0100341 snprintf(adev->name, sizeof(adev->name) - 1, "apbt%d", i);
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800342 }
Jacob Panbb24c472009-09-02 07:37:17 -0700343#endif
344
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800345 return;
Jacob Panbb24c472009-09-02 07:37:17 -0700346
347out_noapbt:
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800348 apbt_clear_mapping();
349 apb_timer_block_enabled = 0;
350 panic("failed to enable APB timer\n");
Jacob Panbb24c472009-09-02 07:37:17 -0700351}
352
Jacob Panbb24c472009-09-02 07:37:17 -0700353/* called before apb_timer_enable, use early map */
Jamie Iles06c3df42011-06-06 12:43:07 +0100354unsigned long apbt_quick_calibrate(void)
Jacob Panbb24c472009-09-02 07:37:17 -0700355{
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800356 int i, scale;
357 u64 old, new;
358 cycle_t t1, t2;
359 unsigned long khz = 0;
360 u32 loop, shift;
Jacob Panbb24c472009-09-02 07:37:17 -0700361
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800362 apbt_set_mapping();
Jamie Iles06c3df42011-06-06 12:43:07 +0100363 dw_apb_clocksource_start(clocksource_apbt);
Jacob Panbb24c472009-09-02 07:37:17 -0700364
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800365 /* check if the timer can count down, otherwise return */
Jamie Iles06c3df42011-06-06 12:43:07 +0100366 old = dw_apb_clocksource_read(clocksource_apbt);
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800367 i = 10000;
368 while (--i) {
Jamie Iles06c3df42011-06-06 12:43:07 +0100369 if (old != dw_apb_clocksource_read(clocksource_apbt))
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800370 break;
371 }
372 if (!i)
373 goto failed;
Jacob Panbb24c472009-09-02 07:37:17 -0700374
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800375 /* count 16 ms */
Jamie Iles06c3df42011-06-06 12:43:07 +0100376 loop = (apbt_freq / 1000) << 4;
Jacob Panbb24c472009-09-02 07:37:17 -0700377
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800378 /* restart the timer to ensure it won't get to 0 in the calibration */
Jamie Iles06c3df42011-06-06 12:43:07 +0100379 dw_apb_clocksource_start(clocksource_apbt);
Jacob Panbb24c472009-09-02 07:37:17 -0700380
Jamie Iles06c3df42011-06-06 12:43:07 +0100381 old = dw_apb_clocksource_read(clocksource_apbt);
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800382 old += loop;
Jacob Panbb24c472009-09-02 07:37:17 -0700383
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200384 t1 = rdtsc();
Jacob Panbb24c472009-09-02 07:37:17 -0700385
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800386 do {
Jamie Iles06c3df42011-06-06 12:43:07 +0100387 new = dw_apb_clocksource_read(clocksource_apbt);
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800388 } while (new < old);
Jacob Panbb24c472009-09-02 07:37:17 -0700389
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200390 t2 = rdtsc();
Jacob Panbb24c472009-09-02 07:37:17 -0700391
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800392 shift = 5;
393 if (unlikely(loop >> shift == 0)) {
394 printk(KERN_INFO
395 "APBT TSC calibration failed, not enough resolution\n");
396 return 0;
397 }
398 scale = (int)div_u64((t2 - t1), loop >> shift);
Jamie Iles06c3df42011-06-06 12:43:07 +0100399 khz = (scale * (apbt_freq / 1000)) >> shift;
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800400 printk(KERN_INFO "TSC freq calculated by APB timer is %lu khz\n", khz);
401 return khz;
Jacob Panbb24c472009-09-02 07:37:17 -0700402failed:
H. Peter Anvinc7bbf522010-03-03 13:38:48 -0800403 return 0;
Jacob Panbb24c472009-09-02 07:37:17 -0700404}