blob: 9f5e49a917839b08e0d55c898d64f401d8553bbb [file] [log] [blame]
Sunil Goutham4863dea2015-05-26 19:20:15 -07001/*
2 * Copyright (C) 2015 Cavium, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of version 2 of the GNU General Public License
6 * as published by the Free Software Foundation.
7 */
8
9#ifndef THUNDER_BGX_H
10#define THUNDER_BGX_H
11
12#define MAX_BGX_THUNDER 8 /* Max 4 nodes, 2 per node */
13#define MAX_BGX_PER_CN88XX 2
Sunil Goutham0025d93e2016-08-12 16:51:26 +053014#define MAX_BGX_PER_CN81XX 2
15#define MAX_BGX_PER_CN83XX 4
Sunil Goutham4863dea2015-05-26 19:20:15 -070016#define MAX_LMAC_PER_BGX 4
17#define MAX_BGX_CHANS_PER_LMAC 16
18#define MAX_DMAC_PER_LMAC 8
19#define MAX_FRAME_SIZE 9216
20
21#define MAX_DMAC_PER_LMAC_TNS_BYPASS_MODE 2
22
23#define MAX_LMAC (MAX_BGX_PER_CN88XX * MAX_LMAC_PER_BGX)
24
Sunil Goutham4863dea2015-05-26 19:20:15 -070025/* Registers */
26#define BGX_CMRX_CFG 0x00
27#define CMR_PKT_TX_EN BIT_ULL(13)
28#define CMR_PKT_RX_EN BIT_ULL(14)
29#define CMR_EN BIT_ULL(15)
30#define BGX_CMR_GLOBAL_CFG 0x08
31#define CMR_GLOBAL_CFG_FCS_STRIP BIT_ULL(6)
32#define BGX_CMRX_RX_ID_MAP 0x60
33#define BGX_CMRX_RX_STAT0 0x70
34#define BGX_CMRX_RX_STAT1 0x78
35#define BGX_CMRX_RX_STAT2 0x80
36#define BGX_CMRX_RX_STAT3 0x88
37#define BGX_CMRX_RX_STAT4 0x90
38#define BGX_CMRX_RX_STAT5 0x98
39#define BGX_CMRX_RX_STAT6 0xA0
40#define BGX_CMRX_RX_STAT7 0xA8
41#define BGX_CMRX_RX_STAT8 0xB0
42#define BGX_CMRX_RX_STAT9 0xB8
43#define BGX_CMRX_RX_STAT10 0xC0
44#define BGX_CMRX_RX_BP_DROP 0xC8
45#define BGX_CMRX_RX_DMAC_CTL 0x0E8
Sunil Goutham3f4c68c2016-06-27 15:30:02 +053046#define BGX_CMRX_RX_FIFO_LEN 0x108
Sunil Goutham4863dea2015-05-26 19:20:15 -070047#define BGX_CMR_RX_DMACX_CAM 0x200
48#define RX_DMACX_CAM_EN BIT_ULL(48)
49#define RX_DMACX_CAM_LMACID(x) (x << 49)
50#define RX_DMAC_COUNT 32
51#define BGX_CMR_RX_STREERING 0x300
52#define RX_TRAFFIC_STEER_RULE_COUNT 8
53#define BGX_CMR_CHAN_MSK_AND 0x450
54#define BGX_CMR_BIST_STATUS 0x460
55#define BGX_CMR_RX_LMACS 0x468
Sunil Goutham3f4c68c2016-06-27 15:30:02 +053056#define BGX_CMRX_TX_FIFO_LEN 0x518
Sunil Goutham4863dea2015-05-26 19:20:15 -070057#define BGX_CMRX_TX_STAT0 0x600
58#define BGX_CMRX_TX_STAT1 0x608
59#define BGX_CMRX_TX_STAT2 0x610
60#define BGX_CMRX_TX_STAT3 0x618
61#define BGX_CMRX_TX_STAT4 0x620
62#define BGX_CMRX_TX_STAT5 0x628
63#define BGX_CMRX_TX_STAT6 0x630
64#define BGX_CMRX_TX_STAT7 0x638
65#define BGX_CMRX_TX_STAT8 0x640
66#define BGX_CMRX_TX_STAT9 0x648
67#define BGX_CMRX_TX_STAT10 0x650
68#define BGX_CMRX_TX_STAT11 0x658
69#define BGX_CMRX_TX_STAT12 0x660
70#define BGX_CMRX_TX_STAT13 0x668
71#define BGX_CMRX_TX_STAT14 0x670
72#define BGX_CMRX_TX_STAT15 0x678
73#define BGX_CMRX_TX_STAT16 0x680
74#define BGX_CMRX_TX_STAT17 0x688
75#define BGX_CMR_TX_LMACS 0x1000
76
77#define BGX_SPUX_CONTROL1 0x10000
78#define SPU_CTL_LOW_POWER BIT_ULL(11)
Sunil Gouthamd77a2382015-08-30 12:29:16 +030079#define SPU_CTL_LOOPBACK BIT_ULL(14)
Sunil Goutham4863dea2015-05-26 19:20:15 -070080#define SPU_CTL_RESET BIT_ULL(15)
81#define BGX_SPUX_STATUS1 0x10008
82#define SPU_STATUS1_RCV_LNK BIT_ULL(2)
83#define BGX_SPUX_STATUS2 0x10020
84#define SPU_STATUS2_RCVFLT BIT_ULL(10)
85#define BGX_SPUX_BX_STATUS 0x10028
86#define SPU_BX_STATUS_RX_ALIGN BIT_ULL(12)
87#define BGX_SPUX_BR_STATUS1 0x10030
88#define SPU_BR_STATUS_BLK_LOCK BIT_ULL(0)
89#define SPU_BR_STATUS_RCV_LNK BIT_ULL(12)
90#define BGX_SPUX_BR_PMD_CRTL 0x10068
91#define SPU_PMD_CRTL_TRAIN_EN BIT_ULL(1)
92#define BGX_SPUX_BR_PMD_LP_CUP 0x10078
93#define BGX_SPUX_BR_PMD_LD_CUP 0x10088
94#define BGX_SPUX_BR_PMD_LD_REP 0x10090
95#define BGX_SPUX_FEC_CONTROL 0x100A0
96#define SPU_FEC_CTL_FEC_EN BIT_ULL(0)
97#define SPU_FEC_CTL_ERR_EN BIT_ULL(1)
98#define BGX_SPUX_AN_CONTROL 0x100C8
99#define SPU_AN_CTL_AN_EN BIT_ULL(12)
100#define SPU_AN_CTL_XNP_EN BIT_ULL(13)
101#define BGX_SPUX_AN_ADV 0x100D8
102#define BGX_SPUX_MISC_CONTROL 0x10218
103#define SPU_MISC_CTL_INTLV_RDISP BIT_ULL(10)
104#define SPU_MISC_CTL_RX_DIS BIT_ULL(12)
105#define BGX_SPUX_INT 0x10220 /* +(0..3) << 20 */
106#define BGX_SPUX_INT_W1S 0x10228
107#define BGX_SPUX_INT_ENA_W1C 0x10230
108#define BGX_SPUX_INT_ENA_W1S 0x10238
109#define BGX_SPU_DBG_CONTROL 0x10300
110#define SPU_DBG_CTL_AN_ARB_LINK_CHK_EN BIT_ULL(18)
111#define SPU_DBG_CTL_AN_NONCE_MCT_DIS BIT_ULL(29)
112
113#define BGX_SMUX_RX_INT 0x20000
114#define BGX_SMUX_RX_JABBER 0x20030
115#define BGX_SMUX_RX_CTL 0x20048
116#define SMU_RX_CTL_STATUS (3ull << 0)
117#define BGX_SMUX_TX_APPEND 0x20100
118#define SMU_TX_APPEND_FCS_D BIT_ULL(2)
119#define BGX_SMUX_TX_MIN_PKT 0x20118
120#define BGX_SMUX_TX_INT 0x20140
121#define BGX_SMUX_TX_CTL 0x20178
122#define SMU_TX_CTL_DIC_EN BIT_ULL(0)
123#define SMU_TX_CTL_UNI_EN BIT_ULL(1)
124#define SMU_TX_CTL_LNK_STATUS (3ull << 4)
125#define BGX_SMUX_TX_THRESH 0x20180
126#define BGX_SMUX_CTL 0x20200
127#define SMU_CTL_RX_IDLE BIT_ULL(0)
128#define SMU_CTL_TX_IDLE BIT_ULL(1)
129
130#define BGX_GMP_PCS_MRX_CTL 0x30000
131#define PCS_MRX_CTL_RST_AN BIT_ULL(9)
132#define PCS_MRX_CTL_PWR_DN BIT_ULL(11)
133#define PCS_MRX_CTL_AN_EN BIT_ULL(12)
Sunil Gouthamd77a2382015-08-30 12:29:16 +0300134#define PCS_MRX_CTL_LOOPBACK1 BIT_ULL(14)
Sunil Goutham4863dea2015-05-26 19:20:15 -0700135#define PCS_MRX_CTL_RESET BIT_ULL(15)
136#define BGX_GMP_PCS_MRX_STATUS 0x30008
137#define PCS_MRX_STATUS_AN_CPT BIT_ULL(5)
138#define BGX_GMP_PCS_ANX_AN_RESULTS 0x30020
139#define BGX_GMP_PCS_SGM_AN_ADV 0x30068
140#define BGX_GMP_PCS_MISCX_CTL 0x30078
141#define PCS_MISC_CTL_GMX_ENO BIT_ULL(11)
142#define PCS_MISC_CTL_SAMP_PT_MASK 0x7Full
143#define BGX_GMP_GMI_PRTX_CFG 0x38020
144#define GMI_PORT_CFG_SPEED BIT_ULL(1)
145#define GMI_PORT_CFG_DUPLEX BIT_ULL(2)
146#define GMI_PORT_CFG_SLOT_TIME BIT_ULL(3)
147#define GMI_PORT_CFG_SPEED_MSB BIT_ULL(8)
148#define BGX_GMP_GMI_RXX_JABBER 0x38038
149#define BGX_GMP_GMI_TXX_THRESH 0x38210
150#define BGX_GMP_GMI_TXX_APPEND 0x38218
151#define BGX_GMP_GMI_TXX_SLOT 0x38220
152#define BGX_GMP_GMI_TXX_BURST 0x38228
153#define BGX_GMP_GMI_TXX_MIN_PKT 0x38240
154#define BGX_GMP_GMI_TXX_SGMII_CTL 0x38300
155
156#define BGX_MSIX_VEC_0_29_ADDR 0x400000 /* +(0..29) << 4 */
157#define BGX_MSIX_VEC_0_29_CTL 0x400008
158#define BGX_MSIX_PBA_0 0x4F0000
159
160/* MSI-X interrupts */
161#define BGX_MSIX_VECTORS 30
162#define BGX_LMAC_VEC_OFFSET 7
163#define BGX_MSIX_VEC_SHIFT 4
164
165#define CMRX_INT 0
166#define SPUX_INT 1
167#define SMUX_RX_INT 2
168#define SMUX_TX_INT 3
169#define GMPX_PCS_INT 4
170#define GMPX_GMI_RX_INT 5
171#define GMPX_GMI_TX_INT 6
172#define CMR_MEM_INT 28
173#define SPU_MEM_INT 29
174
175#define LMAC_INTR_LINK_UP BIT(0)
176#define LMAC_INTR_LINK_DOWN BIT(1)
177
178/* RX_DMAC_CTL configuration*/
179enum MCAST_MODE {
180 MCAST_MODE_REJECT,
181 MCAST_MODE_ACCEPT,
182 MCAST_MODE_CAM_FILTER,
183 RSVD
184};
185
186#define BCAST_ACCEPT 1
187#define CAM_ACCEPT 1
188
Thanneeru Srinivasulu723cda52015-12-02 15:36:13 +0530189void octeon_mdiobus_force_mod_depencency(void);
Sunil Gouthambc69fdf2015-12-02 15:36:17 +0530190void bgx_lmac_rx_tx_enable(int node, int bgx_idx, int lmacid, bool enable);
Sunil Goutham4863dea2015-05-26 19:20:15 -0700191void bgx_add_dmac_addr(u64 dmac, int node, int bgx_idx, int lmac);
192unsigned bgx_get_map(int node);
193int bgx_get_lmac_count(int node, int bgx);
Aleksey Makarove610cb32015-06-02 11:00:21 -0700194const u8 *bgx_get_lmac_mac(int node, int bgx_idx, int lmacid);
195void bgx_set_lmac_mac(int node, int bgx_idx, int lmacid, const u8 *mac);
Sunil Goutham4863dea2015-05-26 19:20:15 -0700196void bgx_get_lmac_link_state(int node, int bgx_idx, int lmacid, void *status);
Sunil Gouthamd77a2382015-08-30 12:29:16 +0300197void bgx_lmac_internal_loopback(int node, int bgx_idx,
198 int lmac_idx, bool enable);
Sunil Goutham4863dea2015-05-26 19:20:15 -0700199u64 bgx_get_rx_stats(int node, int bgx_idx, int lmac, int idx);
200u64 bgx_get_tx_stats(int node, int bgx_idx, int lmac, int idx);
201#define BGX_RX_STATS_COUNT 11
202#define BGX_TX_STATS_COUNT 18
203
204struct bgx_stats {
205 u64 rx_stats[BGX_RX_STATS_COUNT];
206 u64 tx_stats[BGX_TX_STATS_COUNT];
207};
208
209enum LMAC_TYPE {
210 BGX_MODE_SGMII = 0, /* 1 lane, 1.250 Gbaud */
211 BGX_MODE_XAUI = 1, /* 4 lanes, 3.125 Gbaud */
212 BGX_MODE_DXAUI = 1, /* 4 lanes, 6.250 Gbaud */
213 BGX_MODE_RXAUI = 2, /* 2 lanes, 6.250 Gbaud */
214 BGX_MODE_XFI = 3, /* 1 lane, 10.3125 Gbaud */
215 BGX_MODE_XLAUI = 4, /* 4 lanes, 10.3125 Gbaud */
216 BGX_MODE_10G_KR = 3,/* 1 lane, 10.3125 Gbaud */
217 BGX_MODE_40G_KR = 4,/* 4 lanes, 10.3125 Gbaud */
218};
219
220enum qlm_mode {
221 QLM_MODE_SGMII, /* SGMII, each lane independent */
222 QLM_MODE_XAUI_1X4, /* 1 XAUI or DXAUI, 4 lanes */
223 QLM_MODE_RXAUI_2X2, /* 2 RXAUI, 2 lanes each */
224 QLM_MODE_XFI_4X1, /* 4 XFI, 1 lane each */
225 QLM_MODE_XLAUI_1X4, /* 1 XLAUI, 4 lanes each */
226 QLM_MODE_10G_KR_4X1, /* 4 10GBASE-KR, 1 lane each */
227 QLM_MODE_40G_KR4_1X4, /* 1 40GBASE-KR4, 4 lanes each */
228};
229
230#endif /* THUNDER_BGX_H */