blob: 6704dab4232633f450aa4772ad3f5147abe27c91 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#ifndef __iwl_trans_int_pcie_h__
30#define __iwl_trans_int_pcie_h__
31
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070032#include <linux/spinlock.h>
33#include <linux/interrupt.h>
34#include <linux/skbuff.h>
Johannes Berg13df1aa2012-03-06 13:31:00 -080035#include <linux/wait.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070036#include <linux/pci.h>
Johannes Berg7c5ba4a2012-04-09 17:46:54 -070037#include <linux/timer.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070038
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070039#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070040#include "iwl-csr.h"
41#include "iwl-shared.h"
42#include "iwl-trans.h"
43#include "iwl-debug.h"
44#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020045#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070046
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070047struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070048
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070049/*This file includes the declaration that are internal to the
50 * trans_pcie layer */
51
Johannes Berg48a2d662012-03-05 11:24:39 -080052struct iwl_rx_mem_buffer {
53 dma_addr_t page_dma;
54 struct page *page;
55 struct list_head list;
56};
57
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070058/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070059 * struct isr_statistics - interrupt statistics
60 *
61 */
62struct isr_statistics {
63 u32 hw;
64 u32 sw;
65 u32 err_code;
66 u32 sch;
67 u32 alive;
68 u32 rfkill;
69 u32 ctkill;
70 u32 wakeup;
71 u32 rx;
72 u32 tx;
73 u32 unhandled;
74};
75
76/**
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070077 * struct iwl_rx_queue - Rx queue
78 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
79 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
80 * @pool:
81 * @queue:
82 * @read: Shared index to newest available Rx buffer
83 * @write: Shared index to oldest written Rx packet
84 * @free_count: Number of pre-allocated buffers in rx_free
85 * @write_actual:
86 * @rx_free: list of free SKBs for use
87 * @rx_used: List of Rx buffers with no SKB
88 * @need_update: flag to indicate we need to update read/write index
89 * @rb_stts: driver's pointer to receive buffer status
90 * @rb_stts_dma: bus address of receive buffer status
91 * @lock:
92 *
93 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
94 */
95struct iwl_rx_queue {
96 __le32 *bd;
97 dma_addr_t bd_dma;
98 struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
99 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
100 u32 read;
101 u32 write;
102 u32 free_count;
103 u32 write_actual;
104 struct list_head rx_free;
105 struct list_head rx_used;
106 int need_update;
107 struct iwl_rb_status *rb_stts;
108 dma_addr_t rb_stts_dma;
109 spinlock_t lock;
110};
111
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700112struct iwl_dma_ptr {
113 dma_addr_t dma;
114 void *addr;
115 size_t size;
116};
117
Johannes Bergbffc66c2012-03-05 11:24:42 -0800118/**
119 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
120 * @index -- current index
121 * @n_bd -- total number of entries in queue (must be power of 2)
122 */
123static inline int iwl_queue_inc_wrap(int index, int n_bd)
124{
125 return ++index & (n_bd - 1);
126}
127
128/**
129 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
130 * @index -- current index
131 * @n_bd -- total number of entries in queue (must be power of 2)
132 */
133static inline int iwl_queue_dec_wrap(int index, int n_bd)
134{
135 return --index & (n_bd - 1);
136}
137
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700138struct iwl_cmd_meta {
139 /* only for SYNC commands, iff the reply skb is wanted */
140 struct iwl_host_cmd *source;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700141
142 u32 flags;
143
144 DEFINE_DMA_UNMAP_ADDR(mapping);
145 DEFINE_DMA_UNMAP_LEN(len);
146};
147
148/*
149 * Generic queue structure
150 *
151 * Contains common data for Rx and Tx queues.
152 *
153 * Note the difference between n_bd and n_window: the hardware
154 * always assumes 256 descriptors, so n_bd is always 256 (unless
155 * there might be HW changes in the future). For the normal TX
156 * queues, n_window, which is the size of the software queue data
157 * is also 256; however, for the command queue, n_window is only
158 * 32 since we don't need so many commands pending. Since the HW
159 * still uses 256 BDs for DMA though, n_bd stays 256. As a result,
160 * the software buffers (in the variables @meta, @txb in struct
161 * iwl_tx_queue) only have 32 entries, while the HW buffers (@tfds
162 * in the same struct) have 256.
163 * This means that we end up with the following:
164 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
165 * SW entries: | 0 | ... | 31 |
166 * where N is a number between 0 and 7. This means that the SW
167 * data is a window overlayed over the HW queue.
168 */
169struct iwl_queue {
170 int n_bd; /* number of BDs in this queue */
171 int write_ptr; /* 1-st empty entry (index) host_w*/
172 int read_ptr; /* last used entry (index) host_r*/
173 /* use for monitoring and recovering the stuck queue */
174 dma_addr_t dma_addr; /* physical addr for BD's */
175 int n_window; /* safe queue window */
176 u32 id;
177 int low_mark; /* low watermark, resume queue if free
178 * space more than this */
179 int high_mark; /* high watermark, stop queue if free
180 * space less than this */
181};
182
183/**
184 * struct iwl_tx_queue - Tx Queue for DMA
185 * @q: generic Rx/Tx queue descriptor
186 * @bd: base of circular buffer of TFDs
187 * @cmd: array of command/TX buffer pointers
188 * @meta: array of meta data for each command/tx buffer
189 * @dma_addr_cmd: physical address of cmd/tx buffer array
190 * @txb: array of per-TFD driver data
Johannes Berg015c15e2012-03-05 11:24:24 -0800191 * lock: queue lock
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700192 * @time_stamp: time (in jiffies) of last read_ptr change
193 * @need_update: indicates need to update read/write index
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700194 *
195 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
196 * descriptors) and required locking structures.
197 */
198#define TFD_TX_CMD_SLOTS 256
199#define TFD_CMD_SLOTS 32
200
201struct iwl_tx_queue {
202 struct iwl_queue q;
203 struct iwl_tfd *tfds;
204 struct iwl_device_cmd **cmd;
205 struct iwl_cmd_meta *meta;
206 struct sk_buff **skbs;
Johannes Berg015c15e2012-03-05 11:24:24 -0800207 spinlock_t lock;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700208 struct timer_list stuck_timer;
209 struct iwl_trans_pcie *trans_pcie;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700210 u8 need_update;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700211 u8 active;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700212};
213
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700214/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700215 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700216 * @rxq: all the RX queue data
217 * @rx_replenish: work that will be called when buffers need to be allocated
218 * @trans: pointer to the generic transport area
Johannes Berg75595532012-03-06 13:31:01 -0800219 * @irq - the irq number for the device
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200220 * @irq_requested: true when the irq has been requested
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700221 * @scd_base_addr: scheduler sram base address in SRAM
222 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700223 * @kw: keep warm address
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800224 * @pci_dev: basic pci-network driver stuff
225 * @hw_base: pci hardware address support
Johannes Berg13df1aa2012-03-06 13:31:00 -0800226 * @ucode_write_complete: indicates that the ucode has been copied.
227 * @ucode_write_waitq: wait queue for uCode load
Don Fry9a716862012-03-07 09:52:32 -0800228 * @status - transport specific status flags
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800229 * @cmd_queue - command queue number
Johannes Bergb2cf4102012-04-09 17:46:51 -0700230 * @rx_buf_size_8k: 8 kB RX buffer size
231 * @rx_page_order: page order for receive buffer size
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700232 * @wd_timeout: queue watchdog timeout (jiffies)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700233 */
234struct iwl_trans_pcie {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700235 struct iwl_rx_queue rxq;
236 struct work_struct rx_replenish;
237 struct iwl_trans *trans;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700238
239 /* INT ICT Table */
240 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700241 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700242 int ict_index;
243 u32 inta;
244 bool use_ict;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200245 bool irq_requested;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700246 struct tasklet_struct irq_tasklet;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700247 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700248
Johannes Berg75595532012-03-06 13:31:01 -0800249 unsigned int irq;
Johannes Berg7b114882012-02-05 13:55:11 -0800250 spinlock_t irq_lock;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700251 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700252 u32 scd_base_addr;
253 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700254 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700255
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700256 struct iwl_tx_queue *txq;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700257 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700258 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800259
260 /* PCI bus related data */
261 struct pci_dev *pci_dev;
262 void __iomem *hw_base;
Johannes Berg13df1aa2012-03-06 13:31:00 -0800263
264 bool ucode_write_complete;
265 wait_queue_head_t ucode_write_waitq;
Don Fry9a716862012-03-07 09:52:32 -0800266 unsigned long status;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800267 u8 cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -0800268 u8 n_no_reclaim_cmds;
269 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
Johannes Berg9eae88f2012-03-15 13:26:52 -0700270 u8 setup_q_to_fifo[IWL_MAX_HW_QUEUES];
271 u8 n_q_to_fifo;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700272
273 bool rx_buf_size_8k;
274 u32 rx_page_order;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700275
276
277 /* queue watchdog */
278 unsigned long wd_timeout;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700279};
280
Don Fry01d651d2012-03-23 08:34:31 -0700281/*****************************************************
282* DRIVER STATUS FUNCTIONS
283******************************************************/
284#define STATUS_HCMD_ACTIVE 0
285#define STATUS_DEVICE_ENABLED 1
286#define STATUS_TPOWER_PMI 2
287#define STATUS_INT_ENABLED 3
288
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700289#define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
290 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
291
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700292static inline struct iwl_trans *
293iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
294{
295 return container_of((void *)trans_pcie, struct iwl_trans,
296 trans_specific);
297}
298
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700299/*****************************************************
300* RX
301******************************************************/
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700302void iwl_bg_rx_replenish(struct work_struct *data);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700303void iwl_irq_tasklet(struct iwl_trans *trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700304void iwlagn_rx_replenish(struct iwl_trans *trans);
305void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700306 struct iwl_rx_queue *q);
307
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700308/*****************************************************
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700309* ICT
310******************************************************/
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200311void iwl_reset_ict(struct iwl_trans *trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700312void iwl_disable_ict(struct iwl_trans *trans);
313int iwl_alloc_isr_ict(struct iwl_trans *trans);
314void iwl_free_isr_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700315irqreturn_t iwl_isr_ict(int irq, void *data);
316
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700317/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700318* TX / HCMD
319******************************************************/
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700320void iwl_txq_update_write_ptr(struct iwl_trans *trans,
321 struct iwl_tx_queue *txq);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700322int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700323 struct iwl_tx_queue *txq,
324 dma_addr_t addr, u16 len, u8 reset);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700325int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id);
326int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700327void iwl_tx_cmd_complete(struct iwl_trans *trans,
Johannes Berg48a2d662012-03-05 11:24:39 -0800328 struct iwl_rx_cmd_buffer *rxb, int handler_status);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700329void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300330 struct iwl_tx_queue *txq,
331 u16 byte_cnt);
Johannes Berg9eae88f2012-03-15 13:26:52 -0700332void iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int queue);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700333void iwl_trans_set_wr_ptrs(struct iwl_trans *trans, int txq_id, u32 index);
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700334void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700335 struct iwl_tx_queue *txq,
336 int tx_fifo_id, bool active);
337void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, int queue, int fifo,
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200338 int sta_id, int tid, int frame_limit, u16 ssn);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700339void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700340 int index, enum dma_data_direction dma_dir);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700341int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
342 struct sk_buff_head *skbs);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700343int iwl_queue_space(const struct iwl_queue *q);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700344
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700345/*****************************************************
346* Error handling
347******************************************************/
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700348int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display);
349void iwl_dump_csr(struct iwl_trans *trans);
350
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700351/*****************************************************
352* Helpers
353******************************************************/
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700354static inline void iwl_disable_interrupts(struct iwl_trans *trans)
355{
Don Fry83626402012-03-07 09:52:37 -0800356 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
357 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700358
359 /* disable interrupts from uCode/NIC to host */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200360 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700361
362 /* acknowledge/clear/reset any interrupts still pending
363 * from uCode or flow handler (Rx/Tx DMA) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200364 iwl_write32(trans, CSR_INT, 0xffffffff);
365 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700366 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
367}
368
369static inline void iwl_enable_interrupts(struct iwl_trans *trans)
370{
Don Fry83626402012-03-07 09:52:37 -0800371 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700372
373 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
Don Fry83626402012-03-07 09:52:37 -0800374 set_bit(STATUS_INT_ENABLED, &trans_pcie->status);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200375 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700376}
377
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800378static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
379{
380 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
381 iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
382}
383
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700384static inline void iwl_wake_queue(struct iwl_trans *trans,
Johannes Bergbada9912012-03-07 09:52:39 -0800385 struct iwl_tx_queue *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700386{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700387 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700388
Johannes Berg9eae88f2012-03-15 13:26:52 -0700389 if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
390 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
391 iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800392 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700393}
394
395static inline void iwl_stop_queue(struct iwl_trans *trans,
Johannes Bergbada9912012-03-07 09:52:39 -0800396 struct iwl_tx_queue *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700397{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700398 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700399
Johannes Berg9eae88f2012-03-15 13:26:52 -0700400 if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
401 iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
402 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
403 } else
404 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
405 txq->q.id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700406}
407
408static inline int iwl_queue_used(const struct iwl_queue *q, int i)
409{
410 return q->write_ptr >= q->read_ptr ?
411 (i >= q->read_ptr && i < q->write_ptr) :
412 !(i < q->read_ptr && i >= q->write_ptr);
413}
414
415static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
416{
417 return index & (q->n_window - 1);
418}
419
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700420#endif /* __iwl_trans_int_pcie_h__ */