blob: 374b18c550fd3de2b78e53e0b65d30480e5221ee [file] [log] [blame]
Chris Zhong84e05402016-01-06 16:12:54 +08001/*
2 * Copyright (c) 2016, Fuzhou Rockchip Electronics Co., Ltd
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9#include <linux/clk.h>
10#include <linux/component.h>
11#include <linux/iopoll.h>
12#include <linux/math64.h>
13#include <linux/module.h>
14#include <linux/of_device.h>
15#include <linux/regmap.h>
16#include <linux/mfd/syscon.h>
17#include <drm/drm_atomic_helper.h>
18#include <drm/drm_crtc.h>
19#include <drm/drm_crtc_helper.h>
20#include <drm/drm_mipi_dsi.h>
21#include <drm/drm_of.h>
22#include <drm/drm_panel.h>
23#include <drm/drmP.h>
24#include <video/mipi_display.h>
25
26#include "rockchip_drm_drv.h"
27#include "rockchip_drm_vop.h"
28
29#define DRIVER_NAME "dw-mipi-dsi"
30
31#define GRF_SOC_CON6 0x025c
32#define DSI0_SEL_VOP_LIT (1 << 6)
33#define DSI1_SEL_VOP_LIT (1 << 9)
34
35#define DSI_VERSION 0x00
36#define DSI_PWR_UP 0x04
37#define RESET 0
38#define POWERUP BIT(0)
39
40#define DSI_CLKMGR_CFG 0x08
41#define TO_CLK_DIVIDSION(div) (((div) & 0xff) << 8)
42#define TX_ESC_CLK_DIVIDSION(div) (((div) & 0xff) << 0)
43
44#define DSI_DPI_VCID 0x0c
45#define DPI_VID(vid) (((vid) & 0x3) << 0)
46
47#define DSI_DPI_COLOR_CODING 0x10
48#define EN18_LOOSELY BIT(8)
49#define DPI_COLOR_CODING_16BIT_1 0x0
50#define DPI_COLOR_CODING_16BIT_2 0x1
51#define DPI_COLOR_CODING_16BIT_3 0x2
52#define DPI_COLOR_CODING_18BIT_1 0x3
53#define DPI_COLOR_CODING_18BIT_2 0x4
54#define DPI_COLOR_CODING_24BIT 0x5
55
56#define DSI_DPI_CFG_POL 0x14
57#define COLORM_ACTIVE_LOW BIT(4)
58#define SHUTD_ACTIVE_LOW BIT(3)
59#define HSYNC_ACTIVE_LOW BIT(2)
60#define VSYNC_ACTIVE_LOW BIT(1)
61#define DATAEN_ACTIVE_LOW BIT(0)
62
63#define DSI_DPI_LP_CMD_TIM 0x18
64#define OUTVACT_LPCMD_TIME(p) (((p) & 0xff) << 16)
65#define INVACT_LPCMD_TIME(p) ((p) & 0xff)
66
67#define DSI_DBI_CFG 0x20
68#define DSI_DBI_CMDSIZE 0x28
69
70#define DSI_PCKHDL_CFG 0x2c
71#define EN_CRC_RX BIT(4)
72#define EN_ECC_RX BIT(3)
73#define EN_BTA BIT(2)
74#define EN_EOTP_RX BIT(1)
75#define EN_EOTP_TX BIT(0)
76
77#define DSI_MODE_CFG 0x34
78#define ENABLE_VIDEO_MODE 0
79#define ENABLE_CMD_MODE BIT(0)
80
81#define DSI_VID_MODE_CFG 0x38
82#define FRAME_BTA_ACK BIT(14)
83#define ENABLE_LOW_POWER (0x3f << 8)
84#define ENABLE_LOW_POWER_MASK (0x3f << 8)
85#define VID_MODE_TYPE_BURST_SYNC_PULSES 0x2
86#define VID_MODE_TYPE_MASK 0x3
87
88#define DSI_VID_PKT_SIZE 0x3c
89#define VID_PKT_SIZE(p) (((p) & 0x3fff) << 0)
90#define VID_PKT_MAX_SIZE 0x3fff
91
92#define DSI_VID_HSA_TIME 0x48
93#define DSI_VID_HBP_TIME 0x4c
94#define DSI_VID_HLINE_TIME 0x50
95#define DSI_VID_VSA_LINES 0x54
96#define DSI_VID_VBP_LINES 0x58
97#define DSI_VID_VFP_LINES 0x5c
98#define DSI_VID_VACTIVE_LINES 0x60
99#define DSI_CMD_MODE_CFG 0x68
100#define MAX_RD_PKT_SIZE_LP BIT(24)
101#define DCS_LW_TX_LP BIT(19)
102#define DCS_SR_0P_TX_LP BIT(18)
103#define DCS_SW_1P_TX_LP BIT(17)
104#define DCS_SW_0P_TX_LP BIT(16)
105#define GEN_LW_TX_LP BIT(14)
106#define GEN_SR_2P_TX_LP BIT(13)
107#define GEN_SR_1P_TX_LP BIT(12)
108#define GEN_SR_0P_TX_LP BIT(11)
109#define GEN_SW_2P_TX_LP BIT(10)
110#define GEN_SW_1P_TX_LP BIT(9)
111#define GEN_SW_0P_TX_LP BIT(8)
112#define EN_ACK_RQST BIT(1)
113#define EN_TEAR_FX BIT(0)
114
115#define CMD_MODE_ALL_LP (MAX_RD_PKT_SIZE_LP | \
116 DCS_LW_TX_LP | \
117 DCS_SR_0P_TX_LP | \
118 DCS_SW_1P_TX_LP | \
119 DCS_SW_0P_TX_LP | \
120 GEN_LW_TX_LP | \
121 GEN_SR_2P_TX_LP | \
122 GEN_SR_1P_TX_LP | \
123 GEN_SR_0P_TX_LP | \
124 GEN_SW_2P_TX_LP | \
125 GEN_SW_1P_TX_LP | \
126 GEN_SW_0P_TX_LP)
127
128#define DSI_GEN_HDR 0x6c
129#define GEN_HDATA(data) (((data) & 0xffff) << 8)
130#define GEN_HDATA_MASK (0xffff << 8)
131#define GEN_HTYPE(type) (((type) & 0xff) << 0)
132#define GEN_HTYPE_MASK 0xff
133
134#define DSI_GEN_PLD_DATA 0x70
135
136#define DSI_CMD_PKT_STATUS 0x74
137#define GEN_CMD_EMPTY BIT(0)
138#define GEN_CMD_FULL BIT(1)
139#define GEN_PLD_W_EMPTY BIT(2)
140#define GEN_PLD_W_FULL BIT(3)
141#define GEN_PLD_R_EMPTY BIT(4)
142#define GEN_PLD_R_FULL BIT(5)
143#define GEN_RD_CMD_BUSY BIT(6)
144
145#define DSI_TO_CNT_CFG 0x78
146#define HSTX_TO_CNT(p) (((p) & 0xffff) << 16)
147#define LPRX_TO_CNT(p) ((p) & 0xffff)
148
149#define DSI_BTA_TO_CNT 0x8c
150
151#define DSI_LPCLK_CTRL 0x94
152#define AUTO_CLKLANE_CTRL BIT(1)
153#define PHY_TXREQUESTCLKHS BIT(0)
154
155#define DSI_PHY_TMR_LPCLK_CFG 0x98
156#define PHY_CLKHS2LP_TIME(lbcc) (((lbcc) & 0x3ff) << 16)
157#define PHY_CLKLP2HS_TIME(lbcc) ((lbcc) & 0x3ff)
158
159#define DSI_PHY_TMR_CFG 0x9c
160#define PHY_HS2LP_TIME(lbcc) (((lbcc) & 0xff) << 24)
161#define PHY_LP2HS_TIME(lbcc) (((lbcc) & 0xff) << 16)
162#define MAX_RD_TIME(lbcc) ((lbcc) & 0x7fff)
163
164#define DSI_PHY_RSTZ 0xa0
165#define PHY_DISFORCEPLL 0
166#define PHY_ENFORCEPLL BIT(3)
167#define PHY_DISABLECLK 0
168#define PHY_ENABLECLK BIT(2)
169#define PHY_RSTZ 0
170#define PHY_UNRSTZ BIT(1)
171#define PHY_SHUTDOWNZ 0
172#define PHY_UNSHUTDOWNZ BIT(0)
173
174#define DSI_PHY_IF_CFG 0xa4
175#define N_LANES(n) ((((n) - 1) & 0x3) << 0)
176#define PHY_STOP_WAIT_TIME(cycle) (((cycle) & 0xff) << 8)
177
178#define DSI_PHY_STATUS 0xb0
179#define LOCK BIT(0)
180#define STOP_STATE_CLK_LANE BIT(2)
181
182#define DSI_PHY_TST_CTRL0 0xb4
183#define PHY_TESTCLK BIT(1)
184#define PHY_UNTESTCLK 0
185#define PHY_TESTCLR BIT(0)
186#define PHY_UNTESTCLR 0
187
188#define DSI_PHY_TST_CTRL1 0xb8
189#define PHY_TESTEN BIT(16)
190#define PHY_UNTESTEN 0
191#define PHY_TESTDOUT(n) (((n) & 0xff) << 8)
192#define PHY_TESTDIN(n) (((n) & 0xff) << 0)
193
194#define DSI_INT_ST0 0xbc
195#define DSI_INT_ST1 0xc0
196#define DSI_INT_MSK0 0xc4
197#define DSI_INT_MSK1 0xc8
198
199#define PHY_STATUS_TIMEOUT_US 10000
200#define CMD_PKT_STATUS_TIMEOUT_US 20000
201
202#define BYPASS_VCO_RANGE BIT(7)
203#define VCO_RANGE_CON_SEL(val) (((val) & 0x7) << 3)
204#define VCO_IN_CAP_CON_DEFAULT (0x0 << 1)
205#define VCO_IN_CAP_CON_LOW (0x1 << 1)
206#define VCO_IN_CAP_CON_HIGH (0x2 << 1)
207#define REF_BIAS_CUR_SEL BIT(0)
208
209#define CP_CURRENT_3MA BIT(3)
210#define CP_PROGRAM_EN BIT(7)
211#define LPF_PROGRAM_EN BIT(6)
212#define LPF_RESISTORS_20_KOHM 0
213
214#define HSFREQRANGE_SEL(val) (((val) & 0x3f) << 1)
215
216#define INPUT_DIVIDER(val) ((val - 1) & 0x7f)
217#define LOW_PROGRAM_EN 0
218#define HIGH_PROGRAM_EN BIT(7)
219#define LOOP_DIV_LOW_SEL(val) ((val - 1) & 0x1f)
220#define LOOP_DIV_HIGH_SEL(val) (((val - 1) >> 5) & 0x1f)
221#define PLL_LOOP_DIV_EN BIT(5)
222#define PLL_INPUT_DIV_EN BIT(4)
223
224#define POWER_CONTROL BIT(6)
225#define INTERNAL_REG_CURRENT BIT(3)
226#define BIAS_BLOCK_ON BIT(2)
227#define BANDGAP_ON BIT(0)
228
229#define TER_RESISTOR_HIGH BIT(7)
230#define TER_RESISTOR_LOW 0
231#define LEVEL_SHIFTERS_ON BIT(6)
232#define TER_CAL_DONE BIT(5)
233#define SETRD_MAX (0x7 << 2)
234#define POWER_MANAGE BIT(1)
235#define TER_RESISTORS_ON BIT(0)
236
237#define BIASEXTR_SEL(val) ((val) & 0x7)
238#define BANDGAP_SEL(val) ((val) & 0x7)
239#define TLP_PROGRAM_EN BIT(7)
240#define THS_PRE_PROGRAM_EN BIT(7)
241#define THS_ZERO_PROGRAM_EN BIT(6)
242
243enum {
244 BANDGAP_97_07,
245 BANDGAP_98_05,
246 BANDGAP_99_02,
247 BANDGAP_100_00,
248 BANDGAP_93_17,
249 BANDGAP_94_15,
250 BANDGAP_95_12,
251 BANDGAP_96_10,
252};
253
254enum {
255 BIASEXTR_87_1,
256 BIASEXTR_91_5,
257 BIASEXTR_95_9,
258 BIASEXTR_100,
259 BIASEXTR_105_94,
260 BIASEXTR_111_88,
261 BIASEXTR_118_8,
262 BIASEXTR_127_7,
263};
264
265struct dw_mipi_dsi_plat_data {
266 unsigned int max_data_lanes;
267 enum drm_mode_status (*mode_valid)(struct drm_connector *connector,
268 struct drm_display_mode *mode);
269};
270
271struct dw_mipi_dsi {
272 struct drm_encoder encoder;
273 struct drm_connector connector;
274 struct mipi_dsi_host dsi_host;
275 struct drm_panel *panel;
276 struct device *dev;
277 struct regmap *grf_regmap;
278 void __iomem *base;
279
280 struct clk *pllref_clk;
281 struct clk *pclk;
282
283 unsigned int lane_mbps; /* per lane */
284 u32 channel;
285 u32 lanes;
286 u32 format;
287 u16 input_div;
288 u16 feedback_div;
Chris Zhong84e05402016-01-06 16:12:54 +0800289
290 const struct dw_mipi_dsi_plat_data *pdata;
291};
292
293enum dw_mipi_dsi_mode {
294 DW_MIPI_DSI_CMD_MODE,
295 DW_MIPI_DSI_VID_MODE,
296};
297
298struct dphy_pll_testdin_map {
299 unsigned int max_mbps;
300 u8 testdin;
301};
302
303/* The table is based on 27MHz DPHY pll reference clock. */
304static const struct dphy_pll_testdin_map dptdin_map[] = {
305 { 90, 0x00}, { 100, 0x10}, { 110, 0x20}, { 130, 0x01},
306 { 140, 0x11}, { 150, 0x21}, { 170, 0x02}, { 180, 0x12},
307 { 200, 0x22}, { 220, 0x03}, { 240, 0x13}, { 250, 0x23},
308 { 270, 0x04}, { 300, 0x14}, { 330, 0x05}, { 360, 0x15},
309 { 400, 0x25}, { 450, 0x06}, { 500, 0x16}, { 550, 0x07},
310 { 600, 0x17}, { 650, 0x08}, { 700, 0x18}, { 750, 0x09},
311 { 800, 0x19}, { 850, 0x29}, { 900, 0x39}, { 950, 0x0a},
312 {1000, 0x1a}, {1050, 0x2a}, {1100, 0x3a}, {1150, 0x0b},
313 {1200, 0x1b}, {1250, 0x2b}, {1300, 0x3b}, {1350, 0x0c},
314 {1400, 0x1c}, {1450, 0x2c}, {1500, 0x3c}
315};
316
317static int max_mbps_to_testdin(unsigned int max_mbps)
318{
319 int i;
320
321 for (i = 0; i < ARRAY_SIZE(dptdin_map); i++)
322 if (dptdin_map[i].max_mbps > max_mbps)
323 return dptdin_map[i].testdin;
324
325 return -EINVAL;
326}
327
328/*
329 * The controller should generate 2 frames before
330 * preparing the peripheral.
331 */
John Keeping0f2c3ad2017-02-24 12:54:45 +0000332static void dw_mipi_dsi_wait_for_two_frames(struct drm_display_mode *mode)
Chris Zhong84e05402016-01-06 16:12:54 +0800333{
334 int refresh, two_frames;
335
John Keeping0f2c3ad2017-02-24 12:54:45 +0000336 refresh = drm_mode_vrefresh(mode);
Chris Zhong84e05402016-01-06 16:12:54 +0800337 two_frames = DIV_ROUND_UP(MSEC_PER_SEC, refresh) * 2;
338 msleep(two_frames);
339}
340
341static inline struct dw_mipi_dsi *host_to_dsi(struct mipi_dsi_host *host)
342{
343 return container_of(host, struct dw_mipi_dsi, dsi_host);
344}
345
346static inline struct dw_mipi_dsi *con_to_dsi(struct drm_connector *con)
347{
348 return container_of(con, struct dw_mipi_dsi, connector);
349}
350
351static inline struct dw_mipi_dsi *encoder_to_dsi(struct drm_encoder *encoder)
352{
353 return container_of(encoder, struct dw_mipi_dsi, encoder);
354}
355static inline void dsi_write(struct dw_mipi_dsi *dsi, u32 reg, u32 val)
356{
357 writel(val, dsi->base + reg);
358}
359
360static inline u32 dsi_read(struct dw_mipi_dsi *dsi, u32 reg)
361{
362 return readl(dsi->base + reg);
363}
364
365static void dw_mipi_dsi_phy_write(struct dw_mipi_dsi *dsi, u8 test_code,
366 u8 test_data)
367{
368 /*
369 * With the falling edge on TESTCLK, the TESTDIN[7:0] signal content
370 * is latched internally as the current test code. Test data is
371 * programmed internally by rising edge on TESTCLK.
372 */
373 dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_UNTESTCLR);
374
375 dsi_write(dsi, DSI_PHY_TST_CTRL1, PHY_TESTEN | PHY_TESTDOUT(0) |
376 PHY_TESTDIN(test_code));
377
378 dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_UNTESTCLK | PHY_UNTESTCLR);
379
380 dsi_write(dsi, DSI_PHY_TST_CTRL1, PHY_UNTESTEN | PHY_TESTDOUT(0) |
381 PHY_TESTDIN(test_data));
382
383 dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_UNTESTCLR);
384}
385
386static int dw_mipi_dsi_phy_init(struct dw_mipi_dsi *dsi)
387{
388 int ret, testdin, vco, val;
389
390 vco = (dsi->lane_mbps < 200) ? 0 : (dsi->lane_mbps + 100) / 200;
391
392 testdin = max_mbps_to_testdin(dsi->lane_mbps);
393 if (testdin < 0) {
394 dev_err(dsi->dev,
395 "failed to get testdin for %dmbps lane clock\n",
396 dsi->lane_mbps);
397 return testdin;
398 }
399
400 dsi_write(dsi, DSI_PWR_UP, POWERUP);
401
402 dw_mipi_dsi_phy_write(dsi, 0x10, BYPASS_VCO_RANGE |
403 VCO_RANGE_CON_SEL(vco) |
404 VCO_IN_CAP_CON_LOW |
405 REF_BIAS_CUR_SEL);
406
407 dw_mipi_dsi_phy_write(dsi, 0x11, CP_CURRENT_3MA);
408 dw_mipi_dsi_phy_write(dsi, 0x12, CP_PROGRAM_EN | LPF_PROGRAM_EN |
409 LPF_RESISTORS_20_KOHM);
410
411 dw_mipi_dsi_phy_write(dsi, 0x44, HSFREQRANGE_SEL(testdin));
412
413 dw_mipi_dsi_phy_write(dsi, 0x19, PLL_LOOP_DIV_EN | PLL_INPUT_DIV_EN);
414 dw_mipi_dsi_phy_write(dsi, 0x17, INPUT_DIVIDER(dsi->input_div));
415 dw_mipi_dsi_phy_write(dsi, 0x18, LOOP_DIV_LOW_SEL(dsi->feedback_div) |
416 LOW_PROGRAM_EN);
417 dw_mipi_dsi_phy_write(dsi, 0x18, LOOP_DIV_HIGH_SEL(dsi->feedback_div) |
418 HIGH_PROGRAM_EN);
419
420 dw_mipi_dsi_phy_write(dsi, 0x20, POWER_CONTROL | INTERNAL_REG_CURRENT |
421 BIAS_BLOCK_ON | BANDGAP_ON);
422
423 dw_mipi_dsi_phy_write(dsi, 0x21, TER_RESISTOR_LOW | TER_CAL_DONE |
424 SETRD_MAX | TER_RESISTORS_ON);
425 dw_mipi_dsi_phy_write(dsi, 0x21, TER_RESISTOR_HIGH | LEVEL_SHIFTERS_ON |
426 SETRD_MAX | POWER_MANAGE |
427 TER_RESISTORS_ON);
428
429 dw_mipi_dsi_phy_write(dsi, 0x22, LOW_PROGRAM_EN |
430 BIASEXTR_SEL(BIASEXTR_127_7));
431 dw_mipi_dsi_phy_write(dsi, 0x22, HIGH_PROGRAM_EN |
432 BANDGAP_SEL(BANDGAP_96_10));
433
434 dw_mipi_dsi_phy_write(dsi, 0x70, TLP_PROGRAM_EN | 0xf);
435 dw_mipi_dsi_phy_write(dsi, 0x71, THS_PRE_PROGRAM_EN | 0x55);
436 dw_mipi_dsi_phy_write(dsi, 0x72, THS_ZERO_PROGRAM_EN | 0xa);
437
438 dsi_write(dsi, DSI_PHY_RSTZ, PHY_ENFORCEPLL | PHY_ENABLECLK |
439 PHY_UNRSTZ | PHY_UNSHUTDOWNZ);
440
441
442 ret = readx_poll_timeout(readl, dsi->base + DSI_PHY_STATUS,
443 val, val & LOCK, 1000, PHY_STATUS_TIMEOUT_US);
444 if (ret < 0) {
445 dev_err(dsi->dev, "failed to wait for phy lock state\n");
446 return ret;
447 }
448
449 ret = readx_poll_timeout(readl, dsi->base + DSI_PHY_STATUS,
450 val, val & STOP_STATE_CLK_LANE, 1000,
451 PHY_STATUS_TIMEOUT_US);
452 if (ret < 0) {
453 dev_err(dsi->dev,
454 "failed to wait for phy clk lane stop state\n");
455 return ret;
456 }
457
458 return ret;
459}
460
John Keeping0f2c3ad2017-02-24 12:54:45 +0000461static int dw_mipi_dsi_get_lane_bps(struct dw_mipi_dsi *dsi,
462 struct drm_display_mode *mode)
Chris Zhong84e05402016-01-06 16:12:54 +0800463{
Andrzej Hajda484bb6c2016-01-14 09:59:02 +0100464 unsigned int i, pre;
Chris Zhong84e05402016-01-06 16:12:54 +0800465 unsigned long mpclk, pllref, tmp;
466 unsigned int m = 1, n = 1, target_mbps = 1000;
467 unsigned int max_mbps = dptdin_map[ARRAY_SIZE(dptdin_map) - 1].max_mbps;
Andrzej Hajda484bb6c2016-01-14 09:59:02 +0100468 int bpp;
Chris Zhong84e05402016-01-06 16:12:54 +0800469
470 bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
471 if (bpp < 0) {
472 dev_err(dsi->dev, "failed to get bpp for pixel format %d\n",
473 dsi->format);
474 return bpp;
475 }
476
John Keeping0f2c3ad2017-02-24 12:54:45 +0000477 mpclk = DIV_ROUND_UP(mode->clock, MSEC_PER_SEC);
Chris Zhong84e05402016-01-06 16:12:54 +0800478 if (mpclk) {
479 /* take 1 / 0.9, since mbps must big than bandwidth of RGB */
480 tmp = mpclk * (bpp / dsi->lanes) * 10 / 9;
481 if (tmp < max_mbps)
482 target_mbps = tmp;
483 else
484 dev_err(dsi->dev, "DPHY clock frequency is out of range\n");
485 }
486
487 pllref = DIV_ROUND_UP(clk_get_rate(dsi->pllref_clk), USEC_PER_SEC);
488 tmp = pllref;
489
490 for (i = 1; i < 6; i++) {
491 pre = pllref / i;
492 if ((tmp > (target_mbps % pre)) && (target_mbps / pre < 512)) {
493 tmp = target_mbps % pre;
494 n = i;
495 m = target_mbps / pre;
496 }
497 if (tmp == 0)
498 break;
499 }
500
501 dsi->lane_mbps = pllref / n * m;
502 dsi->input_div = n;
503 dsi->feedback_div = m;
504
505 return 0;
506}
507
508static int dw_mipi_dsi_host_attach(struct mipi_dsi_host *host,
509 struct mipi_dsi_device *device)
510{
511 struct dw_mipi_dsi *dsi = host_to_dsi(host);
512
513 if (device->lanes > dsi->pdata->max_data_lanes) {
514 dev_err(dsi->dev, "the number of data lanes(%u) is too many\n",
515 device->lanes);
516 return -EINVAL;
517 }
518
519 if (!(device->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) ||
520 !(device->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)) {
521 dev_err(dsi->dev, "device mode is unsupported\n");
522 return -EINVAL;
523 }
524
525 dsi->lanes = device->lanes;
526 dsi->channel = device->channel;
527 dsi->format = device->format;
528 dsi->panel = of_drm_find_panel(device->dev.of_node);
529 if (dsi->panel)
530 return drm_panel_attach(dsi->panel, &dsi->connector);
531
532 return -EINVAL;
533}
534
535static int dw_mipi_dsi_host_detach(struct mipi_dsi_host *host,
536 struct mipi_dsi_device *device)
537{
538 struct dw_mipi_dsi *dsi = host_to_dsi(host);
539
540 drm_panel_detach(dsi->panel);
541
542 return 0;
543}
544
John Keepingd3852c212017-02-24 12:54:47 +0000545static int dw_mipi_dsi_gen_pkt_hdr_write(struct dw_mipi_dsi *dsi, u32 hdr_val)
Chris Zhong84e05402016-01-06 16:12:54 +0800546{
547 int ret;
John Keeping480564a2017-02-24 12:54:48 +0000548 u32 val, mask;
Chris Zhong84e05402016-01-06 16:12:54 +0800549
550 ret = readx_poll_timeout(readl, dsi->base + DSI_CMD_PKT_STATUS,
551 val, !(val & GEN_CMD_FULL), 1000,
552 CMD_PKT_STATUS_TIMEOUT_US);
553 if (ret < 0) {
554 dev_err(dsi->dev, "failed to get available command FIFO\n");
555 return ret;
556 }
557
John Keepingd3852c212017-02-24 12:54:47 +0000558 dsi_write(dsi, DSI_GEN_HDR, hdr_val);
Chris Zhong84e05402016-01-06 16:12:54 +0800559
John Keeping480564a2017-02-24 12:54:48 +0000560 mask = GEN_CMD_EMPTY | GEN_PLD_W_EMPTY;
Chris Zhong84e05402016-01-06 16:12:54 +0800561 ret = readx_poll_timeout(readl, dsi->base + DSI_CMD_PKT_STATUS,
John Keeping480564a2017-02-24 12:54:48 +0000562 val, (val & mask) == mask,
Chris Zhong84e05402016-01-06 16:12:54 +0800563 1000, CMD_PKT_STATUS_TIMEOUT_US);
564 if (ret < 0) {
565 dev_err(dsi->dev, "failed to write command FIFO\n");
566 return ret;
567 }
568
569 return 0;
570}
571
572static int dw_mipi_dsi_dcs_short_write(struct dw_mipi_dsi *dsi,
573 const struct mipi_dsi_msg *msg)
574{
John Keepingdad17ed2017-02-24 12:54:49 +0000575 const u8 *tx_buf = msg->tx_buf;
576 u16 data = 0;
577 u32 val;
578
579 if (msg->tx_len > 0)
580 data |= tx_buf[0];
581 if (msg->tx_len > 1)
582 data |= tx_buf[1] << 8;
Chris Zhong84e05402016-01-06 16:12:54 +0800583
584 if (msg->tx_len > 2) {
585 dev_err(dsi->dev, "too long tx buf length %zu for short write\n",
586 msg->tx_len);
587 return -EINVAL;
588 }
589
John Keepingdad17ed2017-02-24 12:54:49 +0000590 val = GEN_HDATA(data) | GEN_HTYPE(msg->type);
Chris Zhong84e05402016-01-06 16:12:54 +0800591 return dw_mipi_dsi_gen_pkt_hdr_write(dsi, val);
592}
593
594static int dw_mipi_dsi_dcs_long_write(struct dw_mipi_dsi *dsi,
595 const struct mipi_dsi_msg *msg)
596{
597 const u32 *tx_buf = msg->tx_buf;
598 int len = msg->tx_len, pld_data_bytes = sizeof(*tx_buf), ret;
John Keepingd3852c212017-02-24 12:54:47 +0000599 u32 hdr_val = GEN_HDATA(msg->tx_len) | GEN_HTYPE(msg->type);
Chris Zhong84e05402016-01-06 16:12:54 +0800600 u32 remainder = 0;
John Keepingd3852c212017-02-24 12:54:47 +0000601 u32 val;
Chris Zhong84e05402016-01-06 16:12:54 +0800602
603 if (msg->tx_len < 3) {
604 dev_err(dsi->dev, "wrong tx buf length %zu for long write\n",
605 msg->tx_len);
606 return -EINVAL;
607 }
608
609 while (DIV_ROUND_UP(len, pld_data_bytes)) {
610 if (len < pld_data_bytes) {
611 memcpy(&remainder, tx_buf, len);
612 dsi_write(dsi, DSI_GEN_PLD_DATA, remainder);
613 len = 0;
614 } else {
615 dsi_write(dsi, DSI_GEN_PLD_DATA, *tx_buf);
616 tx_buf++;
617 len -= pld_data_bytes;
618 }
619
620 ret = readx_poll_timeout(readl, dsi->base + DSI_CMD_PKT_STATUS,
621 val, !(val & GEN_PLD_W_FULL), 1000,
622 CMD_PKT_STATUS_TIMEOUT_US);
623 if (ret < 0) {
624 dev_err(dsi->dev,
625 "failed to get available write payload FIFO\n");
626 return ret;
627 }
628 }
629
John Keepingd3852c212017-02-24 12:54:47 +0000630 return dw_mipi_dsi_gen_pkt_hdr_write(dsi, hdr_val);
Chris Zhong84e05402016-01-06 16:12:54 +0800631}
632
633static ssize_t dw_mipi_dsi_host_transfer(struct mipi_dsi_host *host,
634 const struct mipi_dsi_msg *msg)
635{
636 struct dw_mipi_dsi *dsi = host_to_dsi(host);
637 int ret;
638
639 switch (msg->type) {
640 case MIPI_DSI_DCS_SHORT_WRITE:
641 case MIPI_DSI_DCS_SHORT_WRITE_PARAM:
642 case MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE:
643 ret = dw_mipi_dsi_dcs_short_write(dsi, msg);
644 break;
645 case MIPI_DSI_DCS_LONG_WRITE:
646 ret = dw_mipi_dsi_dcs_long_write(dsi, msg);
647 break;
648 default:
John Keeping028316f2017-02-24 12:54:50 +0000649 dev_err(dsi->dev, "unsupported message type 0x%02x\n",
650 msg->type);
Chris Zhong84e05402016-01-06 16:12:54 +0800651 ret = -EINVAL;
652 }
653
654 return ret;
655}
656
657static const struct mipi_dsi_host_ops dw_mipi_dsi_host_ops = {
658 .attach = dw_mipi_dsi_host_attach,
659 .detach = dw_mipi_dsi_host_detach,
660 .transfer = dw_mipi_dsi_host_transfer,
661};
662
663static void dw_mipi_dsi_video_mode_config(struct dw_mipi_dsi *dsi)
664{
665 u32 val;
666
667 val = VID_MODE_TYPE_BURST_SYNC_PULSES | ENABLE_LOW_POWER;
668
669 dsi_write(dsi, DSI_VID_MODE_CFG, val);
670}
671
672static void dw_mipi_dsi_set_mode(struct dw_mipi_dsi *dsi,
673 enum dw_mipi_dsi_mode mode)
674{
675 if (mode == DW_MIPI_DSI_CMD_MODE) {
676 dsi_write(dsi, DSI_PWR_UP, RESET);
677 dsi_write(dsi, DSI_MODE_CFG, ENABLE_CMD_MODE);
678 dsi_write(dsi, DSI_PWR_UP, POWERUP);
679 } else {
680 dsi_write(dsi, DSI_PWR_UP, RESET);
681 dsi_write(dsi, DSI_MODE_CFG, ENABLE_VIDEO_MODE);
682 dw_mipi_dsi_video_mode_config(dsi);
683 dsi_write(dsi, DSI_PWR_UP, POWERUP);
684 }
685}
686
687static void dw_mipi_dsi_disable(struct dw_mipi_dsi *dsi)
688{
689 dsi_write(dsi, DSI_PWR_UP, RESET);
690 dsi_write(dsi, DSI_PHY_RSTZ, PHY_RSTZ);
691}
692
693static void dw_mipi_dsi_init(struct dw_mipi_dsi *dsi)
694{
695 dsi_write(dsi, DSI_PWR_UP, RESET);
696 dsi_write(dsi, DSI_PHY_RSTZ, PHY_DISFORCEPLL | PHY_DISABLECLK
697 | PHY_RSTZ | PHY_SHUTDOWNZ);
698 dsi_write(dsi, DSI_CLKMGR_CFG, TO_CLK_DIVIDSION(10) |
699 TX_ESC_CLK_DIVIDSION(7));
700 dsi_write(dsi, DSI_LPCLK_CTRL, PHY_TXREQUESTCLKHS);
701}
702
703static void dw_mipi_dsi_dpi_config(struct dw_mipi_dsi *dsi,
704 struct drm_display_mode *mode)
705{
706 u32 val = 0, color = 0;
707
708 switch (dsi->format) {
709 case MIPI_DSI_FMT_RGB888:
710 color = DPI_COLOR_CODING_24BIT;
711 break;
712 case MIPI_DSI_FMT_RGB666:
713 color = DPI_COLOR_CODING_18BIT_2 | EN18_LOOSELY;
714 break;
715 case MIPI_DSI_FMT_RGB666_PACKED:
716 color = DPI_COLOR_CODING_18BIT_1;
717 break;
718 case MIPI_DSI_FMT_RGB565:
719 color = DPI_COLOR_CODING_16BIT_1;
720 break;
721 }
722
723 if (!(mode->flags & DRM_MODE_FLAG_PVSYNC))
724 val |= VSYNC_ACTIVE_LOW;
725 if (!(mode->flags & DRM_MODE_FLAG_PHSYNC))
726 val |= HSYNC_ACTIVE_LOW;
727
728 dsi_write(dsi, DSI_DPI_VCID, DPI_VID(dsi->channel));
729 dsi_write(dsi, DSI_DPI_COLOR_CODING, color);
730 dsi_write(dsi, DSI_DPI_CFG_POL, val);
731 dsi_write(dsi, DSI_DPI_LP_CMD_TIM, OUTVACT_LPCMD_TIME(4)
732 | INVACT_LPCMD_TIME(4));
733}
734
735static void dw_mipi_dsi_packet_handler_config(struct dw_mipi_dsi *dsi)
736{
737 dsi_write(dsi, DSI_PCKHDL_CFG, EN_CRC_RX | EN_ECC_RX | EN_BTA);
738}
739
740static void dw_mipi_dsi_video_packet_config(struct dw_mipi_dsi *dsi,
741 struct drm_display_mode *mode)
742{
743 dsi_write(dsi, DSI_VID_PKT_SIZE, VID_PKT_SIZE(mode->hdisplay));
744}
745
746static void dw_mipi_dsi_command_mode_config(struct dw_mipi_dsi *dsi)
747{
748 dsi_write(dsi, DSI_TO_CNT_CFG, HSTX_TO_CNT(1000) | LPRX_TO_CNT(1000));
749 dsi_write(dsi, DSI_BTA_TO_CNT, 0xd00);
750 dsi_write(dsi, DSI_CMD_MODE_CFG, CMD_MODE_ALL_LP);
751 dsi_write(dsi, DSI_MODE_CFG, ENABLE_CMD_MODE);
752}
753
754/* Get lane byte clock cycles. */
755static u32 dw_mipi_dsi_get_hcomponent_lbcc(struct dw_mipi_dsi *dsi,
John Keeping0f2c3ad2017-02-24 12:54:45 +0000756 struct drm_display_mode *mode,
Chris Zhong84e05402016-01-06 16:12:54 +0800757 u32 hcomponent)
758{
759 u32 frac, lbcc;
760
761 lbcc = hcomponent * dsi->lane_mbps * MSEC_PER_SEC / 8;
762
John Keeping0f2c3ad2017-02-24 12:54:45 +0000763 frac = lbcc % mode->clock;
764 lbcc = lbcc / mode->clock;
Chris Zhong84e05402016-01-06 16:12:54 +0800765 if (frac)
766 lbcc++;
767
768 return lbcc;
769}
770
John Keeping0f2c3ad2017-02-24 12:54:45 +0000771static void dw_mipi_dsi_line_timer_config(struct dw_mipi_dsi *dsi,
772 struct drm_display_mode *mode)
Chris Zhong84e05402016-01-06 16:12:54 +0800773{
774 u32 htotal, hsa, hbp, lbcc;
Chris Zhong84e05402016-01-06 16:12:54 +0800775
776 htotal = mode->htotal;
777 hsa = mode->hsync_end - mode->hsync_start;
778 hbp = mode->htotal - mode->hsync_end;
779
John Keeping0f2c3ad2017-02-24 12:54:45 +0000780 lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, mode, htotal);
Chris Zhong84e05402016-01-06 16:12:54 +0800781 dsi_write(dsi, DSI_VID_HLINE_TIME, lbcc);
782
John Keeping0f2c3ad2017-02-24 12:54:45 +0000783 lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, mode, hsa);
Chris Zhong84e05402016-01-06 16:12:54 +0800784 dsi_write(dsi, DSI_VID_HSA_TIME, lbcc);
785
John Keeping0f2c3ad2017-02-24 12:54:45 +0000786 lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, mode, hbp);
Chris Zhong84e05402016-01-06 16:12:54 +0800787 dsi_write(dsi, DSI_VID_HBP_TIME, lbcc);
788}
789
John Keeping0f2c3ad2017-02-24 12:54:45 +0000790static void dw_mipi_dsi_vertical_timing_config(struct dw_mipi_dsi *dsi,
791 struct drm_display_mode *mode)
Chris Zhong84e05402016-01-06 16:12:54 +0800792{
793 u32 vactive, vsa, vfp, vbp;
Chris Zhong84e05402016-01-06 16:12:54 +0800794
795 vactive = mode->vdisplay;
796 vsa = mode->vsync_end - mode->vsync_start;
797 vfp = mode->vsync_start - mode->vdisplay;
798 vbp = mode->vtotal - mode->vsync_end;
799
800 dsi_write(dsi, DSI_VID_VACTIVE_LINES, vactive);
801 dsi_write(dsi, DSI_VID_VSA_LINES, vsa);
802 dsi_write(dsi, DSI_VID_VFP_LINES, vfp);
803 dsi_write(dsi, DSI_VID_VBP_LINES, vbp);
804}
805
806static void dw_mipi_dsi_dphy_timing_config(struct dw_mipi_dsi *dsi)
807{
808 dsi_write(dsi, DSI_PHY_TMR_CFG, PHY_HS2LP_TIME(0x40)
809 | PHY_LP2HS_TIME(0x40) | MAX_RD_TIME(10000));
810
811 dsi_write(dsi, DSI_PHY_TMR_LPCLK_CFG, PHY_CLKHS2LP_TIME(0x40)
812 | PHY_CLKLP2HS_TIME(0x40));
813}
814
815static void dw_mipi_dsi_dphy_interface_config(struct dw_mipi_dsi *dsi)
816{
817 dsi_write(dsi, DSI_PHY_IF_CFG, PHY_STOP_WAIT_TIME(0x20) |
818 N_LANES(dsi->lanes));
819}
820
821static void dw_mipi_dsi_clear_err(struct dw_mipi_dsi *dsi)
822{
823 dsi_read(dsi, DSI_INT_ST0);
824 dsi_read(dsi, DSI_INT_ST1);
825 dsi_write(dsi, DSI_INT_MSK0, 0);
826 dsi_write(dsi, DSI_INT_MSK1, 0);
827}
828
Chris Zhong84e05402016-01-06 16:12:54 +0800829static void dw_mipi_dsi_encoder_disable(struct drm_encoder *encoder)
830{
831 struct dw_mipi_dsi *dsi = encoder_to_dsi(encoder);
832
833 drm_panel_disable(dsi->panel);
834
835 if (clk_prepare_enable(dsi->pclk)) {
836 dev_err(dsi->dev, "%s: Failed to enable pclk\n", __func__);
837 return;
838 }
839
840 dw_mipi_dsi_set_mode(dsi, DW_MIPI_DSI_CMD_MODE);
841 drm_panel_unprepare(dsi->panel);
842 dw_mipi_dsi_set_mode(dsi, DW_MIPI_DSI_VID_MODE);
843
844 /*
845 * This is necessary to make sure the peripheral will be driven
846 * normally when the display is enabled again later.
847 */
848 msleep(120);
849
850 dw_mipi_dsi_set_mode(dsi, DW_MIPI_DSI_CMD_MODE);
851 dw_mipi_dsi_disable(dsi);
852 clk_disable_unprepare(dsi->pclk);
853}
854
John Keeping5e408d72017-02-24 12:54:44 +0000855static void dw_mipi_dsi_encoder_enable(struct drm_encoder *encoder)
Chris Zhong84e05402016-01-06 16:12:54 +0800856{
857 struct dw_mipi_dsi *dsi = encoder_to_dsi(encoder);
John Keeping2ba0f4a2017-02-24 12:54:46 +0000858 struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
Philipp Zabel16450612015-02-24 11:42:08 +0100859 int mux = drm_of_encoder_active_endpoint_id(dsi->dev->of_node, encoder);
Chris Zhong84e05402016-01-06 16:12:54 +0800860 u32 val;
John Keeping5e408d72017-02-24 12:54:44 +0000861 int ret;
862
John Keeping0f2c3ad2017-02-24 12:54:45 +0000863 ret = dw_mipi_dsi_get_lane_bps(dsi, mode);
John Keeping5e408d72017-02-24 12:54:44 +0000864 if (ret < 0)
865 return;
Chris Zhong84e05402016-01-06 16:12:54 +0800866
867 if (clk_prepare_enable(dsi->pclk)) {
868 dev_err(dsi->dev, "%s: Failed to enable pclk\n", __func__);
869 return;
870 }
871
John Keeping5e408d72017-02-24 12:54:44 +0000872 dw_mipi_dsi_init(dsi);
John Keeping0f2c3ad2017-02-24 12:54:45 +0000873 dw_mipi_dsi_dpi_config(dsi, mode);
John Keeping5e408d72017-02-24 12:54:44 +0000874 dw_mipi_dsi_packet_handler_config(dsi);
875 dw_mipi_dsi_video_mode_config(dsi);
John Keeping0f2c3ad2017-02-24 12:54:45 +0000876 dw_mipi_dsi_video_packet_config(dsi, mode);
John Keeping5e408d72017-02-24 12:54:44 +0000877 dw_mipi_dsi_command_mode_config(dsi);
John Keeping0f2c3ad2017-02-24 12:54:45 +0000878 dw_mipi_dsi_line_timer_config(dsi, mode);
879 dw_mipi_dsi_vertical_timing_config(dsi, mode);
John Keeping5e408d72017-02-24 12:54:44 +0000880 dw_mipi_dsi_dphy_timing_config(dsi);
881 dw_mipi_dsi_dphy_interface_config(dsi);
882 dw_mipi_dsi_clear_err(dsi);
883 if (drm_panel_prepare(dsi->panel))
884 dev_err(dsi->dev, "failed to prepare panel\n");
885
Chris Zhong84e05402016-01-06 16:12:54 +0800886 dw_mipi_dsi_phy_init(dsi);
John Keeping0f2c3ad2017-02-24 12:54:45 +0000887 dw_mipi_dsi_wait_for_two_frames(mode);
Chris Zhong84e05402016-01-06 16:12:54 +0800888
889 dw_mipi_dsi_set_mode(dsi, DW_MIPI_DSI_VID_MODE);
890 drm_panel_enable(dsi->panel);
891
892 clk_disable_unprepare(dsi->pclk);
893
Chris Zhong84e05402016-01-06 16:12:54 +0800894 if (mux)
895 val = DSI0_SEL_VOP_LIT | (DSI0_SEL_VOP_LIT << 16);
896 else
897 val = DSI0_SEL_VOP_LIT << 16;
898
899 regmap_write(dsi->grf_regmap, GRF_SOC_CON6, val);
900 dev_dbg(dsi->dev, "vop %s output to dsi0\n", (mux) ? "LIT" : "BIG");
901}
902
Mark Yao4e257d92016-04-20 10:41:42 +0800903static int
904dw_mipi_dsi_encoder_atomic_check(struct drm_encoder *encoder,
905 struct drm_crtc_state *crtc_state,
906 struct drm_connector_state *conn_state)
907{
908 struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
909 struct dw_mipi_dsi *dsi = encoder_to_dsi(encoder);
910
911 switch (dsi->format) {
912 case MIPI_DSI_FMT_RGB888:
913 s->output_mode = ROCKCHIP_OUT_MODE_P888;
914 break;
915 case MIPI_DSI_FMT_RGB666:
916 s->output_mode = ROCKCHIP_OUT_MODE_P666;
917 break;
918 case MIPI_DSI_FMT_RGB565:
919 s->output_mode = ROCKCHIP_OUT_MODE_P565;
920 break;
921 default:
922 WARN_ON(1);
923 return -EINVAL;
924 }
925
926 s->output_type = DRM_MODE_CONNECTOR_DSI;
927
928 return 0;
929}
930
Chris Zhong84e05402016-01-06 16:12:54 +0800931static struct drm_encoder_helper_funcs
932dw_mipi_dsi_encoder_helper_funcs = {
John Keeping5e408d72017-02-24 12:54:44 +0000933 .enable = dw_mipi_dsi_encoder_enable,
Chris Zhong84e05402016-01-06 16:12:54 +0800934 .disable = dw_mipi_dsi_encoder_disable,
Mark Yao4e257d92016-04-20 10:41:42 +0800935 .atomic_check = dw_mipi_dsi_encoder_atomic_check,
Chris Zhong84e05402016-01-06 16:12:54 +0800936};
937
938static struct drm_encoder_funcs dw_mipi_dsi_encoder_funcs = {
939 .destroy = drm_encoder_cleanup,
940};
941
942static int dw_mipi_dsi_connector_get_modes(struct drm_connector *connector)
943{
944 struct dw_mipi_dsi *dsi = con_to_dsi(connector);
945
946 return drm_panel_get_modes(dsi->panel);
947}
948
949static enum drm_mode_status dw_mipi_dsi_mode_valid(
950 struct drm_connector *connector,
951 struct drm_display_mode *mode)
952{
953 struct dw_mipi_dsi *dsi = con_to_dsi(connector);
954
955 enum drm_mode_status mode_status = MODE_OK;
956
957 if (dsi->pdata->mode_valid)
958 mode_status = dsi->pdata->mode_valid(connector, mode);
959
960 return mode_status;
961}
962
Chris Zhong84e05402016-01-06 16:12:54 +0800963static struct drm_connector_helper_funcs dw_mipi_dsi_connector_helper_funcs = {
964 .get_modes = dw_mipi_dsi_connector_get_modes,
965 .mode_valid = dw_mipi_dsi_mode_valid,
Chris Zhong84e05402016-01-06 16:12:54 +0800966};
967
Chris Zhong84e05402016-01-06 16:12:54 +0800968static void dw_mipi_dsi_drm_connector_destroy(struct drm_connector *connector)
969{
970 drm_connector_unregister(connector);
971 drm_connector_cleanup(connector);
972}
973
974static struct drm_connector_funcs dw_mipi_dsi_atomic_connector_funcs = {
975 .dpms = drm_atomic_helper_connector_dpms,
976 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Zhong84e05402016-01-06 16:12:54 +0800977 .destroy = dw_mipi_dsi_drm_connector_destroy,
978 .reset = drm_atomic_helper_connector_reset,
979 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
980 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
981};
982
983static int dw_mipi_dsi_register(struct drm_device *drm,
984 struct dw_mipi_dsi *dsi)
985{
986 struct drm_encoder *encoder = &dsi->encoder;
987 struct drm_connector *connector = &dsi->connector;
988 struct device *dev = dsi->dev;
989 int ret;
990
991 encoder->possible_crtcs = drm_of_find_possible_crtcs(drm,
992 dev->of_node);
993 /*
994 * If we failed to find the CRTC(s) which this encoder is
995 * supposed to be connected to, it's because the CRTC has
996 * not been registered yet. Defer probing, and hope that
997 * the required CRTC is added later.
998 */
999 if (encoder->possible_crtcs == 0)
1000 return -EPROBE_DEFER;
1001
1002 drm_encoder_helper_add(&dsi->encoder,
1003 &dw_mipi_dsi_encoder_helper_funcs);
1004 ret = drm_encoder_init(drm, &dsi->encoder, &dw_mipi_dsi_encoder_funcs,
1005 DRM_MODE_ENCODER_DSI, NULL);
1006 if (ret) {
1007 dev_err(dev, "Failed to initialize encoder with drm\n");
1008 return ret;
1009 }
1010
1011 drm_connector_helper_add(connector,
1012 &dw_mipi_dsi_connector_helper_funcs);
1013
1014 drm_connector_init(drm, &dsi->connector,
1015 &dw_mipi_dsi_atomic_connector_funcs,
1016 DRM_MODE_CONNECTOR_DSI);
1017
1018 drm_mode_connector_attach_encoder(connector, encoder);
1019
1020 return 0;
1021}
1022
1023static int rockchip_mipi_parse_dt(struct dw_mipi_dsi *dsi)
1024{
1025 struct device_node *np = dsi->dev->of_node;
1026
1027 dsi->grf_regmap = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
1028 if (IS_ERR(dsi->grf_regmap)) {
1029 dev_err(dsi->dev, "Unable to get rockchip,grf\n");
1030 return PTR_ERR(dsi->grf_regmap);
1031 }
1032
1033 return 0;
1034}
1035
1036static enum drm_mode_status rk3288_mipi_dsi_mode_valid(
1037 struct drm_connector *connector,
1038 struct drm_display_mode *mode)
1039{
1040 /*
1041 * The VID_PKT_SIZE field in the DSI_VID_PKT_CFG
1042 * register is 11-bit.
1043 */
1044 if (mode->hdisplay > 0x7ff)
1045 return MODE_BAD_HVALUE;
1046
1047 /*
1048 * The V_ACTIVE_LINES field in the DSI_VTIMING_CFG
1049 * register is 11-bit.
1050 */
1051 if (mode->vdisplay > 0x7ff)
1052 return MODE_BAD_VVALUE;
1053
1054 return MODE_OK;
1055}
1056
1057static struct dw_mipi_dsi_plat_data rk3288_mipi_dsi_drv_data = {
1058 .max_data_lanes = 4,
1059 .mode_valid = rk3288_mipi_dsi_mode_valid,
1060};
1061
1062static const struct of_device_id dw_mipi_dsi_dt_ids[] = {
1063 {
1064 .compatible = "rockchip,rk3288-mipi-dsi",
1065 .data = &rk3288_mipi_dsi_drv_data,
1066 },
1067 { /* sentinel */ }
1068};
1069MODULE_DEVICE_TABLE(of, dw_mipi_dsi_dt_ids);
1070
1071static int dw_mipi_dsi_bind(struct device *dev, struct device *master,
1072 void *data)
1073{
1074 const struct of_device_id *of_id =
1075 of_match_device(dw_mipi_dsi_dt_ids, dev);
1076 const struct dw_mipi_dsi_plat_data *pdata = of_id->data;
1077 struct platform_device *pdev = to_platform_device(dev);
1078 struct drm_device *drm = data;
1079 struct dw_mipi_dsi *dsi;
1080 struct resource *res;
1081 int ret;
1082
1083 dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
1084 if (!dsi)
1085 return -ENOMEM;
1086
1087 dsi->dev = dev;
1088 dsi->pdata = pdata;
1089
1090 ret = rockchip_mipi_parse_dt(dsi);
1091 if (ret)
1092 return ret;
1093
1094 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1095 if (!res)
1096 return -ENODEV;
1097
1098 dsi->base = devm_ioremap_resource(dev, res);
1099 if (IS_ERR(dsi->base))
1100 return PTR_ERR(dsi->base);
1101
1102 dsi->pllref_clk = devm_clk_get(dev, "ref");
1103 if (IS_ERR(dsi->pllref_clk)) {
1104 ret = PTR_ERR(dsi->pllref_clk);
1105 dev_err(dev, "Unable to get pll reference clock: %d\n", ret);
1106 return ret;
1107 }
1108
1109 dsi->pclk = devm_clk_get(dev, "pclk");
1110 if (IS_ERR(dsi->pclk)) {
1111 ret = PTR_ERR(dsi->pclk);
1112 dev_err(dev, "Unable to get pclk: %d\n", ret);
1113 return ret;
1114 }
1115
1116 ret = clk_prepare_enable(dsi->pllref_clk);
1117 if (ret) {
1118 dev_err(dev, "%s: Failed to enable pllref_clk\n", __func__);
1119 return ret;
1120 }
1121
1122 ret = dw_mipi_dsi_register(drm, dsi);
1123 if (ret) {
1124 dev_err(dev, "Failed to register mipi_dsi: %d\n", ret);
1125 goto err_pllref;
1126 }
1127
1128 dev_set_drvdata(dev, dsi);
1129
1130 dsi->dsi_host.ops = &dw_mipi_dsi_host_ops;
1131 dsi->dsi_host.dev = dev;
1132 return mipi_dsi_host_register(&dsi->dsi_host);
1133
1134err_pllref:
1135 clk_disable_unprepare(dsi->pllref_clk);
1136 return ret;
1137}
1138
1139static void dw_mipi_dsi_unbind(struct device *dev, struct device *master,
1140 void *data)
1141{
1142 struct dw_mipi_dsi *dsi = dev_get_drvdata(dev);
1143
1144 mipi_dsi_host_unregister(&dsi->dsi_host);
1145 clk_disable_unprepare(dsi->pllref_clk);
1146}
1147
1148static const struct component_ops dw_mipi_dsi_ops = {
1149 .bind = dw_mipi_dsi_bind,
1150 .unbind = dw_mipi_dsi_unbind,
1151};
1152
1153static int dw_mipi_dsi_probe(struct platform_device *pdev)
1154{
1155 return component_add(&pdev->dev, &dw_mipi_dsi_ops);
1156}
1157
1158static int dw_mipi_dsi_remove(struct platform_device *pdev)
1159{
1160 component_del(&pdev->dev, &dw_mipi_dsi_ops);
1161 return 0;
1162}
1163
1164static struct platform_driver dw_mipi_dsi_driver = {
1165 .probe = dw_mipi_dsi_probe,
1166 .remove = dw_mipi_dsi_remove,
1167 .driver = {
1168 .of_match_table = dw_mipi_dsi_dt_ids,
1169 .name = DRIVER_NAME,
1170 },
1171};
1172module_platform_driver(dw_mipi_dsi_driver);
1173
1174MODULE_DESCRIPTION("ROCKCHIP MIPI DSI host controller driver");
1175MODULE_AUTHOR("Chris Zhong <zyw@rock-chips.com>");
1176MODULE_LICENSE("GPL");
1177MODULE_ALIAS("platform:" DRIVER_NAME);