blob: 4bc307745ef1a6018719850b2c017ce62f8daea4 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03006 * Copyright (C) 2013 Intel Corporation
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030012
Viresh Kumar327e6972012-02-01 16:12:26 +053013#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070014#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
Andy Shevchenkof8122a82013-01-16 15:48:50 +020017#include <linux/dmapool.h>
Thierry Reding73312052013-01-21 11:09:00 +010018#include <linux/err.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070019#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/mm.h>
23#include <linux/module.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070024#include <linux/slab.h>
Andy Shevchenkobb32baf2014-11-05 18:34:48 +020025#include <linux/pm_runtime.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070026
Andy Shevchenko61a76492013-06-05 15:26:44 +030027#include "../dmaengine.h"
Andy Shevchenko9cade1a2013-06-05 15:26:45 +030028#include "internal.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070029
30/*
31 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33 * of which use ARM any more). See the "Databook" from Synopsys for
34 * information beyond what licensees probably provide.
35 *
Andy Shevchenkodd5720b2014-02-12 11:16:17 +020036 * The driver has been tested with the Atmel AT32AP7000, which does not
37 * support descriptor writeback.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070038 */
39
Viresh Kumar327e6972012-02-01 16:12:26 +053040#define DWC_DEFAULT_CTLLO(_chan) ({ \
Viresh Kumar327e6972012-02-01 16:12:26 +053041 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
42 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020043 bool _is_slave = is_slave_direction(_dwc->direction); \
Andy Shevchenko495aea42013-01-10 11:11:41 +020044 u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053045 DW_DMA_MSIZE_16; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020046 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053047 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000048 \
Viresh Kumar327e6972012-02-01 16:12:26 +053049 (DWC_CTLL_DST_MSIZE(_dmsize) \
50 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000051 | DWC_CTLL_LLP_D_EN \
52 | DWC_CTLL_LLP_S_EN \
Arnd Bergmannf7760762013-03-26 16:53:57 +020053 | DWC_CTLL_DMS(_dwc->dst_master) \
54 | DWC_CTLL_SMS(_dwc->src_master)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000055 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070056
57/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070058 * Number of descriptors to allocate for each channel. This should be
59 * made configurable somehow; preferably, the clients (at least the
60 * ones using slave transfers) should be able to give us a hint.
61 */
62#define NR_DESCS_PER_CHANNEL 64
63
64/*----------------------------------------------------------------------*/
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070065
Dan Williams41d5e592009-01-06 11:38:21 -070066static struct device *chan2dev(struct dma_chan *chan)
67{
68 return &chan->dev->device;
69}
Dan Williams41d5e592009-01-06 11:38:21 -070070
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070071static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
72{
Andy Shevchenkoe63a47a2012-10-18 17:34:12 +030073 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070074}
75
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070076static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
77{
78 struct dw_desc *desc, *_desc;
79 struct dw_desc *ret = NULL;
80 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +053081 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070082
Viresh Kumar69cea5a2011-04-15 16:03:35 +053083 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070084 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +030085 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070086 if (async_tx_test_ack(&desc->txd)) {
87 list_del(&desc->desc_node);
88 ret = desc;
89 break;
90 }
Dan Williams41d5e592009-01-06 11:38:21 -070091 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070092 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +053093 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070094
Dan Williams41d5e592009-01-06 11:38:21 -070095 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070096
97 return ret;
98}
99
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700100/*
101 * Move a descriptor, including any children, to the free list.
102 * `desc' must not be on any lists.
103 */
104static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
105{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530106 unsigned long flags;
107
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700108 if (desc) {
109 struct dw_desc *child;
110
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530111 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700112 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700113 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700114 "moving child desc %p to freelist\n",
115 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700116 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700117 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700118 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530119 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700120 }
121}
122
Viresh Kumar61e183f2011-11-17 16:01:29 +0530123static void dwc_initialize(struct dw_dma_chan *dwc)
124{
125 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
126 struct dw_dma_slave *dws = dwc->chan.private;
127 u32 cfghi = DWC_CFGH_FIFO_MODE;
128 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
129
130 if (dwc->initialized == true)
131 return;
132
Arnd Bergmannf7760762013-03-26 16:53:57 +0200133 if (dws) {
Viresh Kumar61e183f2011-11-17 16:01:29 +0530134 /*
135 * We need controller-specific data to set up slave
136 * transfers.
137 */
138 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
139
Andy Shevchenko7e1e2f22014-08-19 20:29:14 +0300140 cfghi |= DWC_CFGH_DST_PER(dws->dst_id);
141 cfghi |= DWC_CFGH_SRC_PER(dws->src_id);
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300142 } else {
Andy Shevchenko89500522014-08-19 20:29:15 +0300143 cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
144 cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530145 }
146
147 channel_writel(dwc, CFG_LO, cfglo);
148 channel_writel(dwc, CFG_HI, cfghi);
149
150 /* Enable interrupts */
151 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530152 channel_set_bit(dw, MASK.ERROR, dwc->mask);
153
154 dwc->initialized = true;
155}
156
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700157/*----------------------------------------------------------------------*/
158
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300159static inline unsigned int dwc_fast_fls(unsigned long long v)
160{
161 /*
162 * We can be a lot more clever here, but this should take care
163 * of the most common optimization.
164 */
165 if (!(v & 7))
166 return 3;
167 else if (!(v & 3))
168 return 2;
169 else if (!(v & 1))
170 return 1;
171 return 0;
172}
173
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300174static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300175{
176 dev_err(chan2dev(&dwc->chan),
177 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
178 channel_readl(dwc, SAR),
179 channel_readl(dwc, DAR),
180 channel_readl(dwc, LLP),
181 channel_readl(dwc, CTL_HI),
182 channel_readl(dwc, CTL_LO));
183}
184
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300185static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
186{
187 channel_clear_bit(dw, CH_EN, dwc->mask);
188 while (dma_readl(dw, CH_EN) & dwc->mask)
189 cpu_relax();
190}
191
Andy Shevchenko1d455432012-06-19 13:34:03 +0300192/*----------------------------------------------------------------------*/
193
Andy Shevchenkofed25742012-09-21 15:05:49 +0300194/* Perform single block transfer */
195static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
196 struct dw_desc *desc)
197{
198 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
199 u32 ctllo;
200
Andy Shevchenko1d566f12014-01-13 14:04:48 +0200201 /*
202 * Software emulation of LLP mode relies on interrupts to continue
203 * multi block transfer.
204 */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300205 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
206
207 channel_writel(dwc, SAR, desc->lli.sar);
208 channel_writel(dwc, DAR, desc->lli.dar);
209 channel_writel(dwc, CTL_LO, ctllo);
210 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
211 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200212
213 /* Move pointer to next descriptor */
214 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300215}
216
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700217/* Called with dwc->lock held and bh disabled */
218static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
219{
220 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300221 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700222
223 /* ASSERT: channel is idle */
224 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700225 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700226 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300227 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700228
229 /* The tasklet will hopefully advance the queue... */
230 return;
231 }
232
Andy Shevchenkofed25742012-09-21 15:05:49 +0300233 if (dwc->nollp) {
234 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
235 &dwc->flags);
236 if (was_soft_llp) {
237 dev_err(chan2dev(&dwc->chan),
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200238 "BUG: Attempted to start new LLP transfer inside ongoing one\n");
Andy Shevchenkofed25742012-09-21 15:05:49 +0300239 return;
240 }
241
242 dwc_initialize(dwc);
243
Andy Shevchenko4702d522013-01-25 11:48:03 +0200244 dwc->residue = first->total_len;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200245 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300246
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200247 /* Submit first block */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300248 dwc_do_single_block(dwc, first);
249
250 return;
251 }
252
Viresh Kumar61e183f2011-11-17 16:01:29 +0530253 dwc_initialize(dwc);
254
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700255 channel_writel(dwc, LLP, first->txd.phys);
256 channel_writel(dwc, CTL_LO,
257 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
258 channel_writel(dwc, CTL_HI, 0);
259 channel_set_bit(dw, CH_EN, dwc->mask);
260}
261
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300262static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
263{
Andy Shevchenkocba15612014-06-18 12:15:37 +0300264 struct dw_desc *desc;
265
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300266 if (list_empty(&dwc->queue))
267 return;
268
269 list_move(dwc->queue.next, &dwc->active_list);
Andy Shevchenkocba15612014-06-18 12:15:37 +0300270 desc = dwc_first_active(dwc);
271 dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
272 dwc_dostart(dwc, desc);
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300273}
274
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700275/*----------------------------------------------------------------------*/
276
277static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530278dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
279 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700280{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530281 dma_async_tx_callback callback = NULL;
282 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700283 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530284 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530285 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700286
Dan Williams41d5e592009-01-06 11:38:21 -0700287 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700288
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530289 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000290 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530291 if (callback_required) {
292 callback = txd->callback;
293 param = txd->callback_param;
294 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700295
Viresh Kumare5180762011-03-03 15:47:20 +0530296 /* async_tx_ack */
297 list_for_each_entry(child, &desc->tx_list, desc_node)
298 async_tx_ack(&child->txd);
299 async_tx_ack(&desc->txd);
300
Dan Williamse0bd0f82009-09-08 17:53:02 -0700301 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700302 list_move(&desc->desc_node, &dwc->free_list);
303
Dan Williamsd38a8c62013-10-18 19:35:23 +0200304 dma_descriptor_unmap(txd);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530305 spin_unlock_irqrestore(&dwc->lock, flags);
306
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200307 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700308 callback(param);
309}
310
311static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
312{
313 struct dw_desc *desc, *_desc;
314 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530315 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700316
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530317 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700318 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700319 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700320 "BUG: XFER bit set, but channel not idle!\n");
321
322 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300323 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700324 }
325
326 /*
327 * Submit queued descriptors ASAP, i.e. before we go through
328 * the completed ones.
329 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700330 list_splice_init(&dwc->active_list, &list);
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300331 dwc_dostart_first_queued(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700332
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530333 spin_unlock_irqrestore(&dwc->lock, flags);
334
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700335 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530336 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700337}
338
Andy Shevchenko4702d522013-01-25 11:48:03 +0200339/* Returns how many bytes were already received from source */
340static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
341{
342 u32 ctlhi = channel_readl(dwc, CTL_HI);
343 u32 ctllo = channel_readl(dwc, CTL_LO);
344
345 return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
346}
347
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700348static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
349{
350 dma_addr_t llp;
351 struct dw_desc *desc, *_desc;
352 struct dw_desc *child;
353 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530354 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700355
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530356 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700357 llp = channel_readl(dwc, LLP);
358 status_xfer = dma_readl(dw, RAW.XFER);
359
360 if (status_xfer & dwc->mask) {
361 /* Everything we've submitted is done */
362 dma_writel(dw, CLEAR.XFER, dwc->mask);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200363
364 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200365 struct list_head *head, *active = dwc->tx_node_active;
366
367 /*
368 * We are inside first active descriptor.
369 * Otherwise something is really wrong.
370 */
371 desc = dwc_first_active(dwc);
372
373 head = &desc->tx_list;
374 if (active != head) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200375 /* Update desc to reflect last sent one */
376 if (active != head->next)
377 desc = to_dw_desc(active->prev);
378
379 dwc->residue -= desc->len;
380
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200381 child = to_dw_desc(active);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200382
383 /* Submit next block */
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200384 dwc_do_single_block(dwc, child);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200385
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200386 spin_unlock_irqrestore(&dwc->lock, flags);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200387 return;
388 }
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200389
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200390 /* We are done here */
391 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
392 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200393
394 dwc->residue = 0;
395
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530396 spin_unlock_irqrestore(&dwc->lock, flags);
397
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700398 dwc_complete_all(dw, dwc);
399 return;
400 }
401
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530402 if (list_empty(&dwc->active_list)) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200403 dwc->residue = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530404 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000405 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530406 }
Jamie Iles087809f2011-01-21 14:11:52 +0000407
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200408 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
409 dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700410 spin_unlock_irqrestore(&dwc->lock, flags);
Dan Williams41d5e592009-01-06 11:38:21 -0700411 return;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700412 }
413
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200414 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700415
416 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Andy Shevchenko75c61222013-03-26 16:53:54 +0200417 /* Initial residue value */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200418 dwc->residue = desc->total_len;
419
Andy Shevchenko75c61222013-03-26 16:53:54 +0200420 /* Check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530421 if (desc->txd.phys == llp) {
422 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700423 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530424 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530425
Andy Shevchenko75c61222013-03-26 16:53:54 +0200426 /* Check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530427 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700428 /* This one is currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200429 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530430 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700431 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530432 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700433
Andy Shevchenko4702d522013-01-25 11:48:03 +0200434 dwc->residue -= desc->len;
435 list_for_each_entry(child, &desc->tx_list, desc_node) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530436 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700437 /* Currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200438 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530439 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700440 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530441 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200442 dwc->residue -= child->len;
443 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700444
445 /*
446 * No descriptors so far seem to be in progress, i.e.
447 * this one must be done.
448 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530449 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530450 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530451 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700452 }
453
Dan Williams41d5e592009-01-06 11:38:21 -0700454 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700455 "BUG: All descriptors done, but channel not idle!\n");
456
457 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300458 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700459
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300460 dwc_dostart_first_queued(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530461 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700462}
463
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300464static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700465{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300466 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
467 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700468}
469
470static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
471{
472 struct dw_desc *bad_desc;
473 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530474 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700475
476 dwc_scan_descriptors(dw, dwc);
477
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530478 spin_lock_irqsave(&dwc->lock, flags);
479
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700480 /*
481 * The descriptor currently at the head of the active list is
482 * borked. Since we don't have any way to report errors, we'll
483 * just have to scream loudly and try to carry on.
484 */
485 bad_desc = dwc_first_active(dwc);
486 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530487 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700488
489 /* Clear the error flag and try to restart the controller */
490 dma_writel(dw, CLEAR.ERROR, dwc->mask);
491 if (!list_empty(&dwc->active_list))
492 dwc_dostart(dwc, dwc_first_active(dwc));
493
494 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300495 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700496 * when someone submits a bad physical address in a
497 * descriptor, we should consider ourselves lucky that the
498 * controller flagged an error instead of scribbling over
499 * random memory locations.
500 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300501 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
502 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700503 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700504 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700505 dwc_dump_lli(dwc, &child->lli);
506
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530507 spin_unlock_irqrestore(&dwc->lock, flags);
508
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700509 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530510 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700511}
512
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200513/* --------------------- Cyclic DMA API extensions -------------------- */
514
Denis Efremov8004cbb2013-05-09 13:19:40 +0400515dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200516{
517 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
518 return channel_readl(dwc, SAR);
519}
520EXPORT_SYMBOL(dw_dma_get_src_addr);
521
Denis Efremov8004cbb2013-05-09 13:19:40 +0400522dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200523{
524 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
525 return channel_readl(dwc, DAR);
526}
527EXPORT_SYMBOL(dw_dma_get_dst_addr);
528
Andy Shevchenko75c61222013-03-26 16:53:54 +0200529/* Called with dwc->lock held and all DMAC interrupts disabled */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200530static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530531 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200532{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530533 unsigned long flags;
534
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530535 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200536 void (*callback)(void *param);
537 void *callback_param;
538
539 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
540 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200541
542 callback = dwc->cdesc->period_callback;
543 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530544
545 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200546 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200547 }
548
549 /*
550 * Error and transfer complete are highly unlikely, and will most
551 * likely be due to a configuration error by the user.
552 */
553 if (unlikely(status_err & dwc->mask) ||
554 unlikely(status_xfer & dwc->mask)) {
555 int i;
556
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200557 dev_err(chan2dev(&dwc->chan),
558 "cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
559 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530560
561 spin_lock_irqsave(&dwc->lock, flags);
562
Andy Shevchenko1d455432012-06-19 13:34:03 +0300563 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200564
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300565 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200566
Andy Shevchenko75c61222013-03-26 16:53:54 +0200567 /* Make sure DMA does not restart by loading a new list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200568 channel_writel(dwc, LLP, 0);
569 channel_writel(dwc, CTL_LO, 0);
570 channel_writel(dwc, CTL_HI, 0);
571
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200572 dma_writel(dw, CLEAR.ERROR, dwc->mask);
573 dma_writel(dw, CLEAR.XFER, dwc->mask);
574
575 for (i = 0; i < dwc->cdesc->periods; i++)
576 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530577
578 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200579 }
580}
581
582/* ------------------------------------------------------------------------- */
583
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700584static void dw_dma_tasklet(unsigned long data)
585{
586 struct dw_dma *dw = (struct dw_dma *)data;
587 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700588 u32 status_xfer;
589 u32 status_err;
590 int i;
591
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700592 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700593 status_err = dma_readl(dw, RAW.ERROR);
594
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300595 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700596
597 for (i = 0; i < dw->dma.chancnt; i++) {
598 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200599 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530600 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200601 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700602 dwc_handle_error(dw, dwc);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200603 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700604 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700605 }
606
607 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530608 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700609 */
610 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700611 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
612}
613
614static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
615{
616 struct dw_dma *dw = dev_id;
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300617 u32 status = dma_readl(dw, STATUS_INT);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700618
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300619 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);
620
621 /* Check if we have any interrupt from the DMAC */
622 if (!status)
623 return IRQ_NONE;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700624
625 /*
626 * Just disable the interrupts. We'll turn them back on in the
627 * softirq handler.
628 */
629 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700630 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
631
632 status = dma_readl(dw, STATUS_INT);
633 if (status) {
634 dev_err(dw->dma.dev,
635 "BUG: Unexpected interrupts pending: 0x%x\n",
636 status);
637
638 /* Try to recover */
639 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700640 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
641 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
642 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
643 }
644
645 tasklet_schedule(&dw->tasklet);
646
647 return IRQ_HANDLED;
648}
649
650/*----------------------------------------------------------------------*/
651
652static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
653{
654 struct dw_desc *desc = txd_to_dw_desc(tx);
655 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
656 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530657 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700658
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530659 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000660 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700661
662 /*
663 * REVISIT: We should attempt to chain as many descriptors as
664 * possible, perhaps even appending to those already submitted
665 * for DMA. But this is hard to do in a race-free manner.
666 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700667
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +0300668 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
669 list_add_tail(&desc->desc_node, &dwc->queue);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700670
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530671 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700672
673 return cookie;
674}
675
676static struct dma_async_tx_descriptor *
677dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
678 size_t len, unsigned long flags)
679{
680 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200681 struct dw_dma *dw = to_dw_dma(chan->device);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700682 struct dw_desc *desc;
683 struct dw_desc *first;
684 struct dw_desc *prev;
685 size_t xfer_count;
686 size_t offset;
687 unsigned int src_width;
688 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300689 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700690 u32 ctllo;
691
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300692 dev_vdbg(chan2dev(chan),
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200693 "%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
694 &dest, &src, len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700695
696 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300697 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700698 return NULL;
699 }
700
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200701 dwc->direction = DMA_MEM_TO_MEM;
702
Arnd Bergmannf7760762013-03-26 16:53:57 +0200703 data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
704 dw->data_width[dwc->dst_master]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300705
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300706 src_width = dst_width = min_t(unsigned int, data_width,
707 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700708
Viresh Kumar327e6972012-02-01 16:12:26 +0530709 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700710 | DWC_CTLL_DST_WIDTH(dst_width)
711 | DWC_CTLL_SRC_WIDTH(src_width)
712 | DWC_CTLL_DST_INC
713 | DWC_CTLL_SRC_INC
714 | DWC_CTLL_FC_M2M;
715 prev = first = NULL;
716
717 for (offset = 0; offset < len; offset += xfer_count << src_width) {
718 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300719 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700720
721 desc = dwc_desc_get(dwc);
722 if (!desc)
723 goto err_desc_get;
724
725 desc->lli.sar = src + offset;
726 desc->lli.dar = dest + offset;
727 desc->lli.ctllo = ctllo;
728 desc->lli.ctlhi = xfer_count;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200729 desc->len = xfer_count << src_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700730
731 if (!first) {
732 first = desc;
733 } else {
734 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700735 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700736 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700737 }
738 prev = desc;
739 }
740
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700741 if (flags & DMA_PREP_INTERRUPT)
742 /* Trigger interrupt after last block */
743 prev->lli.ctllo |= DWC_CTLL_INT_EN;
744
745 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700746 first->txd.flags = flags;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200747 first->total_len = len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700748
749 return &first->txd;
750
751err_desc_get:
752 dwc_desc_put(dwc, first);
753 return NULL;
754}
755
756static struct dma_async_tx_descriptor *
757dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530758 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500759 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700760{
761 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200762 struct dw_dma *dw = to_dw_dma(chan->device);
Viresh Kumar327e6972012-02-01 16:12:26 +0530763 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700764 struct dw_desc *prev;
765 struct dw_desc *first;
766 u32 ctllo;
767 dma_addr_t reg;
768 unsigned int reg_width;
769 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300770 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700771 unsigned int i;
772 struct scatterlist *sg;
773 size_t total_len = 0;
774
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300775 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700776
Andy Shevchenko495aea42013-01-10 11:11:41 +0200777 if (unlikely(!is_slave_direction(direction) || !sg_len))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700778 return NULL;
779
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200780 dwc->direction = direction;
781
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700782 prev = first = NULL;
783
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700784 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530785 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530786 reg_width = __fls(sconfig->dst_addr_width);
787 reg = sconfig->dst_addr;
788 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700789 | DWC_CTLL_DST_WIDTH(reg_width)
790 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530791 | DWC_CTLL_SRC_INC);
792
793 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
794 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
795
Arnd Bergmannf7760762013-03-26 16:53:57 +0200796 data_width = dw->data_width[dwc->src_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300797
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700798 for_each_sg(sgl, sg, sg_len, i) {
799 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530800 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700801
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200802 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700803 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530804
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300805 mem_width = min_t(unsigned int,
806 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700807
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530808slave_sg_todev_fill_desc:
809 desc = dwc_desc_get(dwc);
810 if (!desc) {
811 dev_err(chan2dev(chan),
812 "not enough descriptors available\n");
813 goto err_desc_get;
814 }
815
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700816 desc->lli.sar = mem;
817 desc->lli.dar = reg;
818 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300819 if ((len >> mem_width) > dwc->block_size) {
820 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530821 mem += dlen;
822 len -= dlen;
823 } else {
824 dlen = len;
825 len = 0;
826 }
827
828 desc->lli.ctlhi = dlen >> mem_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200829 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700830
831 if (!first) {
832 first = desc;
833 } else {
834 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700835 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700836 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700837 }
838 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530839 total_len += dlen;
840
841 if (len)
842 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700843 }
844 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530845 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530846 reg_width = __fls(sconfig->src_addr_width);
847 reg = sconfig->src_addr;
848 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700849 | DWC_CTLL_SRC_WIDTH(reg_width)
850 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530851 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700852
Viresh Kumar327e6972012-02-01 16:12:26 +0530853 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
854 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
855
Arnd Bergmannf7760762013-03-26 16:53:57 +0200856 data_width = dw->data_width[dwc->dst_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300857
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700858 for_each_sg(sgl, sg, sg_len, i) {
859 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530860 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700861
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200862 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700863 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530864
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300865 mem_width = min_t(unsigned int,
866 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700867
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530868slave_sg_fromdev_fill_desc:
869 desc = dwc_desc_get(dwc);
870 if (!desc) {
871 dev_err(chan2dev(chan),
872 "not enough descriptors available\n");
873 goto err_desc_get;
874 }
875
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700876 desc->lli.sar = reg;
877 desc->lli.dar = mem;
878 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300879 if ((len >> reg_width) > dwc->block_size) {
880 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530881 mem += dlen;
882 len -= dlen;
883 } else {
884 dlen = len;
885 len = 0;
886 }
887 desc->lli.ctlhi = dlen >> reg_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200888 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700889
890 if (!first) {
891 first = desc;
892 } else {
893 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700894 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700895 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700896 }
897 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530898 total_len += dlen;
899
900 if (len)
901 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700902 }
903 break;
904 default:
905 return NULL;
906 }
907
908 if (flags & DMA_PREP_INTERRUPT)
909 /* Trigger interrupt after last block */
910 prev->lli.ctllo |= DWC_CTLL_INT_EN;
911
912 prev->lli.llp = 0;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200913 first->total_len = total_len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700914
915 return &first->txd;
916
917err_desc_get:
918 dwc_desc_put(dwc, first);
919 return NULL;
920}
921
Andy Shevchenko4d130de2014-08-19 20:29:16 +0300922bool dw_dma_filter(struct dma_chan *chan, void *param)
923{
924 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
925 struct dw_dma_slave *dws = param;
926
927 if (!dws || dws->dma_dev != chan->device->dev)
928 return false;
929
930 /* We have to copy data since dws can be temporary storage */
931
932 dwc->src_id = dws->src_id;
933 dwc->dst_id = dws->dst_id;
934
935 dwc->src_master = dws->src_master;
936 dwc->dst_master = dws->dst_master;
937
938 return true;
939}
940EXPORT_SYMBOL_GPL(dw_dma_filter);
941
Viresh Kumar327e6972012-02-01 16:12:26 +0530942/*
943 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
944 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
945 *
946 * NOTE: burst size 2 is not supported by controller.
947 *
948 * This can be done by finding least significant bit set: n & (n - 1)
949 */
950static inline void convert_burst(u32 *maxburst)
951{
952 if (*maxburst > 1)
953 *maxburst = fls(*maxburst) - 2;
954 else
955 *maxburst = 0;
956}
957
Maxime Riparda4b0d342014-11-17 14:42:12 +0100958static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
Viresh Kumar327e6972012-02-01 16:12:26 +0530959{
960 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
961
Andy Shevchenko495aea42013-01-10 11:11:41 +0200962 /* Check if chan will be configured for slave transfers */
963 if (!is_slave_direction(sconfig->direction))
Viresh Kumar327e6972012-02-01 16:12:26 +0530964 return -EINVAL;
965
966 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200967 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +0530968
969 convert_burst(&dwc->dma_sconfig.src_maxburst);
970 convert_burst(&dwc->dma_sconfig.dst_maxburst);
971
972 return 0;
973}
974
Maxime Riparda4b0d342014-11-17 14:42:12 +0100975static int dwc_pause(struct dma_chan *chan)
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200976{
Maxime Riparda4b0d342014-11-17 14:42:12 +0100977 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
978 unsigned long flags;
979 unsigned int count = 20; /* timeout iterations */
980 u32 cfglo;
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200981
Maxime Riparda4b0d342014-11-17 14:42:12 +0100982 spin_lock_irqsave(&dwc->lock, flags);
983
984 cfglo = channel_readl(dwc, CFG_LO);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200985 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
Andy Shevchenko123b69a2013-03-21 11:49:17 +0200986 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
987 udelay(2);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200988
989 dwc->paused = true;
Maxime Riparda4b0d342014-11-17 14:42:12 +0100990
991 spin_unlock_irqrestore(&dwc->lock, flags);
992
993 return 0;
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200994}
995
996static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
997{
998 u32 cfglo = channel_readl(dwc, CFG_LO);
999
1000 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1001
1002 dwc->paused = false;
1003}
1004
Maxime Riparda4b0d342014-11-17 14:42:12 +01001005static int dwc_resume(struct dma_chan *chan)
1006{
1007 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1008 unsigned long flags;
1009
1010 if (!dwc->paused)
1011 return 0;
1012
1013 spin_lock_irqsave(&dwc->lock, flags);
1014
1015 dwc_chan_resume(dwc);
1016
1017 spin_unlock_irqrestore(&dwc->lock, flags);
1018
1019 return 0;
1020}
1021
1022static int dwc_terminate_all(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001023{
1024 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1025 struct dw_dma *dw = to_dw_dma(chan->device);
1026 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301027 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001028 LIST_HEAD(list);
1029
Maxime Riparda4b0d342014-11-17 14:42:12 +01001030 spin_lock_irqsave(&dwc->lock, flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001031
Maxime Riparda4b0d342014-11-17 14:42:12 +01001032 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001033
Maxime Riparda4b0d342014-11-17 14:42:12 +01001034 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001035
Maxime Riparda4b0d342014-11-17 14:42:12 +01001036 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001037
Maxime Riparda4b0d342014-11-17 14:42:12 +01001038 /* active_list entries will end up before queued entries */
1039 list_splice_init(&dwc->queue, &list);
1040 list_splice_init(&dwc->active_list, &list);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001041
Maxime Riparda4b0d342014-11-17 14:42:12 +01001042 spin_unlock_irqrestore(&dwc->lock, flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001043
Maxime Riparda4b0d342014-11-17 14:42:12 +01001044 /* Flush all pending and queued descriptors */
1045 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1046 dwc_descriptor_complete(dwc, desc, false);
Linus Walleijc3635c72010-03-26 16:44:01 -07001047
Linus Walleijc3635c72010-03-26 16:44:01 -07001048 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001049}
1050
Andy Shevchenko4702d522013-01-25 11:48:03 +02001051static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
1052{
1053 unsigned long flags;
1054 u32 residue;
1055
1056 spin_lock_irqsave(&dwc->lock, flags);
1057
1058 residue = dwc->residue;
1059 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
1060 residue -= dwc_get_sent(dwc);
1061
1062 spin_unlock_irqrestore(&dwc->lock, flags);
1063 return residue;
1064}
1065
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001066static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001067dwc_tx_status(struct dma_chan *chan,
1068 dma_cookie_t cookie,
1069 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001070{
1071 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001072 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001073
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001074 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301075 if (ret == DMA_COMPLETE)
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001076 return ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001077
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001078 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001079
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001080 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301081 if (ret != DMA_COMPLETE)
Andy Shevchenko4702d522013-01-25 11:48:03 +02001082 dma_set_residue(txstate, dwc_get_residue(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001083
Andy Shevchenkoeffd5cf2013-07-15 15:04:41 +03001084 if (dwc->paused && ret == DMA_IN_PROGRESS)
Linus Walleija7c57cf2011-04-19 08:31:32 +08001085 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001086
1087 return ret;
1088}
1089
1090static void dwc_issue_pending(struct dma_chan *chan)
1091{
1092 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +03001093 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001094
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +03001095 spin_lock_irqsave(&dwc->lock, flags);
1096 if (list_empty(&dwc->active_list))
1097 dwc_dostart_first_queued(dwc);
1098 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001099}
1100
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001101/*----------------------------------------------------------------------*/
1102
1103static void dw_dma_off(struct dw_dma *dw)
1104{
1105 int i;
1106
1107 dma_writel(dw, CFG, 0);
1108
1109 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
1110 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1111 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1112 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1113
1114 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1115 cpu_relax();
1116
1117 for (i = 0; i < dw->dma.chancnt; i++)
1118 dw->chan[i].initialized = false;
1119}
1120
1121static void dw_dma_on(struct dw_dma *dw)
1122{
1123 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1124}
1125
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001126static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001127{
1128 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1129 struct dw_dma *dw = to_dw_dma(chan->device);
1130 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001131 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301132 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001133
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001134 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001135
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001136 /* ASSERT: channel is idle */
1137 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001138 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001139 return -EIO;
1140 }
1141
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001142 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001143
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001144 /*
1145 * NOTE: some controllers may have additional features that we
1146 * need to initialize here, like "scatter-gather" (which
1147 * doesn't mean what you think it means), and status writeback.
1148 */
1149
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001150 /* Enable controller here if needed */
1151 if (!dw->in_use)
1152 dw_dma_on(dw);
1153 dw->in_use |= dwc->mask;
1154
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301155 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001156 i = dwc->descs_allocated;
1157 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001158 dma_addr_t phys;
1159
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301160 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001161
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001162 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001163 if (!desc)
1164 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001165
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001166 memset(desc, 0, sizeof(struct dw_desc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001167
Dan Williamse0bd0f82009-09-08 17:53:02 -07001168 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001169 dma_async_tx_descriptor_init(&desc->txd, chan);
1170 desc->txd.tx_submit = dwc_tx_submit;
1171 desc->txd.flags = DMA_CTRL_ACK;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001172 desc->txd.phys = phys;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001173
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001174 dwc_desc_put(dwc, desc);
1175
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301176 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001177 i = ++dwc->descs_allocated;
1178 }
1179
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301180 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001181
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001182 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001183
1184 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001185
1186err_desc_alloc:
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001187 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1188
1189 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001190}
1191
1192static void dwc_free_chan_resources(struct dma_chan *chan)
1193{
1194 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1195 struct dw_dma *dw = to_dw_dma(chan->device);
1196 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301197 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001198 LIST_HEAD(list);
1199
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001200 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001201 dwc->descs_allocated);
1202
1203 /* ASSERT: channel is idle */
1204 BUG_ON(!list_empty(&dwc->active_list));
1205 BUG_ON(!list_empty(&dwc->queue));
1206 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1207
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301208 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001209 list_splice_init(&dwc->free_list, &list);
1210 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301211 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001212
1213 /* Disable interrupts */
1214 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001215 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1216
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301217 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001218
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001219 /* Disable controller in case it was a last user */
1220 dw->in_use &= ~dwc->mask;
1221 if (!dw->in_use)
1222 dw_dma_off(dw);
1223
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001224 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001225 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001226 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001227 }
1228
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001229 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001230}
1231
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001232/* --------------------- Cyclic DMA API extensions -------------------- */
1233
1234/**
1235 * dw_dma_cyclic_start - start the cyclic DMA transfer
1236 * @chan: the DMA channel to start
1237 *
1238 * Must be called with soft interrupts disabled. Returns zero on success or
1239 * -errno on failure.
1240 */
1241int dw_dma_cyclic_start(struct dma_chan *chan)
1242{
1243 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1244 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301245 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001246
1247 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1248 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1249 return -ENODEV;
1250 }
1251
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301252 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001253
Andy Shevchenko75c61222013-03-26 16:53:54 +02001254 /* Assert channel is idle */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001255 if (dma_readl(dw, CH_EN) & dwc->mask) {
1256 dev_err(chan2dev(&dwc->chan),
1257 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001258 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301259 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001260 return -EBUSY;
1261 }
1262
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001263 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1264 dma_writel(dw, CLEAR.XFER, dwc->mask);
1265
Andy Shevchenko75c61222013-03-26 16:53:54 +02001266 /* Setup DMAC channel registers */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001267 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1268 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1269 channel_writel(dwc, CTL_HI, 0);
1270
1271 channel_set_bit(dw, CH_EN, dwc->mask);
1272
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301273 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001274
1275 return 0;
1276}
1277EXPORT_SYMBOL(dw_dma_cyclic_start);
1278
1279/**
1280 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1281 * @chan: the DMA channel to stop
1282 *
1283 * Must be called with soft interrupts disabled.
1284 */
1285void dw_dma_cyclic_stop(struct dma_chan *chan)
1286{
1287 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1288 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301289 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001290
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301291 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001292
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001293 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001294
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301295 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001296}
1297EXPORT_SYMBOL(dw_dma_cyclic_stop);
1298
1299/**
1300 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1301 * @chan: the DMA channel to prepare
1302 * @buf_addr: physical DMA address where the buffer starts
1303 * @buf_len: total number of bytes for the entire buffer
1304 * @period_len: number of bytes for each period
1305 * @direction: transfer direction, to or from device
1306 *
1307 * Must be called before trying to start the transfer. Returns a valid struct
1308 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1309 */
1310struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1311 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301312 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001313{
1314 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301315 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001316 struct dw_cyclic_desc *cdesc;
1317 struct dw_cyclic_desc *retval = NULL;
1318 struct dw_desc *desc;
1319 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001320 unsigned long was_cyclic;
1321 unsigned int reg_width;
1322 unsigned int periods;
1323 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301324 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001325
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301326 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001327 if (dwc->nollp) {
1328 spin_unlock_irqrestore(&dwc->lock, flags);
1329 dev_dbg(chan2dev(&dwc->chan),
1330 "channel doesn't support LLP transfers\n");
1331 return ERR_PTR(-EINVAL);
1332 }
1333
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001334 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301335 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001336 dev_dbg(chan2dev(&dwc->chan),
1337 "queue and/or active list are not empty\n");
1338 return ERR_PTR(-EBUSY);
1339 }
1340
1341 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301342 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001343 if (was_cyclic) {
1344 dev_dbg(chan2dev(&dwc->chan),
1345 "channel already prepared for cyclic DMA\n");
1346 return ERR_PTR(-EBUSY);
1347 }
1348
1349 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301350
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001351 if (unlikely(!is_slave_direction(direction)))
1352 goto out_err;
1353
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001354 dwc->direction = direction;
1355
Viresh Kumar327e6972012-02-01 16:12:26 +05301356 if (direction == DMA_MEM_TO_DEV)
1357 reg_width = __ffs(sconfig->dst_addr_width);
1358 else
1359 reg_width = __ffs(sconfig->src_addr_width);
1360
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001361 periods = buf_len / period_len;
1362
1363 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001364 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001365 goto out_err;
1366 if (unlikely(period_len & ((1 << reg_width) - 1)))
1367 goto out_err;
1368 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1369 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001370
1371 retval = ERR_PTR(-ENOMEM);
1372
1373 if (periods > NR_DESCS_PER_CHANNEL)
1374 goto out_err;
1375
1376 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1377 if (!cdesc)
1378 goto out_err;
1379
1380 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1381 if (!cdesc->desc)
1382 goto out_err_alloc;
1383
1384 for (i = 0; i < periods; i++) {
1385 desc = dwc_desc_get(dwc);
1386 if (!desc)
1387 goto out_err_desc_get;
1388
1389 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301390 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301391 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001392 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301393 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001394 | DWC_CTLL_DST_WIDTH(reg_width)
1395 | DWC_CTLL_SRC_WIDTH(reg_width)
1396 | DWC_CTLL_DST_FIX
1397 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001398 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301399
1400 desc->lli.ctllo |= sconfig->device_fc ?
1401 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1402 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1403
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001404 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301405 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001406 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301407 desc->lli.sar = sconfig->src_addr;
1408 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001409 | DWC_CTLL_SRC_WIDTH(reg_width)
1410 | DWC_CTLL_DST_WIDTH(reg_width)
1411 | DWC_CTLL_DST_INC
1412 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001413 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301414
1415 desc->lli.ctllo |= sconfig->device_fc ?
1416 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1417 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1418
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001419 break;
1420 default:
1421 break;
1422 }
1423
1424 desc->lli.ctlhi = (period_len >> reg_width);
1425 cdesc->desc[i] = desc;
1426
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001427 if (last)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001428 last->lli.llp = desc->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001429
1430 last = desc;
1431 }
1432
Andy Shevchenko75c61222013-03-26 16:53:54 +02001433 /* Let's make a cyclic list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001434 last->lli.llp = cdesc->desc[0]->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001435
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +02001436 dev_dbg(chan2dev(&dwc->chan),
1437 "cyclic prepared buf %pad len %zu period %zu periods %d\n",
1438 &buf_addr, buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001439
1440 cdesc->periods = periods;
1441 dwc->cdesc = cdesc;
1442
1443 return cdesc;
1444
1445out_err_desc_get:
1446 while (i--)
1447 dwc_desc_put(dwc, cdesc->desc[i]);
1448out_err_alloc:
1449 kfree(cdesc);
1450out_err:
1451 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1452 return (struct dw_cyclic_desc *)retval;
1453}
1454EXPORT_SYMBOL(dw_dma_cyclic_prep);
1455
1456/**
1457 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1458 * @chan: the DMA channel to free
1459 */
1460void dw_dma_cyclic_free(struct dma_chan *chan)
1461{
1462 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1463 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1464 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1465 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301466 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001467
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001468 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001469
1470 if (!cdesc)
1471 return;
1472
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301473 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001474
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001475 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001476
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001477 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1478 dma_writel(dw, CLEAR.XFER, dwc->mask);
1479
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301480 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001481
1482 for (i = 0; i < cdesc->periods; i++)
1483 dwc_desc_put(dwc, cdesc->desc[i]);
1484
1485 kfree(cdesc->desc);
1486 kfree(cdesc);
1487
1488 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1489}
1490EXPORT_SYMBOL(dw_dma_cyclic_free);
1491
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001492/*----------------------------------------------------------------------*/
1493
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001494int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
Viresh Kumara9ddb572012-10-16 09:49:17 +05301495{
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001496 struct dw_dma *dw;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001497 bool autocfg;
1498 unsigned int dw_params;
1499 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001500 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001501 int err;
1502 int i;
1503
Andy Shevchenko000871c2014-03-05 15:48:12 +02001504 dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
1505 if (!dw)
1506 return -ENOMEM;
1507
1508 dw->regs = chip->regs;
1509 chip->dw = dw;
1510
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001511 pm_runtime_enable(chip->dev);
1512 pm_runtime_get_sync(chip->dev);
1513
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001514 dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001515 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1516
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001517 dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
Andy Shevchenko123de542013-01-09 10:17:01 +02001518
1519 if (!pdata && autocfg) {
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001520 pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001521 if (!pdata) {
1522 err = -ENOMEM;
1523 goto err_pdata;
1524 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001525
1526 /* Fill platform data with the default values */
1527 pdata->is_private = true;
1528 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1529 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001530 } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
1531 err = -EINVAL;
1532 goto err_pdata;
1533 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001534
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001535 if (autocfg)
1536 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1537 else
1538 nr_channels = pdata->nr_channels;
1539
Andy Shevchenko000871c2014-03-05 15:48:12 +02001540 dw->chan = devm_kcalloc(chip->dev, nr_channels, sizeof(*dw->chan),
1541 GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001542 if (!dw->chan) {
1543 err = -ENOMEM;
1544 goto err_pdata;
1545 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001546
Andy Shevchenko75c61222013-03-26 16:53:54 +02001547 /* Get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001548 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001549 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1550
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001551 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1552 for (i = 0; i < dw->nr_masters; i++) {
1553 dw->data_width[i] =
1554 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1555 }
1556 } else {
1557 dw->nr_masters = pdata->nr_masters;
1558 memcpy(dw->data_width, pdata->data_width, 4);
1559 }
1560
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001561 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001562 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001563
Andy Shevchenko75c61222013-03-26 16:53:54 +02001564 /* Force dma off, just in case */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001565 dw_dma_off(dw);
1566
Andy Shevchenko75c61222013-03-26 16:53:54 +02001567 /* Disable BLOCK interrupts as well */
Andy Shevchenko236b1062012-06-19 13:34:07 +03001568 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1569
Andy Shevchenko75c61222013-03-26 16:53:54 +02001570 /* Create a pool of consistent memory blocks for hardware descriptors */
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001571 dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001572 sizeof(struct dw_desc), 4, 0);
1573 if (!dw->desc_pool) {
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001574 dev_err(chip->dev, "No memory for descriptors dma pool\n");
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001575 err = -ENOMEM;
1576 goto err_pdata;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001577 }
1578
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001579 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1580
Andy Shevchenko97977f72014-05-07 10:56:24 +03001581 err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
1582 "dw_dmac", dw);
1583 if (err)
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001584 goto err_pdata;
Andy Shevchenko97977f72014-05-07 10:56:24 +03001585
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001586 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001587 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001588 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001589 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001590
1591 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001592 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301593 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1594 list_add_tail(&dwc->chan.device_node,
1595 &dw->dma.channels);
1596 else
1597 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001598
Viresh Kumar93317e82011-03-03 15:47:22 +05301599 /* 7 is highest priority & 0 is lowest. */
1600 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001601 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301602 else
1603 dwc->priority = i;
1604
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001605 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1606 spin_lock_init(&dwc->lock);
1607 dwc->mask = 1 << i;
1608
1609 INIT_LIST_HEAD(&dwc->active_list);
1610 INIT_LIST_HEAD(&dwc->queue);
1611 INIT_LIST_HEAD(&dwc->free_list);
1612
1613 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001614
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001615 dwc->direction = DMA_TRANS_NONE;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001616
Andy Shevchenko75c61222013-03-26 16:53:54 +02001617 /* Hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001618 if (autocfg) {
1619 unsigned int dwc_params;
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001620 void __iomem *addr = chip->regs + r * sizeof(u32);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001621
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001622 dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001623
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001624 dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
1625 dwc_params);
Andy Shevchenko985a6c72013-01-18 17:10:59 +02001626
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001627 /*
1628 * Decode maximum block size for given channel. The
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001629 * stored 4 bit value represents blocks from 0x00 for 3
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001630 * up to 0x0a for 4095.
1631 */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001632 dwc->block_size =
1633 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001634 dwc->nollp =
1635 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1636 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001637 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001638
1639 /* Check if channel supports multi block transfer */
1640 channel_writel(dwc, LLP, 0xfffffffc);
1641 dwc->nollp =
1642 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1643 channel_writel(dwc, LLP, 0);
1644 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001645 }
1646
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001647 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001648 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001649 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001650 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1651 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1652 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1653
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001654 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1655 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001656 if (pdata->is_private)
1657 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001658 dw->dma.dev = chip->dev;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001659 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1660 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1661
1662 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1663
1664 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Maxime Riparda4b0d342014-11-17 14:42:12 +01001665 dw->dma.device_config = dwc_config;
1666 dw->dma.device_pause = dwc_pause;
1667 dw->dma.device_resume = dwc_resume;
1668 dw->dma.device_terminate_all = dwc_terminate_all;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001669
Linus Walleij07934482010-03-26 16:50:49 -07001670 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001671 dw->dma.device_issue_pending = dwc_issue_pending;
1672
Andy Shevchenko12229342014-05-08 12:01:50 +03001673 err = dma_async_device_register(&dw->dma);
1674 if (err)
1675 goto err_dma_register;
1676
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001677 dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
Andy Shevchenko21d43f42012-10-18 17:34:09 +03001678 nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001679
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001680 pm_runtime_put_sync_suspend(chip->dev);
1681
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001682 return 0;
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001683
Andy Shevchenko12229342014-05-08 12:01:50 +03001684err_dma_register:
1685 free_irq(chip->irq, dw);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001686err_pdata:
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001687 pm_runtime_put_sync_suspend(chip->dev);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001688 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001689}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001690EXPORT_SYMBOL_GPL(dw_dma_probe);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001691
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001692int dw_dma_remove(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001693{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001694 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001695 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001696
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001697 pm_runtime_get_sync(chip->dev);
1698
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001699 dw_dma_off(dw);
1700 dma_async_device_unregister(&dw->dma);
1701
Andy Shevchenko97977f72014-05-07 10:56:24 +03001702 free_irq(chip->irq, dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001703 tasklet_kill(&dw->tasklet);
1704
1705 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1706 chan.device_node) {
1707 list_del(&dwc->chan.device_node);
1708 channel_clear_bit(dw, CH_EN, dwc->mask);
1709 }
1710
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001711 pm_runtime_put_sync_suspend(chip->dev);
1712 pm_runtime_disable(chip->dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001713 return 0;
1714}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001715EXPORT_SYMBOL_GPL(dw_dma_remove);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001716
Andy Shevchenko2540f742014-09-23 17:18:13 +03001717int dw_dma_disable(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001718{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001719 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001720
Andy Shevchenko6168d562012-10-18 17:34:10 +03001721 dw_dma_off(dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001722 return 0;
1723}
Andy Shevchenko2540f742014-09-23 17:18:13 +03001724EXPORT_SYMBOL_GPL(dw_dma_disable);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001725
Andy Shevchenko2540f742014-09-23 17:18:13 +03001726int dw_dma_enable(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001727{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001728 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001729
Andy Shevchenko7a83c042014-09-23 17:18:12 +03001730 dw_dma_on(dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001731 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001732}
Andy Shevchenko2540f742014-09-23 17:18:13 +03001733EXPORT_SYMBOL_GPL(dw_dma_enable);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001734
1735MODULE_LICENSE("GPL v2");
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001736MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001737MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001738MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");