Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1 | /* |
Heikki Krogerus | b801479 | 2012-10-18 17:34:08 +0300 | [diff] [blame] | 2 | * Core driver for the Synopsys DesignWare DMA Controller |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2007-2008 Atmel Corporation |
Viresh Kumar | aecb7b6 | 2011-05-24 14:04:09 +0530 | [diff] [blame] | 5 | * Copyright (C) 2010-2011 ST Microelectronics |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | */ |
Heikki Krogerus | b801479 | 2012-10-18 17:34:08 +0300 | [diff] [blame] | 11 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 12 | #include <linux/bitops.h> |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 13 | #include <linux/clk.h> |
| 14 | #include <linux/delay.h> |
| 15 | #include <linux/dmaengine.h> |
| 16 | #include <linux/dma-mapping.h> |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 17 | #include <linux/dmapool.h> |
Thierry Reding | 7331205 | 2013-01-21 11:09:00 +0100 | [diff] [blame] | 18 | #include <linux/err.h> |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 19 | #include <linux/init.h> |
| 20 | #include <linux/interrupt.h> |
| 21 | #include <linux/io.h> |
Viresh Kumar | d3f797d | 2012-04-20 20:15:34 +0530 | [diff] [blame] | 22 | #include <linux/of.h> |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 23 | #include <linux/of_dma.h> |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 24 | #include <linux/mm.h> |
| 25 | #include <linux/module.h> |
| 26 | #include <linux/platform_device.h> |
| 27 | #include <linux/slab.h> |
| 28 | |
| 29 | #include "dw_dmac_regs.h" |
Russell King - ARM Linux | d2ebfb3 | 2012-03-06 22:34:26 +0000 | [diff] [blame] | 30 | #include "dmaengine.h" |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 31 | |
| 32 | /* |
| 33 | * This supports the Synopsys "DesignWare AHB Central DMA Controller", |
| 34 | * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all |
| 35 | * of which use ARM any more). See the "Databook" from Synopsys for |
| 36 | * information beyond what licensees probably provide. |
| 37 | * |
| 38 | * The driver has currently been tested only with the Atmel AT32AP7000, |
| 39 | * which does not support descriptor writeback. |
| 40 | */ |
| 41 | |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 42 | static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave) |
| 43 | { |
| 44 | return slave ? slave->dst_master : 0; |
| 45 | } |
| 46 | |
| 47 | static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave) |
| 48 | { |
| 49 | return slave ? slave->src_master : 1; |
| 50 | } |
| 51 | |
Andy Shevchenko | 5be10f34 | 2013-01-17 10:03:01 +0200 | [diff] [blame] | 52 | #define SRC_MASTER 0 |
| 53 | #define DST_MASTER 1 |
| 54 | |
| 55 | static inline unsigned int dwc_get_master(struct dma_chan *chan, int master) |
| 56 | { |
| 57 | struct dw_dma *dw = to_dw_dma(chan->device); |
| 58 | struct dw_dma_slave *dws = chan->private; |
| 59 | unsigned int m; |
| 60 | |
| 61 | if (master == SRC_MASTER) |
| 62 | m = dwc_get_sms(dws); |
| 63 | else |
| 64 | m = dwc_get_dms(dws); |
| 65 | |
| 66 | return min_t(unsigned int, dw->nr_masters - 1, m); |
| 67 | } |
| 68 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 69 | #define DWC_DEFAULT_CTLLO(_chan) ({ \ |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 70 | struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \ |
| 71 | struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \ |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 72 | bool _is_slave = is_slave_direction(_dwc->direction); \ |
Andy Shevchenko | 5be10f34 | 2013-01-17 10:03:01 +0200 | [diff] [blame] | 73 | int _dms = dwc_get_master(_chan, DST_MASTER); \ |
| 74 | int _sms = dwc_get_master(_chan, SRC_MASTER); \ |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 75 | u8 _smsize = _is_slave ? _sconfig->src_maxburst : \ |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 76 | DW_DMA_MSIZE_16; \ |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 77 | u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \ |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 78 | DW_DMA_MSIZE_16; \ |
Jamie Iles | f301c06 | 2011-01-21 14:11:53 +0000 | [diff] [blame] | 79 | \ |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 80 | (DWC_CTLL_DST_MSIZE(_dmsize) \ |
| 81 | | DWC_CTLL_SRC_MSIZE(_smsize) \ |
Jamie Iles | f301c06 | 2011-01-21 14:11:53 +0000 | [diff] [blame] | 82 | | DWC_CTLL_LLP_D_EN \ |
| 83 | | DWC_CTLL_LLP_S_EN \ |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 84 | | DWC_CTLL_DMS(_dms) \ |
| 85 | | DWC_CTLL_SMS(_sms)); \ |
Jamie Iles | f301c06 | 2011-01-21 14:11:53 +0000 | [diff] [blame] | 86 | }) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 87 | |
| 88 | /* |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 89 | * Number of descriptors to allocate for each channel. This should be |
| 90 | * made configurable somehow; preferably, the clients (at least the |
| 91 | * ones using slave transfers) should be able to give us a hint. |
| 92 | */ |
| 93 | #define NR_DESCS_PER_CHANNEL 64 |
| 94 | |
Andy Shevchenko | 23d5f4e | 2013-01-10 10:53:05 +0200 | [diff] [blame] | 95 | static inline unsigned int dwc_get_data_width(struct dma_chan *chan, int master) |
| 96 | { |
| 97 | struct dw_dma *dw = to_dw_dma(chan->device); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 98 | |
Andy Shevchenko | 5be10f34 | 2013-01-17 10:03:01 +0200 | [diff] [blame] | 99 | return dw->data_width[dwc_get_master(chan, master)]; |
Andy Shevchenko | 23d5f4e | 2013-01-10 10:53:05 +0200 | [diff] [blame] | 100 | } |
| 101 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 102 | /*----------------------------------------------------------------------*/ |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 103 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 104 | static struct device *chan2dev(struct dma_chan *chan) |
| 105 | { |
| 106 | return &chan->dev->device; |
| 107 | } |
| 108 | static struct device *chan2parent(struct dma_chan *chan) |
| 109 | { |
| 110 | return chan->dev->device.parent; |
| 111 | } |
| 112 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 113 | static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc) |
| 114 | { |
Andy Shevchenko | e63a47a | 2012-10-18 17:34:12 +0300 | [diff] [blame] | 115 | return to_dw_desc(dwc->active_list.next); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 116 | } |
| 117 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 118 | static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc) |
| 119 | { |
| 120 | struct dw_desc *desc, *_desc; |
| 121 | struct dw_desc *ret = NULL; |
| 122 | unsigned int i = 0; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 123 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 124 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 125 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 126 | list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) { |
Andy Shevchenko | 2ab3727 | 2012-06-19 13:34:04 +0300 | [diff] [blame] | 127 | i++; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 128 | if (async_tx_test_ack(&desc->txd)) { |
| 129 | list_del(&desc->desc_node); |
| 130 | ret = desc; |
| 131 | break; |
| 132 | } |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 133 | dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 134 | } |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 135 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 136 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 137 | dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 138 | |
| 139 | return ret; |
| 140 | } |
| 141 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 142 | /* |
| 143 | * Move a descriptor, including any children, to the free list. |
| 144 | * `desc' must not be on any lists. |
| 145 | */ |
| 146 | static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc) |
| 147 | { |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 148 | unsigned long flags; |
| 149 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 150 | if (desc) { |
| 151 | struct dw_desc *child; |
| 152 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 153 | spin_lock_irqsave(&dwc->lock, flags); |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 154 | list_for_each_entry(child, &desc->tx_list, desc_node) |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 155 | dev_vdbg(chan2dev(&dwc->chan), |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 156 | "moving child desc %p to freelist\n", |
| 157 | child); |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 158 | list_splice_init(&desc->tx_list, &dwc->free_list); |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 159 | dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 160 | list_add(&desc->desc_node, &dwc->free_list); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 161 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 162 | } |
| 163 | } |
| 164 | |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 165 | static void dwc_initialize(struct dw_dma_chan *dwc) |
| 166 | { |
| 167 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
| 168 | struct dw_dma_slave *dws = dwc->chan.private; |
| 169 | u32 cfghi = DWC_CFGH_FIFO_MODE; |
| 170 | u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority); |
| 171 | |
| 172 | if (dwc->initialized == true) |
| 173 | return; |
| 174 | |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 175 | if (dws && dws->cfg_hi == ~0 && dws->cfg_lo == ~0) { |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 176 | /* Autoconfigure based on request line from DT */ |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 177 | if (dwc->direction == DMA_MEM_TO_DEV) |
| 178 | cfghi = DWC_CFGH_DST_PER(dwc->request_line); |
| 179 | else if (dwc->direction == DMA_DEV_TO_MEM) |
| 180 | cfghi = DWC_CFGH_SRC_PER(dwc->request_line); |
| 181 | } else if (dws) { |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 182 | /* |
| 183 | * We need controller-specific data to set up slave |
| 184 | * transfers. |
| 185 | */ |
| 186 | BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev); |
| 187 | |
| 188 | cfghi = dws->cfg_hi; |
| 189 | cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK; |
Andy Shevchenko | 8fccc5b | 2012-09-03 13:46:19 +0300 | [diff] [blame] | 190 | } else { |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 191 | if (dwc->direction == DMA_MEM_TO_DEV) |
Andy Shevchenko | 8fccc5b | 2012-09-03 13:46:19 +0300 | [diff] [blame] | 192 | cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id); |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 193 | else if (dwc->direction == DMA_DEV_TO_MEM) |
Andy Shevchenko | 8fccc5b | 2012-09-03 13:46:19 +0300 | [diff] [blame] | 194 | cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id); |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 195 | } |
| 196 | |
| 197 | channel_writel(dwc, CFG_LO, cfglo); |
| 198 | channel_writel(dwc, CFG_HI, cfghi); |
| 199 | |
| 200 | /* Enable interrupts */ |
| 201 | channel_set_bit(dw, MASK.XFER, dwc->mask); |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 202 | channel_set_bit(dw, MASK.ERROR, dwc->mask); |
| 203 | |
| 204 | dwc->initialized = true; |
| 205 | } |
| 206 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 207 | /*----------------------------------------------------------------------*/ |
| 208 | |
Andy Shevchenko | 4c2d56c | 2012-06-19 13:34:08 +0300 | [diff] [blame] | 209 | static inline unsigned int dwc_fast_fls(unsigned long long v) |
| 210 | { |
| 211 | /* |
| 212 | * We can be a lot more clever here, but this should take care |
| 213 | * of the most common optimization. |
| 214 | */ |
| 215 | if (!(v & 7)) |
| 216 | return 3; |
| 217 | else if (!(v & 3)) |
| 218 | return 2; |
| 219 | else if (!(v & 1)) |
| 220 | return 1; |
| 221 | return 0; |
| 222 | } |
| 223 | |
Andy Shevchenko | f52b36d | 2012-09-21 15:05:44 +0300 | [diff] [blame] | 224 | static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc) |
Andy Shevchenko | 1d45543 | 2012-06-19 13:34:03 +0300 | [diff] [blame] | 225 | { |
| 226 | dev_err(chan2dev(&dwc->chan), |
| 227 | " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n", |
| 228 | channel_readl(dwc, SAR), |
| 229 | channel_readl(dwc, DAR), |
| 230 | channel_readl(dwc, LLP), |
| 231 | channel_readl(dwc, CTL_HI), |
| 232 | channel_readl(dwc, CTL_LO)); |
| 233 | } |
| 234 | |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 235 | static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc) |
| 236 | { |
| 237 | channel_clear_bit(dw, CH_EN, dwc->mask); |
| 238 | while (dma_readl(dw, CH_EN) & dwc->mask) |
| 239 | cpu_relax(); |
| 240 | } |
| 241 | |
Andy Shevchenko | 1d45543 | 2012-06-19 13:34:03 +0300 | [diff] [blame] | 242 | /*----------------------------------------------------------------------*/ |
| 243 | |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 244 | /* Perform single block transfer */ |
| 245 | static inline void dwc_do_single_block(struct dw_dma_chan *dwc, |
| 246 | struct dw_desc *desc) |
| 247 | { |
| 248 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
| 249 | u32 ctllo; |
| 250 | |
| 251 | /* Software emulation of LLP mode relies on interrupts to continue |
| 252 | * multi block transfer. */ |
| 253 | ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN; |
| 254 | |
| 255 | channel_writel(dwc, SAR, desc->lli.sar); |
| 256 | channel_writel(dwc, DAR, desc->lli.dar); |
| 257 | channel_writel(dwc, CTL_LO, ctllo); |
| 258 | channel_writel(dwc, CTL_HI, desc->lli.ctlhi); |
| 259 | channel_set_bit(dw, CH_EN, dwc->mask); |
Andy Shevchenko | f5c6a7d | 2013-01-09 10:17:13 +0200 | [diff] [blame] | 260 | |
| 261 | /* Move pointer to next descriptor */ |
| 262 | dwc->tx_node_active = dwc->tx_node_active->next; |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 263 | } |
| 264 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 265 | /* Called with dwc->lock held and bh disabled */ |
| 266 | static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first) |
| 267 | { |
| 268 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 269 | unsigned long was_soft_llp; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 270 | |
| 271 | /* ASSERT: channel is idle */ |
| 272 | if (dma_readl(dw, CH_EN) & dwc->mask) { |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 273 | dev_err(chan2dev(&dwc->chan), |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 274 | "BUG: Attempted to start non-idle channel\n"); |
Andy Shevchenko | 1d45543 | 2012-06-19 13:34:03 +0300 | [diff] [blame] | 275 | dwc_dump_chan_regs(dwc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 276 | |
| 277 | /* The tasklet will hopefully advance the queue... */ |
| 278 | return; |
| 279 | } |
| 280 | |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 281 | if (dwc->nollp) { |
| 282 | was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP, |
| 283 | &dwc->flags); |
| 284 | if (was_soft_llp) { |
| 285 | dev_err(chan2dev(&dwc->chan), |
| 286 | "BUG: Attempted to start new LLP transfer " |
| 287 | "inside ongoing one\n"); |
| 288 | return; |
| 289 | } |
| 290 | |
| 291 | dwc_initialize(dwc); |
| 292 | |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 293 | dwc->residue = first->total_len; |
Andy Shevchenko | f5c6a7d | 2013-01-09 10:17:13 +0200 | [diff] [blame] | 294 | dwc->tx_node_active = &first->tx_list; |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 295 | |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 296 | /* Submit first block */ |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 297 | dwc_do_single_block(dwc, first); |
| 298 | |
| 299 | return; |
| 300 | } |
| 301 | |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 302 | dwc_initialize(dwc); |
| 303 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 304 | channel_writel(dwc, LLP, first->txd.phys); |
| 305 | channel_writel(dwc, CTL_LO, |
| 306 | DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN); |
| 307 | channel_writel(dwc, CTL_HI, 0); |
| 308 | channel_set_bit(dw, CH_EN, dwc->mask); |
| 309 | } |
| 310 | |
| 311 | /*----------------------------------------------------------------------*/ |
| 312 | |
| 313 | static void |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 314 | dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc, |
| 315 | bool callback_required) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 316 | { |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 317 | dma_async_tx_callback callback = NULL; |
| 318 | void *param = NULL; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 319 | struct dma_async_tx_descriptor *txd = &desc->txd; |
Viresh Kumar | e518076 | 2011-03-03 15:47:20 +0530 | [diff] [blame] | 320 | struct dw_desc *child; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 321 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 322 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 323 | dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 324 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 325 | spin_lock_irqsave(&dwc->lock, flags); |
Russell King - ARM Linux | f7fbce0 | 2012-03-06 22:35:07 +0000 | [diff] [blame] | 326 | dma_cookie_complete(txd); |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 327 | if (callback_required) { |
| 328 | callback = txd->callback; |
| 329 | param = txd->callback_param; |
| 330 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 331 | |
Viresh Kumar | e518076 | 2011-03-03 15:47:20 +0530 | [diff] [blame] | 332 | /* async_tx_ack */ |
| 333 | list_for_each_entry(child, &desc->tx_list, desc_node) |
| 334 | async_tx_ack(&child->txd); |
| 335 | async_tx_ack(&desc->txd); |
| 336 | |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 337 | list_splice_init(&desc->tx_list, &dwc->free_list); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 338 | list_move(&desc->desc_node, &dwc->free_list); |
| 339 | |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 340 | if (!is_slave_direction(dwc->direction)) { |
Atsushi Nemoto | 657a77f | 2009-09-08 17:53:05 -0700 | [diff] [blame] | 341 | struct device *parent = chan2parent(&dwc->chan); |
| 342 | if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) { |
| 343 | if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE) |
| 344 | dma_unmap_single(parent, desc->lli.dar, |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 345 | desc->total_len, DMA_FROM_DEVICE); |
Atsushi Nemoto | 657a77f | 2009-09-08 17:53:05 -0700 | [diff] [blame] | 346 | else |
| 347 | dma_unmap_page(parent, desc->lli.dar, |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 348 | desc->total_len, DMA_FROM_DEVICE); |
Atsushi Nemoto | 657a77f | 2009-09-08 17:53:05 -0700 | [diff] [blame] | 349 | } |
| 350 | if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) { |
| 351 | if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE) |
| 352 | dma_unmap_single(parent, desc->lli.sar, |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 353 | desc->total_len, DMA_TO_DEVICE); |
Atsushi Nemoto | 657a77f | 2009-09-08 17:53:05 -0700 | [diff] [blame] | 354 | else |
| 355 | dma_unmap_page(parent, desc->lli.sar, |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 356 | desc->total_len, DMA_TO_DEVICE); |
Atsushi Nemoto | 657a77f | 2009-09-08 17:53:05 -0700 | [diff] [blame] | 357 | } |
| 358 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 359 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 360 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 361 | |
Andy Shevchenko | 21e93c1 | 2013-01-09 10:17:12 +0200 | [diff] [blame] | 362 | if (callback) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 363 | callback(param); |
| 364 | } |
| 365 | |
| 366 | static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc) |
| 367 | { |
| 368 | struct dw_desc *desc, *_desc; |
| 369 | LIST_HEAD(list); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 370 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 371 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 372 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 373 | if (dma_readl(dw, CH_EN) & dwc->mask) { |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 374 | dev_err(chan2dev(&dwc->chan), |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 375 | "BUG: XFER bit set, but channel not idle!\n"); |
| 376 | |
| 377 | /* Try to continue after resetting the channel... */ |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 378 | dwc_chan_disable(dw, dwc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 379 | } |
| 380 | |
| 381 | /* |
| 382 | * Submit queued descriptors ASAP, i.e. before we go through |
| 383 | * the completed ones. |
| 384 | */ |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 385 | list_splice_init(&dwc->active_list, &list); |
Viresh Kumar | f336e42 | 2011-03-03 15:47:16 +0530 | [diff] [blame] | 386 | if (!list_empty(&dwc->queue)) { |
| 387 | list_move(dwc->queue.next, &dwc->active_list); |
| 388 | dwc_dostart(dwc, dwc_first_active(dwc)); |
| 389 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 390 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 391 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 392 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 393 | list_for_each_entry_safe(desc, _desc, &list, desc_node) |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 394 | dwc_descriptor_complete(dwc, desc, true); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 395 | } |
| 396 | |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 397 | /* Returns how many bytes were already received from source */ |
| 398 | static inline u32 dwc_get_sent(struct dw_dma_chan *dwc) |
| 399 | { |
| 400 | u32 ctlhi = channel_readl(dwc, CTL_HI); |
| 401 | u32 ctllo = channel_readl(dwc, CTL_LO); |
| 402 | |
| 403 | return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7)); |
| 404 | } |
| 405 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 406 | static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc) |
| 407 | { |
| 408 | dma_addr_t llp; |
| 409 | struct dw_desc *desc, *_desc; |
| 410 | struct dw_desc *child; |
| 411 | u32 status_xfer; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 412 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 413 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 414 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 415 | llp = channel_readl(dwc, LLP); |
| 416 | status_xfer = dma_readl(dw, RAW.XFER); |
| 417 | |
| 418 | if (status_xfer & dwc->mask) { |
| 419 | /* Everything we've submitted is done */ |
| 420 | dma_writel(dw, CLEAR.XFER, dwc->mask); |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 421 | |
| 422 | if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) { |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 423 | struct list_head *head, *active = dwc->tx_node_active; |
| 424 | |
| 425 | /* |
| 426 | * We are inside first active descriptor. |
| 427 | * Otherwise something is really wrong. |
| 428 | */ |
| 429 | desc = dwc_first_active(dwc); |
| 430 | |
| 431 | head = &desc->tx_list; |
| 432 | if (active != head) { |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 433 | /* Update desc to reflect last sent one */ |
| 434 | if (active != head->next) |
| 435 | desc = to_dw_desc(active->prev); |
| 436 | |
| 437 | dwc->residue -= desc->len; |
| 438 | |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 439 | child = to_dw_desc(active); |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 440 | |
| 441 | /* Submit next block */ |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 442 | dwc_do_single_block(dwc, child); |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 443 | |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 444 | spin_unlock_irqrestore(&dwc->lock, flags); |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 445 | return; |
| 446 | } |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 447 | |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 448 | /* We are done here */ |
| 449 | clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags); |
| 450 | } |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 451 | |
| 452 | dwc->residue = 0; |
| 453 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 454 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 455 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 456 | dwc_complete_all(dw, dwc); |
| 457 | return; |
| 458 | } |
| 459 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 460 | if (list_empty(&dwc->active_list)) { |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 461 | dwc->residue = 0; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 462 | spin_unlock_irqrestore(&dwc->lock, flags); |
Jamie Iles | 087809f | 2011-01-21 14:11:52 +0000 | [diff] [blame] | 463 | return; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 464 | } |
Jamie Iles | 087809f | 2011-01-21 14:11:52 +0000 | [diff] [blame] | 465 | |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 466 | if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) { |
| 467 | dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 468 | spin_unlock_irqrestore(&dwc->lock, flags); |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 469 | return; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 470 | } |
| 471 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 472 | dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__, |
Andy Shevchenko | 2f45d61 | 2012-06-19 13:34:02 +0300 | [diff] [blame] | 473 | (unsigned long long)llp); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 474 | |
| 475 | list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) { |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 476 | /* Initial residue value */ |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 477 | dwc->residue = desc->total_len; |
| 478 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 479 | /* Check first descriptors addr */ |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 480 | if (desc->txd.phys == llp) { |
| 481 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 482 | return; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 483 | } |
Viresh Kumar | 84adccf | 2011-03-24 11:32:15 +0530 | [diff] [blame] | 484 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 485 | /* Check first descriptors llp */ |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 486 | if (desc->lli.llp == llp) { |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 487 | /* This one is currently in progress */ |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 488 | dwc->residue -= dwc_get_sent(dwc); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 489 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 490 | return; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 491 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 492 | |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 493 | dwc->residue -= desc->len; |
| 494 | list_for_each_entry(child, &desc->tx_list, desc_node) { |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 495 | if (child->lli.llp == llp) { |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 496 | /* Currently in progress */ |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 497 | dwc->residue -= dwc_get_sent(dwc); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 498 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 499 | return; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 500 | } |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 501 | dwc->residue -= child->len; |
| 502 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 503 | |
| 504 | /* |
| 505 | * No descriptors so far seem to be in progress, i.e. |
| 506 | * this one must be done. |
| 507 | */ |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 508 | spin_unlock_irqrestore(&dwc->lock, flags); |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 509 | dwc_descriptor_complete(dwc, desc, true); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 510 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 511 | } |
| 512 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 513 | dev_err(chan2dev(&dwc->chan), |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 514 | "BUG: All descriptors done, but channel not idle!\n"); |
| 515 | |
| 516 | /* Try to continue after resetting the channel... */ |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 517 | dwc_chan_disable(dw, dwc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 518 | |
| 519 | if (!list_empty(&dwc->queue)) { |
Viresh Kumar | f336e42 | 2011-03-03 15:47:16 +0530 | [diff] [blame] | 520 | list_move(dwc->queue.next, &dwc->active_list); |
| 521 | dwc_dostart(dwc, dwc_first_active(dwc)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 522 | } |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 523 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 524 | } |
| 525 | |
Andy Shevchenko | 93aad1b | 2012-07-13 11:09:32 +0300 | [diff] [blame] | 526 | static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 527 | { |
Andy Shevchenko | 21d43f4 | 2012-10-18 17:34:09 +0300 | [diff] [blame] | 528 | dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n", |
| 529 | lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 530 | } |
| 531 | |
| 532 | static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc) |
| 533 | { |
| 534 | struct dw_desc *bad_desc; |
| 535 | struct dw_desc *child; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 536 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 537 | |
| 538 | dwc_scan_descriptors(dw, dwc); |
| 539 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 540 | spin_lock_irqsave(&dwc->lock, flags); |
| 541 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 542 | /* |
| 543 | * The descriptor currently at the head of the active list is |
| 544 | * borked. Since we don't have any way to report errors, we'll |
| 545 | * just have to scream loudly and try to carry on. |
| 546 | */ |
| 547 | bad_desc = dwc_first_active(dwc); |
| 548 | list_del_init(&bad_desc->desc_node); |
Viresh Kumar | f336e42 | 2011-03-03 15:47:16 +0530 | [diff] [blame] | 549 | list_move(dwc->queue.next, dwc->active_list.prev); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 550 | |
| 551 | /* Clear the error flag and try to restart the controller */ |
| 552 | dma_writel(dw, CLEAR.ERROR, dwc->mask); |
| 553 | if (!list_empty(&dwc->active_list)) |
| 554 | dwc_dostart(dwc, dwc_first_active(dwc)); |
| 555 | |
| 556 | /* |
Andy Shevchenko | ba84bd7 | 2012-10-18 17:34:11 +0300 | [diff] [blame] | 557 | * WARN may seem harsh, but since this only happens |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 558 | * when someone submits a bad physical address in a |
| 559 | * descriptor, we should consider ourselves lucky that the |
| 560 | * controller flagged an error instead of scribbling over |
| 561 | * random memory locations. |
| 562 | */ |
Andy Shevchenko | ba84bd7 | 2012-10-18 17:34:11 +0300 | [diff] [blame] | 563 | dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n" |
| 564 | " cookie: %d\n", bad_desc->txd.cookie); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 565 | dwc_dump_lli(dwc, &bad_desc->lli); |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 566 | list_for_each_entry(child, &bad_desc->tx_list, desc_node) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 567 | dwc_dump_lli(dwc, &child->lli); |
| 568 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 569 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 570 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 571 | /* Pretend the descriptor completed successfully */ |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 572 | dwc_descriptor_complete(dwc, bad_desc, true); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 573 | } |
| 574 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 575 | /* --------------------- Cyclic DMA API extensions -------------------- */ |
| 576 | |
| 577 | inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan) |
| 578 | { |
| 579 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 580 | return channel_readl(dwc, SAR); |
| 581 | } |
| 582 | EXPORT_SYMBOL(dw_dma_get_src_addr); |
| 583 | |
| 584 | inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan) |
| 585 | { |
| 586 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 587 | return channel_readl(dwc, DAR); |
| 588 | } |
| 589 | EXPORT_SYMBOL(dw_dma_get_dst_addr); |
| 590 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 591 | /* Called with dwc->lock held and all DMAC interrupts disabled */ |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 592 | static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc, |
Viresh Kumar | ff7b05f | 2012-02-01 16:12:23 +0530 | [diff] [blame] | 593 | u32 status_err, u32 status_xfer) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 594 | { |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 595 | unsigned long flags; |
| 596 | |
Viresh Kumar | ff7b05f | 2012-02-01 16:12:23 +0530 | [diff] [blame] | 597 | if (dwc->mask) { |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 598 | void (*callback)(void *param); |
| 599 | void *callback_param; |
| 600 | |
| 601 | dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n", |
| 602 | channel_readl(dwc, LLP)); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 603 | |
| 604 | callback = dwc->cdesc->period_callback; |
| 605 | callback_param = dwc->cdesc->period_callback_param; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 606 | |
| 607 | if (callback) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 608 | callback(callback_param); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 609 | } |
| 610 | |
| 611 | /* |
| 612 | * Error and transfer complete are highly unlikely, and will most |
| 613 | * likely be due to a configuration error by the user. |
| 614 | */ |
| 615 | if (unlikely(status_err & dwc->mask) || |
| 616 | unlikely(status_xfer & dwc->mask)) { |
| 617 | int i; |
| 618 | |
| 619 | dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s " |
| 620 | "interrupt, stopping DMA transfer\n", |
| 621 | status_xfer ? "xfer" : "error"); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 622 | |
| 623 | spin_lock_irqsave(&dwc->lock, flags); |
| 624 | |
Andy Shevchenko | 1d45543 | 2012-06-19 13:34:03 +0300 | [diff] [blame] | 625 | dwc_dump_chan_regs(dwc); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 626 | |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 627 | dwc_chan_disable(dw, dwc); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 628 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 629 | /* Make sure DMA does not restart by loading a new list */ |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 630 | channel_writel(dwc, LLP, 0); |
| 631 | channel_writel(dwc, CTL_LO, 0); |
| 632 | channel_writel(dwc, CTL_HI, 0); |
| 633 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 634 | dma_writel(dw, CLEAR.ERROR, dwc->mask); |
| 635 | dma_writel(dw, CLEAR.XFER, dwc->mask); |
| 636 | |
| 637 | for (i = 0; i < dwc->cdesc->periods; i++) |
| 638 | dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 639 | |
| 640 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 641 | } |
| 642 | } |
| 643 | |
| 644 | /* ------------------------------------------------------------------------- */ |
| 645 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 646 | static void dw_dma_tasklet(unsigned long data) |
| 647 | { |
| 648 | struct dw_dma *dw = (struct dw_dma *)data; |
| 649 | struct dw_dma_chan *dwc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 650 | u32 status_xfer; |
| 651 | u32 status_err; |
| 652 | int i; |
| 653 | |
Haavard Skinnemoen | 7fe7b2f | 2008-10-03 15:23:46 -0700 | [diff] [blame] | 654 | status_xfer = dma_readl(dw, RAW.XFER); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 655 | status_err = dma_readl(dw, RAW.ERROR); |
| 656 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 657 | dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 658 | |
| 659 | for (i = 0; i < dw->dma.chancnt; i++) { |
| 660 | dwc = &dw->chan[i]; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 661 | if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) |
Viresh Kumar | ff7b05f | 2012-02-01 16:12:23 +0530 | [diff] [blame] | 662 | dwc_handle_cyclic(dw, dwc, status_err, status_xfer); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 663 | else if (status_err & (1 << i)) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 664 | dwc_handle_error(dw, dwc); |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 665 | else if (status_xfer & (1 << i)) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 666 | dwc_scan_descriptors(dw, dwc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 667 | } |
| 668 | |
| 669 | /* |
Viresh Kumar | ff7b05f | 2012-02-01 16:12:23 +0530 | [diff] [blame] | 670 | * Re-enable interrupts. |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 671 | */ |
| 672 | channel_set_bit(dw, MASK.XFER, dw->all_chan_mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 673 | channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask); |
| 674 | } |
| 675 | |
| 676 | static irqreturn_t dw_dma_interrupt(int irq, void *dev_id) |
| 677 | { |
| 678 | struct dw_dma *dw = dev_id; |
| 679 | u32 status; |
| 680 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 681 | dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 682 | dma_readl(dw, STATUS_INT)); |
| 683 | |
| 684 | /* |
| 685 | * Just disable the interrupts. We'll turn them back on in the |
| 686 | * softirq handler. |
| 687 | */ |
| 688 | channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 689 | channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask); |
| 690 | |
| 691 | status = dma_readl(dw, STATUS_INT); |
| 692 | if (status) { |
| 693 | dev_err(dw->dma.dev, |
| 694 | "BUG: Unexpected interrupts pending: 0x%x\n", |
| 695 | status); |
| 696 | |
| 697 | /* Try to recover */ |
| 698 | channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 699 | channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1); |
| 700 | channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1); |
| 701 | channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1); |
| 702 | } |
| 703 | |
| 704 | tasklet_schedule(&dw->tasklet); |
| 705 | |
| 706 | return IRQ_HANDLED; |
| 707 | } |
| 708 | |
| 709 | /*----------------------------------------------------------------------*/ |
| 710 | |
| 711 | static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx) |
| 712 | { |
| 713 | struct dw_desc *desc = txd_to_dw_desc(tx); |
| 714 | struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan); |
| 715 | dma_cookie_t cookie; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 716 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 717 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 718 | spin_lock_irqsave(&dwc->lock, flags); |
Russell King - ARM Linux | 884485e | 2012-03-06 22:34:46 +0000 | [diff] [blame] | 719 | cookie = dma_cookie_assign(tx); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 720 | |
| 721 | /* |
| 722 | * REVISIT: We should attempt to chain as many descriptors as |
| 723 | * possible, perhaps even appending to those already submitted |
| 724 | * for DMA. But this is hard to do in a race-free manner. |
| 725 | */ |
| 726 | if (list_empty(&dwc->active_list)) { |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 727 | dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 728 | desc->txd.cookie); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 729 | list_add_tail(&desc->desc_node, &dwc->active_list); |
Viresh Kumar | f336e42 | 2011-03-03 15:47:16 +0530 | [diff] [blame] | 730 | dwc_dostart(dwc, dwc_first_active(dwc)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 731 | } else { |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 732 | dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 733 | desc->txd.cookie); |
| 734 | |
| 735 | list_add_tail(&desc->desc_node, &dwc->queue); |
| 736 | } |
| 737 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 738 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 739 | |
| 740 | return cookie; |
| 741 | } |
| 742 | |
| 743 | static struct dma_async_tx_descriptor * |
| 744 | dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, |
| 745 | size_t len, unsigned long flags) |
| 746 | { |
| 747 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 748 | struct dw_desc *desc; |
| 749 | struct dw_desc *first; |
| 750 | struct dw_desc *prev; |
| 751 | size_t xfer_count; |
| 752 | size_t offset; |
| 753 | unsigned int src_width; |
| 754 | unsigned int dst_width; |
Andy Shevchenko | 3d4f860 | 2012-10-01 13:06:25 +0300 | [diff] [blame] | 755 | unsigned int data_width; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 756 | u32 ctllo; |
| 757 | |
Andy Shevchenko | 2f45d61 | 2012-06-19 13:34:02 +0300 | [diff] [blame] | 758 | dev_vdbg(chan2dev(chan), |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 759 | "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__, |
Andy Shevchenko | 2f45d61 | 2012-06-19 13:34:02 +0300 | [diff] [blame] | 760 | (unsigned long long)dest, (unsigned long long)src, |
| 761 | len, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 762 | |
| 763 | if (unlikely(!len)) { |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 764 | dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 765 | return NULL; |
| 766 | } |
| 767 | |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 768 | dwc->direction = DMA_MEM_TO_MEM; |
| 769 | |
Andy Shevchenko | 23d5f4e | 2013-01-10 10:53:05 +0200 | [diff] [blame] | 770 | data_width = min_t(unsigned int, dwc_get_data_width(chan, SRC_MASTER), |
| 771 | dwc_get_data_width(chan, DST_MASTER)); |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 772 | |
Andy Shevchenko | 3d4f860 | 2012-10-01 13:06:25 +0300 | [diff] [blame] | 773 | src_width = dst_width = min_t(unsigned int, data_width, |
| 774 | dwc_fast_fls(src | dest | len)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 775 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 776 | ctllo = DWC_DEFAULT_CTLLO(chan) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 777 | | DWC_CTLL_DST_WIDTH(dst_width) |
| 778 | | DWC_CTLL_SRC_WIDTH(src_width) |
| 779 | | DWC_CTLL_DST_INC |
| 780 | | DWC_CTLL_SRC_INC |
| 781 | | DWC_CTLL_FC_M2M; |
| 782 | prev = first = NULL; |
| 783 | |
| 784 | for (offset = 0; offset < len; offset += xfer_count << src_width) { |
| 785 | xfer_count = min_t(size_t, (len - offset) >> src_width, |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 786 | dwc->block_size); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 787 | |
| 788 | desc = dwc_desc_get(dwc); |
| 789 | if (!desc) |
| 790 | goto err_desc_get; |
| 791 | |
| 792 | desc->lli.sar = src + offset; |
| 793 | desc->lli.dar = dest + offset; |
| 794 | desc->lli.ctllo = ctllo; |
| 795 | desc->lli.ctlhi = xfer_count; |
Andy Shevchenko | 176dcec | 2013-01-25 11:48:02 +0200 | [diff] [blame] | 796 | desc->len = xfer_count << src_width; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 797 | |
| 798 | if (!first) { |
| 799 | first = desc; |
| 800 | } else { |
| 801 | prev->lli.llp = desc->txd.phys; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 802 | list_add_tail(&desc->desc_node, |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 803 | &first->tx_list); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 804 | } |
| 805 | prev = desc; |
| 806 | } |
| 807 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 808 | if (flags & DMA_PREP_INTERRUPT) |
| 809 | /* Trigger interrupt after last block */ |
| 810 | prev->lli.ctllo |= DWC_CTLL_INT_EN; |
| 811 | |
| 812 | prev->lli.llp = 0; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 813 | first->txd.flags = flags; |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 814 | first->total_len = len; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 815 | |
| 816 | return &first->txd; |
| 817 | |
| 818 | err_desc_get: |
| 819 | dwc_desc_put(dwc, first); |
| 820 | return NULL; |
| 821 | } |
| 822 | |
| 823 | static struct dma_async_tx_descriptor * |
| 824 | dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl, |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 825 | unsigned int sg_len, enum dma_transfer_direction direction, |
Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 826 | unsigned long flags, void *context) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 827 | { |
| 828 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 829 | struct dma_slave_config *sconfig = &dwc->dma_sconfig; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 830 | struct dw_desc *prev; |
| 831 | struct dw_desc *first; |
| 832 | u32 ctllo; |
| 833 | dma_addr_t reg; |
| 834 | unsigned int reg_width; |
| 835 | unsigned int mem_width; |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 836 | unsigned int data_width; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 837 | unsigned int i; |
| 838 | struct scatterlist *sg; |
| 839 | size_t total_len = 0; |
| 840 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 841 | dev_vdbg(chan2dev(chan), "%s\n", __func__); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 842 | |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 843 | if (unlikely(!is_slave_direction(direction) || !sg_len)) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 844 | return NULL; |
| 845 | |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 846 | dwc->direction = direction; |
| 847 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 848 | prev = first = NULL; |
| 849 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 850 | switch (direction) { |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 851 | case DMA_MEM_TO_DEV: |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 852 | reg_width = __fls(sconfig->dst_addr_width); |
| 853 | reg = sconfig->dst_addr; |
| 854 | ctllo = (DWC_DEFAULT_CTLLO(chan) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 855 | | DWC_CTLL_DST_WIDTH(reg_width) |
| 856 | | DWC_CTLL_DST_FIX |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 857 | | DWC_CTLL_SRC_INC); |
| 858 | |
| 859 | ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) : |
| 860 | DWC_CTLL_FC(DW_DMA_FC_D_M2P); |
| 861 | |
Andy Shevchenko | 23d5f4e | 2013-01-10 10:53:05 +0200 | [diff] [blame] | 862 | data_width = dwc_get_data_width(chan, SRC_MASTER); |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 863 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 864 | for_each_sg(sgl, sg, sg_len, i) { |
| 865 | struct dw_desc *desc; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 866 | u32 len, dlen, mem; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 867 | |
Lars-Peter Clausen | cbb796c | 2012-04-25 20:50:51 +0200 | [diff] [blame] | 868 | mem = sg_dma_address(sg); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 869 | len = sg_dma_len(sg); |
Viresh Kumar | 6bc711f | 2012-02-01 16:12:25 +0530 | [diff] [blame] | 870 | |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 871 | mem_width = min_t(unsigned int, |
| 872 | data_width, dwc_fast_fls(mem | len)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 873 | |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 874 | slave_sg_todev_fill_desc: |
| 875 | desc = dwc_desc_get(dwc); |
| 876 | if (!desc) { |
| 877 | dev_err(chan2dev(chan), |
| 878 | "not enough descriptors available\n"); |
| 879 | goto err_desc_get; |
| 880 | } |
| 881 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 882 | desc->lli.sar = mem; |
| 883 | desc->lli.dar = reg; |
| 884 | desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width); |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 885 | if ((len >> mem_width) > dwc->block_size) { |
| 886 | dlen = dwc->block_size << mem_width; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 887 | mem += dlen; |
| 888 | len -= dlen; |
| 889 | } else { |
| 890 | dlen = len; |
| 891 | len = 0; |
| 892 | } |
| 893 | |
| 894 | desc->lli.ctlhi = dlen >> mem_width; |
Andy Shevchenko | 176dcec | 2013-01-25 11:48:02 +0200 | [diff] [blame] | 895 | desc->len = dlen; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 896 | |
| 897 | if (!first) { |
| 898 | first = desc; |
| 899 | } else { |
| 900 | prev->lli.llp = desc->txd.phys; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 901 | list_add_tail(&desc->desc_node, |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 902 | &first->tx_list); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 903 | } |
| 904 | prev = desc; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 905 | total_len += dlen; |
| 906 | |
| 907 | if (len) |
| 908 | goto slave_sg_todev_fill_desc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 909 | } |
| 910 | break; |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 911 | case DMA_DEV_TO_MEM: |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 912 | reg_width = __fls(sconfig->src_addr_width); |
| 913 | reg = sconfig->src_addr; |
| 914 | ctllo = (DWC_DEFAULT_CTLLO(chan) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 915 | | DWC_CTLL_SRC_WIDTH(reg_width) |
| 916 | | DWC_CTLL_DST_INC |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 917 | | DWC_CTLL_SRC_FIX); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 918 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 919 | ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) : |
| 920 | DWC_CTLL_FC(DW_DMA_FC_D_P2M); |
| 921 | |
Andy Shevchenko | 23d5f4e | 2013-01-10 10:53:05 +0200 | [diff] [blame] | 922 | data_width = dwc_get_data_width(chan, DST_MASTER); |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 923 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 924 | for_each_sg(sgl, sg, sg_len, i) { |
| 925 | struct dw_desc *desc; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 926 | u32 len, dlen, mem; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 927 | |
Lars-Peter Clausen | cbb796c | 2012-04-25 20:50:51 +0200 | [diff] [blame] | 928 | mem = sg_dma_address(sg); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 929 | len = sg_dma_len(sg); |
Viresh Kumar | 6bc711f | 2012-02-01 16:12:25 +0530 | [diff] [blame] | 930 | |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 931 | mem_width = min_t(unsigned int, |
| 932 | data_width, dwc_fast_fls(mem | len)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 933 | |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 934 | slave_sg_fromdev_fill_desc: |
| 935 | desc = dwc_desc_get(dwc); |
| 936 | if (!desc) { |
| 937 | dev_err(chan2dev(chan), |
| 938 | "not enough descriptors available\n"); |
| 939 | goto err_desc_get; |
| 940 | } |
| 941 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 942 | desc->lli.sar = reg; |
| 943 | desc->lli.dar = mem; |
| 944 | desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width); |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 945 | if ((len >> reg_width) > dwc->block_size) { |
| 946 | dlen = dwc->block_size << reg_width; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 947 | mem += dlen; |
| 948 | len -= dlen; |
| 949 | } else { |
| 950 | dlen = len; |
| 951 | len = 0; |
| 952 | } |
| 953 | desc->lli.ctlhi = dlen >> reg_width; |
Andy Shevchenko | 176dcec | 2013-01-25 11:48:02 +0200 | [diff] [blame] | 954 | desc->len = dlen; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 955 | |
| 956 | if (!first) { |
| 957 | first = desc; |
| 958 | } else { |
| 959 | prev->lli.llp = desc->txd.phys; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 960 | list_add_tail(&desc->desc_node, |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 961 | &first->tx_list); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 962 | } |
| 963 | prev = desc; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 964 | total_len += dlen; |
| 965 | |
| 966 | if (len) |
| 967 | goto slave_sg_fromdev_fill_desc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 968 | } |
| 969 | break; |
| 970 | default: |
| 971 | return NULL; |
| 972 | } |
| 973 | |
| 974 | if (flags & DMA_PREP_INTERRUPT) |
| 975 | /* Trigger interrupt after last block */ |
| 976 | prev->lli.ctllo |= DWC_CTLL_INT_EN; |
| 977 | |
| 978 | prev->lli.llp = 0; |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 979 | first->total_len = total_len; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 980 | |
| 981 | return &first->txd; |
| 982 | |
| 983 | err_desc_get: |
| 984 | dwc_desc_put(dwc, first); |
| 985 | return NULL; |
| 986 | } |
| 987 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 988 | /* |
| 989 | * Fix sconfig's burst size according to dw_dmac. We need to convert them as: |
| 990 | * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3. |
| 991 | * |
| 992 | * NOTE: burst size 2 is not supported by controller. |
| 993 | * |
| 994 | * This can be done by finding least significant bit set: n & (n - 1) |
| 995 | */ |
| 996 | static inline void convert_burst(u32 *maxburst) |
| 997 | { |
| 998 | if (*maxburst > 1) |
| 999 | *maxburst = fls(*maxburst) - 2; |
| 1000 | else |
| 1001 | *maxburst = 0; |
| 1002 | } |
| 1003 | |
Andy Shevchenko | bce95c6 | 2013-02-20 13:52:17 +0200 | [diff] [blame] | 1004 | static inline void convert_slave_id(struct dw_dma_chan *dwc) |
| 1005 | { |
| 1006 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
| 1007 | |
| 1008 | dwc->dma_sconfig.slave_id -= dw->request_line_base; |
| 1009 | } |
| 1010 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1011 | static int |
| 1012 | set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig) |
| 1013 | { |
| 1014 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1015 | |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 1016 | /* Check if chan will be configured for slave transfers */ |
| 1017 | if (!is_slave_direction(sconfig->direction)) |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1018 | return -EINVAL; |
| 1019 | |
| 1020 | memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig)); |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 1021 | dwc->direction = sconfig->direction; |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1022 | |
| 1023 | convert_burst(&dwc->dma_sconfig.src_maxburst); |
| 1024 | convert_burst(&dwc->dma_sconfig.dst_maxburst); |
Andy Shevchenko | bce95c6 | 2013-02-20 13:52:17 +0200 | [diff] [blame] | 1025 | convert_slave_id(dwc); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1026 | |
| 1027 | return 0; |
| 1028 | } |
| 1029 | |
Andy Shevchenko | 21fe3c5 | 2013-01-09 10:17:14 +0200 | [diff] [blame] | 1030 | static inline void dwc_chan_pause(struct dw_dma_chan *dwc) |
| 1031 | { |
| 1032 | u32 cfglo = channel_readl(dwc, CFG_LO); |
Andy Shevchenko | 123b69a | 2013-03-21 11:49:17 +0200 | [diff] [blame] | 1033 | unsigned int count = 20; /* timeout iterations */ |
Andy Shevchenko | 21fe3c5 | 2013-01-09 10:17:14 +0200 | [diff] [blame] | 1034 | |
| 1035 | channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP); |
Andy Shevchenko | 123b69a | 2013-03-21 11:49:17 +0200 | [diff] [blame] | 1036 | while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--) |
| 1037 | udelay(2); |
Andy Shevchenko | 21fe3c5 | 2013-01-09 10:17:14 +0200 | [diff] [blame] | 1038 | |
| 1039 | dwc->paused = true; |
| 1040 | } |
| 1041 | |
| 1042 | static inline void dwc_chan_resume(struct dw_dma_chan *dwc) |
| 1043 | { |
| 1044 | u32 cfglo = channel_readl(dwc, CFG_LO); |
| 1045 | |
| 1046 | channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP); |
| 1047 | |
| 1048 | dwc->paused = false; |
| 1049 | } |
| 1050 | |
Linus Walleij | 0582763 | 2010-05-17 16:30:42 -0700 | [diff] [blame] | 1051 | static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, |
| 1052 | unsigned long arg) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1053 | { |
| 1054 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1055 | struct dw_dma *dw = to_dw_dma(chan->device); |
| 1056 | struct dw_desc *desc, *_desc; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1057 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1058 | LIST_HEAD(list); |
| 1059 | |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1060 | if (cmd == DMA_PAUSE) { |
| 1061 | spin_lock_irqsave(&dwc->lock, flags); |
| 1062 | |
Andy Shevchenko | 21fe3c5 | 2013-01-09 10:17:14 +0200 | [diff] [blame] | 1063 | dwc_chan_pause(dwc); |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1064 | |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1065 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 1066 | } else if (cmd == DMA_RESUME) { |
| 1067 | if (!dwc->paused) |
| 1068 | return 0; |
| 1069 | |
| 1070 | spin_lock_irqsave(&dwc->lock, flags); |
| 1071 | |
Andy Shevchenko | 21fe3c5 | 2013-01-09 10:17:14 +0200 | [diff] [blame] | 1072 | dwc_chan_resume(dwc); |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1073 | |
| 1074 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 1075 | } else if (cmd == DMA_TERMINATE_ALL) { |
| 1076 | spin_lock_irqsave(&dwc->lock, flags); |
| 1077 | |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1078 | clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags); |
| 1079 | |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 1080 | dwc_chan_disable(dw, dwc); |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1081 | |
Heikki Krogerus | a5dbff1 | 2013-01-10 10:53:06 +0200 | [diff] [blame] | 1082 | dwc_chan_resume(dwc); |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1083 | |
| 1084 | /* active_list entries will end up before queued entries */ |
| 1085 | list_splice_init(&dwc->queue, &list); |
| 1086 | list_splice_init(&dwc->active_list, &list); |
| 1087 | |
| 1088 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 1089 | |
| 1090 | /* Flush all pending and queued descriptors */ |
| 1091 | list_for_each_entry_safe(desc, _desc, &list, desc_node) |
| 1092 | dwc_descriptor_complete(dwc, desc, false); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1093 | } else if (cmd == DMA_SLAVE_CONFIG) { |
| 1094 | return set_runtime_config(chan, (struct dma_slave_config *)arg); |
| 1095 | } else { |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 1096 | return -ENXIO; |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1097 | } |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 1098 | |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 1099 | return 0; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1100 | } |
| 1101 | |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 1102 | static inline u32 dwc_get_residue(struct dw_dma_chan *dwc) |
| 1103 | { |
| 1104 | unsigned long flags; |
| 1105 | u32 residue; |
| 1106 | |
| 1107 | spin_lock_irqsave(&dwc->lock, flags); |
| 1108 | |
| 1109 | residue = dwc->residue; |
| 1110 | if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue) |
| 1111 | residue -= dwc_get_sent(dwc); |
| 1112 | |
| 1113 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 1114 | return residue; |
| 1115 | } |
| 1116 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1117 | static enum dma_status |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 1118 | dwc_tx_status(struct dma_chan *chan, |
| 1119 | dma_cookie_t cookie, |
| 1120 | struct dma_tx_state *txstate) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1121 | { |
| 1122 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 1123 | enum dma_status ret; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1124 | |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 1125 | ret = dma_cookie_status(chan, cookie, txstate); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1126 | if (ret != DMA_SUCCESS) { |
| 1127 | dwc_scan_descriptors(to_dw_dma(chan->device), dwc); |
| 1128 | |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 1129 | ret = dma_cookie_status(chan, cookie, txstate); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1130 | } |
| 1131 | |
Viresh Kumar | abf5390 | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1132 | if (ret != DMA_SUCCESS) |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 1133 | dma_set_residue(txstate, dwc_get_residue(dwc)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1134 | |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1135 | if (dwc->paused) |
| 1136 | return DMA_PAUSED; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1137 | |
| 1138 | return ret; |
| 1139 | } |
| 1140 | |
| 1141 | static void dwc_issue_pending(struct dma_chan *chan) |
| 1142 | { |
| 1143 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1144 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1145 | if (!list_empty(&dwc->queue)) |
| 1146 | dwc_scan_descriptors(to_dw_dma(chan->device), dwc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1147 | } |
| 1148 | |
Dan Williams | aa1e6f1 | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 1149 | static int dwc_alloc_chan_resources(struct dma_chan *chan) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1150 | { |
| 1151 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1152 | struct dw_dma *dw = to_dw_dma(chan->device); |
| 1153 | struct dw_desc *desc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1154 | int i; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1155 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1156 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 1157 | dev_vdbg(chan2dev(chan), "%s\n", __func__); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1158 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1159 | /* ASSERT: channel is idle */ |
| 1160 | if (dma_readl(dw, CH_EN) & dwc->mask) { |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1161 | dev_dbg(chan2dev(chan), "DMA channel not idle?\n"); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1162 | return -EIO; |
| 1163 | } |
| 1164 | |
Russell King - ARM Linux | d3ee98cdc | 2012-03-06 22:35:47 +0000 | [diff] [blame] | 1165 | dma_cookie_init(chan); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1166 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1167 | /* |
| 1168 | * NOTE: some controllers may have additional features that we |
| 1169 | * need to initialize here, like "scatter-gather" (which |
| 1170 | * doesn't mean what you think it means), and status writeback. |
| 1171 | */ |
| 1172 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1173 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1174 | i = dwc->descs_allocated; |
| 1175 | while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) { |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1176 | dma_addr_t phys; |
| 1177 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1178 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1179 | |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1180 | desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys); |
Andy Shevchenko | cbd6531 | 2013-01-09 10:17:11 +0200 | [diff] [blame] | 1181 | if (!desc) |
| 1182 | goto err_desc_alloc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1183 | |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1184 | memset(desc, 0, sizeof(struct dw_desc)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1185 | |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 1186 | INIT_LIST_HEAD(&desc->tx_list); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1187 | dma_async_tx_descriptor_init(&desc->txd, chan); |
| 1188 | desc->txd.tx_submit = dwc_tx_submit; |
| 1189 | desc->txd.flags = DMA_CTRL_ACK; |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1190 | desc->txd.phys = phys; |
Andy Shevchenko | cbd6531 | 2013-01-09 10:17:11 +0200 | [diff] [blame] | 1191 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1192 | dwc_desc_put(dwc, desc); |
| 1193 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1194 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1195 | i = ++dwc->descs_allocated; |
| 1196 | } |
| 1197 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1198 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1199 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 1200 | dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1201 | |
| 1202 | return i; |
Andy Shevchenko | cbd6531 | 2013-01-09 10:17:11 +0200 | [diff] [blame] | 1203 | |
| 1204 | err_desc_alloc: |
Andy Shevchenko | cbd6531 | 2013-01-09 10:17:11 +0200 | [diff] [blame] | 1205 | dev_info(chan2dev(chan), "only allocated %d descriptors\n", i); |
| 1206 | |
| 1207 | return i; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1208 | } |
| 1209 | |
| 1210 | static void dwc_free_chan_resources(struct dma_chan *chan) |
| 1211 | { |
| 1212 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1213 | struct dw_dma *dw = to_dw_dma(chan->device); |
| 1214 | struct dw_desc *desc, *_desc; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1215 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1216 | LIST_HEAD(list); |
| 1217 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 1218 | dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1219 | dwc->descs_allocated); |
| 1220 | |
| 1221 | /* ASSERT: channel is idle */ |
| 1222 | BUG_ON(!list_empty(&dwc->active_list)); |
| 1223 | BUG_ON(!list_empty(&dwc->queue)); |
| 1224 | BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask); |
| 1225 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1226 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1227 | list_splice_init(&dwc->free_list, &list); |
| 1228 | dwc->descs_allocated = 0; |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 1229 | dwc->initialized = false; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1230 | |
| 1231 | /* Disable interrupts */ |
| 1232 | channel_clear_bit(dw, MASK.XFER, dwc->mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1233 | channel_clear_bit(dw, MASK.ERROR, dwc->mask); |
| 1234 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1235 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1236 | |
| 1237 | list_for_each_entry_safe(desc, _desc, &list, desc_node) { |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1238 | dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc); |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1239 | dma_pool_free(dw->desc_pool, desc, desc->txd.phys); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1240 | } |
| 1241 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 1242 | dev_vdbg(chan2dev(chan), "%s: done\n", __func__); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1243 | } |
| 1244 | |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1245 | struct dw_dma_filter_args { |
| 1246 | struct dw_dma *dw; |
| 1247 | unsigned int req; |
| 1248 | unsigned int src; |
| 1249 | unsigned int dst; |
| 1250 | }; |
| 1251 | |
| 1252 | static bool dw_dma_generic_filter(struct dma_chan *chan, void *param) |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1253 | { |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1254 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1255 | struct dw_dma *dw = to_dw_dma(chan->device); |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1256 | struct dw_dma_filter_args *fargs = param; |
| 1257 | struct dw_dma_slave *dws = &dwc->slave; |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1258 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 1259 | /* Ensure the device matches our channel */ |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1260 | if (chan->device != &fargs->dw->dma) |
| 1261 | return false; |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1262 | |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1263 | dws->dma_dev = dw->dma.dev; |
| 1264 | dws->cfg_hi = ~0; |
| 1265 | dws->cfg_lo = ~0; |
| 1266 | dws->src_master = fargs->src; |
| 1267 | dws->dst_master = fargs->dst; |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1268 | |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1269 | dwc->request_line = fargs->req; |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1270 | |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1271 | chan->private = dws; |
| 1272 | |
| 1273 | return true; |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1274 | } |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1275 | |
| 1276 | static struct dma_chan *dw_dma_xlate(struct of_phandle_args *dma_spec, |
| 1277 | struct of_dma *ofdma) |
| 1278 | { |
| 1279 | struct dw_dma *dw = ofdma->of_dma_data; |
| 1280 | struct dw_dma_filter_args fargs = { |
| 1281 | .dw = dw, |
| 1282 | }; |
| 1283 | dma_cap_mask_t cap; |
| 1284 | |
| 1285 | if (dma_spec->args_count != 3) |
| 1286 | return NULL; |
| 1287 | |
Arnd Bergmann | f73bb9b | 2013-03-03 20:51:28 +0000 | [diff] [blame] | 1288 | fargs.req = dma_spec->args[0]; |
| 1289 | fargs.src = dma_spec->args[1]; |
| 1290 | fargs.dst = dma_spec->args[2]; |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1291 | |
| 1292 | if (WARN_ON(fargs.req >= DW_DMA_MAX_NR_REQUESTS || |
| 1293 | fargs.src >= dw->nr_masters || |
| 1294 | fargs.dst >= dw->nr_masters)) |
| 1295 | return NULL; |
| 1296 | |
| 1297 | dma_cap_zero(cap); |
| 1298 | dma_cap_set(DMA_SLAVE, cap); |
| 1299 | |
| 1300 | /* TODO: there should be a simpler way to do this */ |
| 1301 | return dma_request_channel(cap, dw_dma_generic_filter, &fargs); |
| 1302 | } |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1303 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1304 | /* --------------------- Cyclic DMA API extensions -------------------- */ |
| 1305 | |
| 1306 | /** |
| 1307 | * dw_dma_cyclic_start - start the cyclic DMA transfer |
| 1308 | * @chan: the DMA channel to start |
| 1309 | * |
| 1310 | * Must be called with soft interrupts disabled. Returns zero on success or |
| 1311 | * -errno on failure. |
| 1312 | */ |
| 1313 | int dw_dma_cyclic_start(struct dma_chan *chan) |
| 1314 | { |
| 1315 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1316 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1317 | unsigned long flags; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1318 | |
| 1319 | if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) { |
| 1320 | dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n"); |
| 1321 | return -ENODEV; |
| 1322 | } |
| 1323 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1324 | spin_lock_irqsave(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1325 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 1326 | /* Assert channel is idle */ |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1327 | if (dma_readl(dw, CH_EN) & dwc->mask) { |
| 1328 | dev_err(chan2dev(&dwc->chan), |
| 1329 | "BUG: Attempted to start non-idle channel\n"); |
Andy Shevchenko | 1d45543 | 2012-06-19 13:34:03 +0300 | [diff] [blame] | 1330 | dwc_dump_chan_regs(dwc); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1331 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1332 | return -EBUSY; |
| 1333 | } |
| 1334 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1335 | dma_writel(dw, CLEAR.ERROR, dwc->mask); |
| 1336 | dma_writel(dw, CLEAR.XFER, dwc->mask); |
| 1337 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 1338 | /* Setup DMAC channel registers */ |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1339 | channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys); |
| 1340 | channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN); |
| 1341 | channel_writel(dwc, CTL_HI, 0); |
| 1342 | |
| 1343 | channel_set_bit(dw, CH_EN, dwc->mask); |
| 1344 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1345 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1346 | |
| 1347 | return 0; |
| 1348 | } |
| 1349 | EXPORT_SYMBOL(dw_dma_cyclic_start); |
| 1350 | |
| 1351 | /** |
| 1352 | * dw_dma_cyclic_stop - stop the cyclic DMA transfer |
| 1353 | * @chan: the DMA channel to stop |
| 1354 | * |
| 1355 | * Must be called with soft interrupts disabled. |
| 1356 | */ |
| 1357 | void dw_dma_cyclic_stop(struct dma_chan *chan) |
| 1358 | { |
| 1359 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1360 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1361 | unsigned long flags; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1362 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1363 | spin_lock_irqsave(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1364 | |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 1365 | dwc_chan_disable(dw, dwc); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1366 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1367 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1368 | } |
| 1369 | EXPORT_SYMBOL(dw_dma_cyclic_stop); |
| 1370 | |
| 1371 | /** |
| 1372 | * dw_dma_cyclic_prep - prepare the cyclic DMA transfer |
| 1373 | * @chan: the DMA channel to prepare |
| 1374 | * @buf_addr: physical DMA address where the buffer starts |
| 1375 | * @buf_len: total number of bytes for the entire buffer |
| 1376 | * @period_len: number of bytes for each period |
| 1377 | * @direction: transfer direction, to or from device |
| 1378 | * |
| 1379 | * Must be called before trying to start the transfer. Returns a valid struct |
| 1380 | * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful. |
| 1381 | */ |
| 1382 | struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan, |
| 1383 | dma_addr_t buf_addr, size_t buf_len, size_t period_len, |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1384 | enum dma_transfer_direction direction) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1385 | { |
| 1386 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1387 | struct dma_slave_config *sconfig = &dwc->dma_sconfig; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1388 | struct dw_cyclic_desc *cdesc; |
| 1389 | struct dw_cyclic_desc *retval = NULL; |
| 1390 | struct dw_desc *desc; |
| 1391 | struct dw_desc *last = NULL; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1392 | unsigned long was_cyclic; |
| 1393 | unsigned int reg_width; |
| 1394 | unsigned int periods; |
| 1395 | unsigned int i; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1396 | unsigned long flags; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1397 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1398 | spin_lock_irqsave(&dwc->lock, flags); |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1399 | if (dwc->nollp) { |
| 1400 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 1401 | dev_dbg(chan2dev(&dwc->chan), |
| 1402 | "channel doesn't support LLP transfers\n"); |
| 1403 | return ERR_PTR(-EINVAL); |
| 1404 | } |
| 1405 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1406 | if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) { |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1407 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1408 | dev_dbg(chan2dev(&dwc->chan), |
| 1409 | "queue and/or active list are not empty\n"); |
| 1410 | return ERR_PTR(-EBUSY); |
| 1411 | } |
| 1412 | |
| 1413 | was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1414 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1415 | if (was_cyclic) { |
| 1416 | dev_dbg(chan2dev(&dwc->chan), |
| 1417 | "channel already prepared for cyclic DMA\n"); |
| 1418 | return ERR_PTR(-EBUSY); |
| 1419 | } |
| 1420 | |
| 1421 | retval = ERR_PTR(-EINVAL); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1422 | |
Andy Shevchenko | f44b92f | 2013-01-10 10:52:58 +0200 | [diff] [blame] | 1423 | if (unlikely(!is_slave_direction(direction))) |
| 1424 | goto out_err; |
| 1425 | |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 1426 | dwc->direction = direction; |
| 1427 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1428 | if (direction == DMA_MEM_TO_DEV) |
| 1429 | reg_width = __ffs(sconfig->dst_addr_width); |
| 1430 | else |
| 1431 | reg_width = __ffs(sconfig->src_addr_width); |
| 1432 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1433 | periods = buf_len / period_len; |
| 1434 | |
| 1435 | /* Check for too big/unaligned periods and unaligned DMA buffer. */ |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1436 | if (period_len > (dwc->block_size << reg_width)) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1437 | goto out_err; |
| 1438 | if (unlikely(period_len & ((1 << reg_width) - 1))) |
| 1439 | goto out_err; |
| 1440 | if (unlikely(buf_addr & ((1 << reg_width) - 1))) |
| 1441 | goto out_err; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1442 | |
| 1443 | retval = ERR_PTR(-ENOMEM); |
| 1444 | |
| 1445 | if (periods > NR_DESCS_PER_CHANNEL) |
| 1446 | goto out_err; |
| 1447 | |
| 1448 | cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL); |
| 1449 | if (!cdesc) |
| 1450 | goto out_err; |
| 1451 | |
| 1452 | cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL); |
| 1453 | if (!cdesc->desc) |
| 1454 | goto out_err_alloc; |
| 1455 | |
| 1456 | for (i = 0; i < periods; i++) { |
| 1457 | desc = dwc_desc_get(dwc); |
| 1458 | if (!desc) |
| 1459 | goto out_err_desc_get; |
| 1460 | |
| 1461 | switch (direction) { |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1462 | case DMA_MEM_TO_DEV: |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1463 | desc->lli.dar = sconfig->dst_addr; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1464 | desc->lli.sar = buf_addr + (period_len * i); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1465 | desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1466 | | DWC_CTLL_DST_WIDTH(reg_width) |
| 1467 | | DWC_CTLL_SRC_WIDTH(reg_width) |
| 1468 | | DWC_CTLL_DST_FIX |
| 1469 | | DWC_CTLL_SRC_INC |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1470 | | DWC_CTLL_INT_EN); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1471 | |
| 1472 | desc->lli.ctllo |= sconfig->device_fc ? |
| 1473 | DWC_CTLL_FC(DW_DMA_FC_P_M2P) : |
| 1474 | DWC_CTLL_FC(DW_DMA_FC_D_M2P); |
| 1475 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1476 | break; |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1477 | case DMA_DEV_TO_MEM: |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1478 | desc->lli.dar = buf_addr + (period_len * i); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1479 | desc->lli.sar = sconfig->src_addr; |
| 1480 | desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1481 | | DWC_CTLL_SRC_WIDTH(reg_width) |
| 1482 | | DWC_CTLL_DST_WIDTH(reg_width) |
| 1483 | | DWC_CTLL_DST_INC |
| 1484 | | DWC_CTLL_SRC_FIX |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1485 | | DWC_CTLL_INT_EN); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1486 | |
| 1487 | desc->lli.ctllo |= sconfig->device_fc ? |
| 1488 | DWC_CTLL_FC(DW_DMA_FC_P_P2M) : |
| 1489 | DWC_CTLL_FC(DW_DMA_FC_D_P2M); |
| 1490 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1491 | break; |
| 1492 | default: |
| 1493 | break; |
| 1494 | } |
| 1495 | |
| 1496 | desc->lli.ctlhi = (period_len >> reg_width); |
| 1497 | cdesc->desc[i] = desc; |
| 1498 | |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1499 | if (last) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1500 | last->lli.llp = desc->txd.phys; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1501 | |
| 1502 | last = desc; |
| 1503 | } |
| 1504 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 1505 | /* Let's make a cyclic list */ |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1506 | last->lli.llp = cdesc->desc[0]->txd.phys; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1507 | |
Andy Shevchenko | 2f45d61 | 2012-06-19 13:34:02 +0300 | [diff] [blame] | 1508 | dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu " |
| 1509 | "period %zu periods %d\n", (unsigned long long)buf_addr, |
| 1510 | buf_len, period_len, periods); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1511 | |
| 1512 | cdesc->periods = periods; |
| 1513 | dwc->cdesc = cdesc; |
| 1514 | |
| 1515 | return cdesc; |
| 1516 | |
| 1517 | out_err_desc_get: |
| 1518 | while (i--) |
| 1519 | dwc_desc_put(dwc, cdesc->desc[i]); |
| 1520 | out_err_alloc: |
| 1521 | kfree(cdesc); |
| 1522 | out_err: |
| 1523 | clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags); |
| 1524 | return (struct dw_cyclic_desc *)retval; |
| 1525 | } |
| 1526 | EXPORT_SYMBOL(dw_dma_cyclic_prep); |
| 1527 | |
| 1528 | /** |
| 1529 | * dw_dma_cyclic_free - free a prepared cyclic DMA transfer |
| 1530 | * @chan: the DMA channel to free |
| 1531 | */ |
| 1532 | void dw_dma_cyclic_free(struct dma_chan *chan) |
| 1533 | { |
| 1534 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1535 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
| 1536 | struct dw_cyclic_desc *cdesc = dwc->cdesc; |
| 1537 | int i; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1538 | unsigned long flags; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1539 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 1540 | dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1541 | |
| 1542 | if (!cdesc) |
| 1543 | return; |
| 1544 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1545 | spin_lock_irqsave(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1546 | |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 1547 | dwc_chan_disable(dw, dwc); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1548 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1549 | dma_writel(dw, CLEAR.ERROR, dwc->mask); |
| 1550 | dma_writel(dw, CLEAR.XFER, dwc->mask); |
| 1551 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1552 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1553 | |
| 1554 | for (i = 0; i < cdesc->periods; i++) |
| 1555 | dwc_desc_put(dwc, cdesc->desc[i]); |
| 1556 | |
| 1557 | kfree(cdesc->desc); |
| 1558 | kfree(cdesc); |
| 1559 | |
| 1560 | clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags); |
| 1561 | } |
| 1562 | EXPORT_SYMBOL(dw_dma_cyclic_free); |
| 1563 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1564 | /*----------------------------------------------------------------------*/ |
| 1565 | |
| 1566 | static void dw_dma_off(struct dw_dma *dw) |
| 1567 | { |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 1568 | int i; |
| 1569 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1570 | dma_writel(dw, CFG, 0); |
| 1571 | |
| 1572 | channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1573 | channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask); |
| 1574 | channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask); |
| 1575 | channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask); |
| 1576 | |
| 1577 | while (dma_readl(dw, CFG) & DW_CFG_DMA_EN) |
| 1578 | cpu_relax(); |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 1579 | |
| 1580 | for (i = 0; i < dw->dma.chancnt; i++) |
| 1581 | dw->chan[i].initialized = false; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1582 | } |
| 1583 | |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1584 | #ifdef CONFIG_OF |
| 1585 | static struct dw_dma_platform_data * |
| 1586 | dw_dma_parse_dt(struct platform_device *pdev) |
| 1587 | { |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1588 | struct device_node *np = pdev->dev.of_node; |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1589 | struct dw_dma_platform_data *pdata; |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1590 | u32 tmp, arr[4]; |
| 1591 | |
| 1592 | if (!np) { |
| 1593 | dev_err(&pdev->dev, "Missing DT data\n"); |
| 1594 | return NULL; |
| 1595 | } |
| 1596 | |
| 1597 | pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); |
| 1598 | if (!pdata) |
| 1599 | return NULL; |
| 1600 | |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1601 | if (of_property_read_u32(np, "dma-channels", &pdata->nr_channels)) |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1602 | return NULL; |
| 1603 | |
| 1604 | if (of_property_read_bool(np, "is_private")) |
| 1605 | pdata->is_private = true; |
| 1606 | |
| 1607 | if (!of_property_read_u32(np, "chan_allocation_order", &tmp)) |
| 1608 | pdata->chan_allocation_order = (unsigned char)tmp; |
| 1609 | |
| 1610 | if (!of_property_read_u32(np, "chan_priority", &tmp)) |
| 1611 | pdata->chan_priority = tmp; |
| 1612 | |
| 1613 | if (!of_property_read_u32(np, "block_size", &tmp)) |
| 1614 | pdata->block_size = tmp; |
| 1615 | |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1616 | if (!of_property_read_u32(np, "dma-masters", &tmp)) { |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1617 | if (tmp > 4) |
| 1618 | return NULL; |
| 1619 | |
| 1620 | pdata->nr_masters = tmp; |
| 1621 | } |
| 1622 | |
| 1623 | if (!of_property_read_u32_array(np, "data_width", arr, |
| 1624 | pdata->nr_masters)) |
| 1625 | for (tmp = 0; tmp < pdata->nr_masters; tmp++) |
| 1626 | pdata->data_width[tmp] = arr[tmp]; |
| 1627 | |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1628 | return pdata; |
| 1629 | } |
| 1630 | #else |
| 1631 | static inline struct dw_dma_platform_data * |
| 1632 | dw_dma_parse_dt(struct platform_device *pdev) |
| 1633 | { |
| 1634 | return NULL; |
| 1635 | } |
| 1636 | #endif |
| 1637 | |
Bill Pemberton | 463a1f8 | 2012-11-19 13:22:55 -0500 | [diff] [blame] | 1638 | static int dw_probe(struct platform_device *pdev) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1639 | { |
Andy Shevchenko | bce95c6 | 2013-02-20 13:52:17 +0200 | [diff] [blame] | 1640 | const struct platform_device_id *match; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1641 | struct dw_dma_platform_data *pdata; |
| 1642 | struct resource *io; |
| 1643 | struct dw_dma *dw; |
| 1644 | size_t size; |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1645 | void __iomem *regs; |
| 1646 | bool autocfg; |
| 1647 | unsigned int dw_params; |
| 1648 | unsigned int nr_channels; |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1649 | unsigned int max_blk_size = 0; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1650 | int irq; |
| 1651 | int err; |
| 1652 | int i; |
| 1653 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1654 | io = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1655 | if (!io) |
| 1656 | return -EINVAL; |
| 1657 | |
| 1658 | irq = platform_get_irq(pdev, 0); |
| 1659 | if (irq < 0) |
| 1660 | return irq; |
| 1661 | |
Thierry Reding | 7331205 | 2013-01-21 11:09:00 +0100 | [diff] [blame] | 1662 | regs = devm_ioremap_resource(&pdev->dev, io); |
| 1663 | if (IS_ERR(regs)) |
| 1664 | return PTR_ERR(regs); |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1665 | |
Andy Shevchenko | 877e86f | 2013-02-14 10:41:09 +0200 | [diff] [blame] | 1666 | /* Apply default dma_mask if needed */ |
| 1667 | if (!pdev->dev.dma_mask) { |
| 1668 | pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask; |
| 1669 | pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32); |
| 1670 | } |
| 1671 | |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1672 | dw_params = dma_read_byaddr(regs, DW_PARAMS); |
| 1673 | autocfg = dw_params >> DW_PARAMS_EN & 0x1; |
| 1674 | |
Andy Shevchenko | 985a6c7 | 2013-01-18 17:10:59 +0200 | [diff] [blame] | 1675 | dev_dbg(&pdev->dev, "DW_PARAMS: 0x%08x\n", dw_params); |
| 1676 | |
Andy Shevchenko | 123de54 | 2013-01-09 10:17:01 +0200 | [diff] [blame] | 1677 | pdata = dev_get_platdata(&pdev->dev); |
| 1678 | if (!pdata) |
| 1679 | pdata = dw_dma_parse_dt(pdev); |
| 1680 | |
| 1681 | if (!pdata && autocfg) { |
| 1682 | pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); |
| 1683 | if (!pdata) |
| 1684 | return -ENOMEM; |
| 1685 | |
| 1686 | /* Fill platform data with the default values */ |
| 1687 | pdata->is_private = true; |
| 1688 | pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING; |
| 1689 | pdata->chan_priority = CHAN_PRIORITY_ASCENDING; |
| 1690 | } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) |
| 1691 | return -EINVAL; |
| 1692 | |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1693 | if (autocfg) |
| 1694 | nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1; |
| 1695 | else |
| 1696 | nr_channels = pdata->nr_channels; |
| 1697 | |
| 1698 | size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan); |
Andy Shevchenko | dbde5c2 | 2012-07-24 11:00:55 +0300 | [diff] [blame] | 1699 | dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1700 | if (!dw) |
| 1701 | return -ENOMEM; |
| 1702 | |
Andy Shevchenko | dbde5c2 | 2012-07-24 11:00:55 +0300 | [diff] [blame] | 1703 | dw->clk = devm_clk_get(&pdev->dev, "hclk"); |
| 1704 | if (IS_ERR(dw->clk)) |
| 1705 | return PTR_ERR(dw->clk); |
Viresh Kumar | 3075528 | 2012-04-17 17:10:07 +0530 | [diff] [blame] | 1706 | clk_prepare_enable(dw->clk); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1707 | |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1708 | dw->regs = regs; |
| 1709 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 1710 | /* Get hardware configuration parameters */ |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 1711 | if (autocfg) { |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1712 | max_blk_size = dma_readl(dw, MAX_BLK_SIZE); |
| 1713 | |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 1714 | dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1; |
| 1715 | for (i = 0; i < dw->nr_masters; i++) { |
| 1716 | dw->data_width[i] = |
| 1717 | (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2; |
| 1718 | } |
| 1719 | } else { |
| 1720 | dw->nr_masters = pdata->nr_masters; |
| 1721 | memcpy(dw->data_width, pdata->data_width, 4); |
| 1722 | } |
| 1723 | |
Andy Shevchenko | bce95c6 | 2013-02-20 13:52:17 +0200 | [diff] [blame] | 1724 | /* Get the base request line if set */ |
| 1725 | match = platform_get_device_id(pdev); |
| 1726 | if (match) |
| 1727 | dw->request_line_base = (unsigned int)match->driver_data; |
| 1728 | |
Andy Shevchenko | 11f932e | 2012-06-19 13:34:06 +0300 | [diff] [blame] | 1729 | /* Calculate all channel mask before DMA setup */ |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1730 | dw->all_chan_mask = (1 << nr_channels) - 1; |
Andy Shevchenko | 11f932e | 2012-06-19 13:34:06 +0300 | [diff] [blame] | 1731 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 1732 | /* Force dma off, just in case */ |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1733 | dw_dma_off(dw); |
| 1734 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 1735 | /* Disable BLOCK interrupts as well */ |
Andy Shevchenko | 236b106 | 2012-06-19 13:34:07 +0300 | [diff] [blame] | 1736 | channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask); |
| 1737 | |
Andy Shevchenko | dbde5c2 | 2012-07-24 11:00:55 +0300 | [diff] [blame] | 1738 | err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0, |
| 1739 | "dw_dmac", dw); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1740 | if (err) |
Andy Shevchenko | dbde5c2 | 2012-07-24 11:00:55 +0300 | [diff] [blame] | 1741 | return err; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1742 | |
| 1743 | platform_set_drvdata(pdev, dw); |
| 1744 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 1745 | /* Create a pool of consistent memory blocks for hardware descriptors */ |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1746 | dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", &pdev->dev, |
| 1747 | sizeof(struct dw_desc), 4, 0); |
| 1748 | if (!dw->desc_pool) { |
| 1749 | dev_err(&pdev->dev, "No memory for descriptors dma pool\n"); |
| 1750 | return -ENOMEM; |
| 1751 | } |
| 1752 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1753 | tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw); |
| 1754 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1755 | INIT_LIST_HEAD(&dw->dma.channels); |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1756 | for (i = 0; i < nr_channels; i++) { |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1757 | struct dw_dma_chan *dwc = &dw->chan[i]; |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1758 | int r = nr_channels - i - 1; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1759 | |
| 1760 | dwc->chan.device = &dw->dma; |
Russell King - ARM Linux | d3ee98cdc | 2012-03-06 22:35:47 +0000 | [diff] [blame] | 1761 | dma_cookie_init(&dwc->chan); |
Viresh Kumar | b0c3130 | 2011-03-03 15:47:21 +0530 | [diff] [blame] | 1762 | if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING) |
| 1763 | list_add_tail(&dwc->chan.device_node, |
| 1764 | &dw->dma.channels); |
| 1765 | else |
| 1766 | list_add(&dwc->chan.device_node, &dw->dma.channels); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1767 | |
Viresh Kumar | 93317e8 | 2011-03-03 15:47:22 +0530 | [diff] [blame] | 1768 | /* 7 is highest priority & 0 is lowest. */ |
| 1769 | if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING) |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1770 | dwc->priority = r; |
Viresh Kumar | 93317e8 | 2011-03-03 15:47:22 +0530 | [diff] [blame] | 1771 | else |
| 1772 | dwc->priority = i; |
| 1773 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1774 | dwc->ch_regs = &__dw_regs(dw)->CHAN[i]; |
| 1775 | spin_lock_init(&dwc->lock); |
| 1776 | dwc->mask = 1 << i; |
| 1777 | |
| 1778 | INIT_LIST_HEAD(&dwc->active_list); |
| 1779 | INIT_LIST_HEAD(&dwc->queue); |
| 1780 | INIT_LIST_HEAD(&dwc->free_list); |
| 1781 | |
| 1782 | channel_clear_bit(dw, CH_EN, dwc->mask); |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1783 | |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 1784 | dwc->direction = DMA_TRANS_NONE; |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 1785 | |
Andy Shevchenko | 75c6122 | 2013-03-26 16:53:54 +0200 | [diff] [blame^] | 1786 | /* Hardware configuration */ |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1787 | if (autocfg) { |
| 1788 | unsigned int dwc_params; |
| 1789 | |
| 1790 | dwc_params = dma_read_byaddr(regs + r * sizeof(u32), |
| 1791 | DWC_PARAMS); |
| 1792 | |
Andy Shevchenko | 985a6c7 | 2013-01-18 17:10:59 +0200 | [diff] [blame] | 1793 | dev_dbg(&pdev->dev, "DWC_PARAMS[%d]: 0x%08x\n", i, |
| 1794 | dwc_params); |
| 1795 | |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1796 | /* Decode maximum block size for given channel. The |
| 1797 | * stored 4 bit value represents blocks from 0x00 for 3 |
| 1798 | * up to 0x0a for 4095. */ |
| 1799 | dwc->block_size = |
| 1800 | (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1; |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1801 | dwc->nollp = |
| 1802 | (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0; |
| 1803 | } else { |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1804 | dwc->block_size = pdata->block_size; |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1805 | |
| 1806 | /* Check if channel supports multi block transfer */ |
| 1807 | channel_writel(dwc, LLP, 0xfffffffc); |
| 1808 | dwc->nollp = |
| 1809 | (channel_readl(dwc, LLP) & 0xfffffffc) == 0; |
| 1810 | channel_writel(dwc, LLP, 0); |
| 1811 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1812 | } |
| 1813 | |
Andy Shevchenko | 11f932e | 2012-06-19 13:34:06 +0300 | [diff] [blame] | 1814 | /* Clear all interrupts on all channels. */ |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1815 | dma_writel(dw, CLEAR.XFER, dw->all_chan_mask); |
Andy Shevchenko | 236b106 | 2012-06-19 13:34:07 +0300 | [diff] [blame] | 1816 | dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1817 | dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask); |
| 1818 | dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask); |
| 1819 | dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask); |
| 1820 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1821 | dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask); |
| 1822 | dma_cap_set(DMA_SLAVE, dw->dma.cap_mask); |
Jamie Iles | 95ea759 | 2011-01-21 14:11:54 +0000 | [diff] [blame] | 1823 | if (pdata->is_private) |
| 1824 | dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1825 | dw->dma.dev = &pdev->dev; |
| 1826 | dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources; |
| 1827 | dw->dma.device_free_chan_resources = dwc_free_chan_resources; |
| 1828 | |
| 1829 | dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy; |
| 1830 | |
| 1831 | dw->dma.device_prep_slave_sg = dwc_prep_slave_sg; |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 1832 | dw->dma.device_control = dwc_control; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1833 | |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 1834 | dw->dma.device_tx_status = dwc_tx_status; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1835 | dw->dma.device_issue_pending = dwc_issue_pending; |
| 1836 | |
| 1837 | dma_writel(dw, CFG, DW_CFG_DMA_EN); |
| 1838 | |
Andy Shevchenko | 21d43f4 | 2012-10-18 17:34:09 +0300 | [diff] [blame] | 1839 | dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n", |
| 1840 | nr_channels); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1841 | |
| 1842 | dma_async_device_register(&dw->dma); |
| 1843 | |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1844 | if (pdev->dev.of_node) { |
| 1845 | err = of_dma_controller_register(pdev->dev.of_node, |
| 1846 | dw_dma_xlate, dw); |
| 1847 | if (err && err != -ENODEV) |
| 1848 | dev_err(&pdev->dev, |
| 1849 | "could not register of_dma_controller\n"); |
| 1850 | } |
| 1851 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1852 | return 0; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1853 | } |
| 1854 | |
Greg Kroah-Hartman | 4bf27b8 | 2012-12-21 15:09:59 -0800 | [diff] [blame] | 1855 | static int dw_remove(struct platform_device *pdev) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1856 | { |
| 1857 | struct dw_dma *dw = platform_get_drvdata(pdev); |
| 1858 | struct dw_dma_chan *dwc, *_dwc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1859 | |
Arnd Bergmann | f9c6a65 | 2013-02-27 21:36:03 +0000 | [diff] [blame] | 1860 | if (pdev->dev.of_node) |
| 1861 | of_dma_controller_free(pdev->dev.of_node); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1862 | dw_dma_off(dw); |
| 1863 | dma_async_device_unregister(&dw->dma); |
| 1864 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1865 | tasklet_kill(&dw->tasklet); |
| 1866 | |
| 1867 | list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels, |
| 1868 | chan.device_node) { |
| 1869 | list_del(&dwc->chan.device_node); |
| 1870 | channel_clear_bit(dw, CH_EN, dwc->mask); |
| 1871 | } |
| 1872 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1873 | return 0; |
| 1874 | } |
| 1875 | |
| 1876 | static void dw_shutdown(struct platform_device *pdev) |
| 1877 | { |
| 1878 | struct dw_dma *dw = platform_get_drvdata(pdev); |
| 1879 | |
Andy Shevchenko | 6168d56 | 2012-10-18 17:34:10 +0300 | [diff] [blame] | 1880 | dw_dma_off(dw); |
Viresh Kumar | 3075528 | 2012-04-17 17:10:07 +0530 | [diff] [blame] | 1881 | clk_disable_unprepare(dw->clk); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1882 | } |
| 1883 | |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1884 | static int dw_suspend_noirq(struct device *dev) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1885 | { |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1886 | struct platform_device *pdev = to_platform_device(dev); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1887 | struct dw_dma *dw = platform_get_drvdata(pdev); |
| 1888 | |
Andy Shevchenko | 6168d56 | 2012-10-18 17:34:10 +0300 | [diff] [blame] | 1889 | dw_dma_off(dw); |
Viresh Kumar | 3075528 | 2012-04-17 17:10:07 +0530 | [diff] [blame] | 1890 | clk_disable_unprepare(dw->clk); |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 1891 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1892 | return 0; |
| 1893 | } |
| 1894 | |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1895 | static int dw_resume_noirq(struct device *dev) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1896 | { |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1897 | struct platform_device *pdev = to_platform_device(dev); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1898 | struct dw_dma *dw = platform_get_drvdata(pdev); |
| 1899 | |
Viresh Kumar | 3075528 | 2012-04-17 17:10:07 +0530 | [diff] [blame] | 1900 | clk_prepare_enable(dw->clk); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1901 | dma_writel(dw, CFG, DW_CFG_DMA_EN); |
Heikki Krogerus | b801479 | 2012-10-18 17:34:08 +0300 | [diff] [blame] | 1902 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1903 | return 0; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1904 | } |
| 1905 | |
Alexey Dobriyan | 4714521 | 2009-12-14 18:00:08 -0800 | [diff] [blame] | 1906 | static const struct dev_pm_ops dw_dev_pm_ops = { |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1907 | .suspend_noirq = dw_suspend_noirq, |
| 1908 | .resume_noirq = dw_resume_noirq, |
Rajeev KUMAR | 7414a1b | 2012-02-01 16:12:17 +0530 | [diff] [blame] | 1909 | .freeze_noirq = dw_suspend_noirq, |
| 1910 | .thaw_noirq = dw_resume_noirq, |
| 1911 | .restore_noirq = dw_resume_noirq, |
| 1912 | .poweroff_noirq = dw_suspend_noirq, |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1913 | }; |
| 1914 | |
Viresh Kumar | d3f797d | 2012-04-20 20:15:34 +0530 | [diff] [blame] | 1915 | #ifdef CONFIG_OF |
| 1916 | static const struct of_device_id dw_dma_id_table[] = { |
| 1917 | { .compatible = "snps,dma-spear1340" }, |
| 1918 | {} |
| 1919 | }; |
| 1920 | MODULE_DEVICE_TABLE(of, dw_dma_id_table); |
| 1921 | #endif |
| 1922 | |
Mika Westerberg | cfdf5b6 | 2013-02-07 17:36:28 +0200 | [diff] [blame] | 1923 | static const struct platform_device_id dw_dma_ids[] = { |
Andy Shevchenko | bce95c6 | 2013-02-20 13:52:17 +0200 | [diff] [blame] | 1924 | /* Name, Request Line Base */ |
| 1925 | { "INTL9C60", (kernel_ulong_t)16 }, |
Mika Westerberg | cfdf5b6 | 2013-02-07 17:36:28 +0200 | [diff] [blame] | 1926 | { } |
| 1927 | }; |
| 1928 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1929 | static struct platform_driver dw_driver = { |
Andy Shevchenko | 0112685 | 2013-01-10 10:53:02 +0200 | [diff] [blame] | 1930 | .probe = dw_probe, |
Bill Pemberton | a7d6e3e | 2012-11-19 13:20:04 -0500 | [diff] [blame] | 1931 | .remove = dw_remove, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1932 | .shutdown = dw_shutdown, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1933 | .driver = { |
| 1934 | .name = "dw_dmac", |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1935 | .pm = &dw_dev_pm_ops, |
Viresh Kumar | d3f797d | 2012-04-20 20:15:34 +0530 | [diff] [blame] | 1936 | .of_match_table = of_match_ptr(dw_dma_id_table), |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1937 | }, |
Mika Westerberg | cfdf5b6 | 2013-02-07 17:36:28 +0200 | [diff] [blame] | 1938 | .id_table = dw_dma_ids, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1939 | }; |
| 1940 | |
| 1941 | static int __init dw_init(void) |
| 1942 | { |
Andy Shevchenko | 0112685 | 2013-01-10 10:53:02 +0200 | [diff] [blame] | 1943 | return platform_driver_register(&dw_driver); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1944 | } |
Viresh Kumar | cb689a7 | 2011-03-03 15:47:15 +0530 | [diff] [blame] | 1945 | subsys_initcall(dw_init); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1946 | |
| 1947 | static void __exit dw_exit(void) |
| 1948 | { |
| 1949 | platform_driver_unregister(&dw_driver); |
| 1950 | } |
| 1951 | module_exit(dw_exit); |
| 1952 | |
| 1953 | MODULE_LICENSE("GPL v2"); |
| 1954 | MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver"); |
Jean Delvare | e05503e | 2011-05-18 16:49:24 +0200 | [diff] [blame] | 1955 | MODULE_AUTHOR("Haavard Skinnemoen (Atmel)"); |
Viresh Kumar | 10d8935 | 2012-06-20 12:53:02 -0700 | [diff] [blame] | 1956 | MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>"); |