blob: dfd426132792470341bfbdf382cbc48cbc94959f [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/**
2 * \file amdgpu_drv.c
3 * AMD Amdgpu driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
32#include <drm/drmP.h>
33#include <drm/amdgpu_drm.h>
34#include <drm/drm_gem.h>
35#include "amdgpu_drv.h"
36
37#include <drm/drm_pciids.h>
38#include <linux/console.h>
39#include <linux/module.h>
40#include <linux/pm_runtime.h>
41#include <linux/vga_switcheroo.h>
42#include "drm_crtc_helper.h"
43
44#include "amdgpu.h"
45#include "amdgpu_irq.h"
46
47/*
48 * KMS wrapper.
49 * - 3.0.0 - initial driver
50 */
51#define KMS_DRIVER_MAJOR 3
52#define KMS_DRIVER_MINOR 0
53#define KMS_DRIVER_PATCHLEVEL 0
54
55int amdgpu_vram_limit = 0;
56int amdgpu_gart_size = -1; /* auto */
57int amdgpu_benchmarking = 0;
58int amdgpu_testing = 0;
59int amdgpu_audio = -1;
60int amdgpu_disp_priority = 0;
61int amdgpu_hw_i2c = 0;
62int amdgpu_pcie_gen2 = -1;
63int amdgpu_msi = -1;
64int amdgpu_lockup_timeout = 10000;
65int amdgpu_dpm = -1;
66int amdgpu_smc_load_fw = 1;
67int amdgpu_aspm = -1;
68int amdgpu_runtime_pm = -1;
69int amdgpu_hard_reset = 0;
70unsigned amdgpu_ip_block_mask = 0xffffffff;
71int amdgpu_bapm = -1;
72int amdgpu_deep_color = 0;
73int amdgpu_vm_size = 8;
74int amdgpu_vm_block_size = -1;
75int amdgpu_exp_hw_support = 0;
76
77MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
78module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
79
80MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
81module_param_named(gartsize, amdgpu_gart_size, int, 0600);
82
83MODULE_PARM_DESC(benchmark, "Run benchmark");
84module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
85
86MODULE_PARM_DESC(test, "Run tests");
87module_param_named(test, amdgpu_testing, int, 0444);
88
89MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
90module_param_named(audio, amdgpu_audio, int, 0444);
91
92MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
93module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
94
95MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
96module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
97
98MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
99module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
100
101MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
102module_param_named(msi, amdgpu_msi, int, 0444);
103
104MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)");
105module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
106
107MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
108module_param_named(dpm, amdgpu_dpm, int, 0444);
109
110MODULE_PARM_DESC(smc_load_fw, "SMC firmware loading(1 = enable, 0 = disable)");
111module_param_named(smc_load_fw, amdgpu_smc_load_fw, int, 0444);
112
113MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
114module_param_named(aspm, amdgpu_aspm, int, 0444);
115
116MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
117module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
118
119MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))");
120module_param_named(hard_reset, amdgpu_hard_reset, int, 0444);
121
122MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
123module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
124
125MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
126module_param_named(bapm, amdgpu_bapm, int, 0444);
127
128MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
129module_param_named(deep_color, amdgpu_deep_color, int, 0444);
130
131MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 4GB)");
132module_param_named(vm_size, amdgpu_vm_size, int, 0444);
133
134MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
135module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
136
137MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
138module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
139
140static struct pci_device_id pciidlist[] = {
Alex Deucher89330c32015-04-20 17:36:52 -0400141#ifdef CONFIG_DRM_AMDGPU_CIK
142 /* Kaveri */
143 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
144 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
145 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
146 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
147 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
148 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
149 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
150 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
151 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
152 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
153 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
154 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
155 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
156 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
157 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
158 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
159 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
160 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
161 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
162 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
163 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
164 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU},
165 /* Bonaire */
166 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMDGPU_IS_MOBILITY},
167 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMDGPU_IS_MOBILITY},
168 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMDGPU_IS_MOBILITY},
169 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMDGPU_IS_MOBILITY},
170 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
171 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
172 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
173 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
174 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
175 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
176 /* Hawaii */
177 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
178 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
179 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
180 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
181 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
182 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
183 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
184 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
185 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
186 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
187 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
188 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
189 /* Kabini */
190 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
191 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU},
192 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
193 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU},
194 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
195 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU},
196 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
197 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU},
198 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
199 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
200 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU},
201 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
202 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU},
203 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU},
204 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU},
205 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU},
206 /* mullins */
207 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
208 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
209 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
210 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
211 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
212 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
213 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
214 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
215 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
216 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
217 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
218 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
219 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
220 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
221 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
222 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU},
223#endif
Alex Deucher1256a8b2015-04-20 17:37:54 -0400224 /* topaz */
225 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
226 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
227 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
228 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
229 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
230 /* tonga */
231 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
232 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
233 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
234 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
235 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
236 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
237 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
238 /* carrizo */
239 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMDGPU_IS_APU},
240 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMDGPU_IS_APU},
241 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMDGPU_IS_APU},
242 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMDGPU_IS_APU},
243 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMDGPU_IS_APU},
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400244
245 {0, 0, 0}
246};
247
248MODULE_DEVICE_TABLE(pci, pciidlist);
249
250static struct drm_driver kms_driver;
251
252static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
253{
254 struct apertures_struct *ap;
255 bool primary = false;
256
257 ap = alloc_apertures(1);
258 if (!ap)
259 return -ENOMEM;
260
261 ap->ranges[0].base = pci_resource_start(pdev, 0);
262 ap->ranges[0].size = pci_resource_len(pdev, 0);
263
264#ifdef CONFIG_X86
265 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
266#endif
267 remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
268 kfree(ap);
269
270 return 0;
271}
272
273static int amdgpu_pci_probe(struct pci_dev *pdev,
274 const struct pci_device_id *ent)
275{
276 unsigned long flags = ent->driver_data;
277 int ret;
278
279 if ((flags & AMDGPU_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
280 DRM_INFO("This hardware requires experimental hardware support.\n"
281 "See modparam exp_hw_support\n");
282 return -ENODEV;
283 }
284
285 /* Get rid of things like offb */
286 ret = amdgpu_kick_out_firmware_fb(pdev);
287 if (ret)
288 return ret;
289
290 return drm_get_pci_dev(pdev, ent, &kms_driver);
291}
292
293static void
294amdgpu_pci_remove(struct pci_dev *pdev)
295{
296 struct drm_device *dev = pci_get_drvdata(pdev);
297
298 drm_put_dev(dev);
299}
300
301static int amdgpu_pmops_suspend(struct device *dev)
302{
303 struct pci_dev *pdev = to_pci_dev(dev);
304 struct drm_device *drm_dev = pci_get_drvdata(pdev);
305 return amdgpu_suspend_kms(drm_dev, true, true);
306}
307
308static int amdgpu_pmops_resume(struct device *dev)
309{
310 struct pci_dev *pdev = to_pci_dev(dev);
311 struct drm_device *drm_dev = pci_get_drvdata(pdev);
312 return amdgpu_resume_kms(drm_dev, true, true);
313}
314
315static int amdgpu_pmops_freeze(struct device *dev)
316{
317 struct pci_dev *pdev = to_pci_dev(dev);
318 struct drm_device *drm_dev = pci_get_drvdata(pdev);
319 return amdgpu_suspend_kms(drm_dev, false, true);
320}
321
322static int amdgpu_pmops_thaw(struct device *dev)
323{
324 struct pci_dev *pdev = to_pci_dev(dev);
325 struct drm_device *drm_dev = pci_get_drvdata(pdev);
326 return amdgpu_resume_kms(drm_dev, false, true);
327}
328
329static int amdgpu_pmops_runtime_suspend(struct device *dev)
330{
331 struct pci_dev *pdev = to_pci_dev(dev);
332 struct drm_device *drm_dev = pci_get_drvdata(pdev);
333 int ret;
334
335 if (!amdgpu_device_is_px(drm_dev)) {
336 pm_runtime_forbid(dev);
337 return -EBUSY;
338 }
339
340 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
341 drm_kms_helper_poll_disable(drm_dev);
342 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
343
344 ret = amdgpu_suspend_kms(drm_dev, false, false);
345 pci_save_state(pdev);
346 pci_disable_device(pdev);
347 pci_ignore_hotplug(pdev);
348 pci_set_power_state(pdev, PCI_D3cold);
349 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
350
351 return 0;
352}
353
354static int amdgpu_pmops_runtime_resume(struct device *dev)
355{
356 struct pci_dev *pdev = to_pci_dev(dev);
357 struct drm_device *drm_dev = pci_get_drvdata(pdev);
358 int ret;
359
360 if (!amdgpu_device_is_px(drm_dev))
361 return -EINVAL;
362
363 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
364
365 pci_set_power_state(pdev, PCI_D0);
366 pci_restore_state(pdev);
367 ret = pci_enable_device(pdev);
368 if (ret)
369 return ret;
370 pci_set_master(pdev);
371
372 ret = amdgpu_resume_kms(drm_dev, false, false);
373 drm_kms_helper_poll_enable(drm_dev);
374 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
375 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
376 return 0;
377}
378
379static int amdgpu_pmops_runtime_idle(struct device *dev)
380{
381 struct pci_dev *pdev = to_pci_dev(dev);
382 struct drm_device *drm_dev = pci_get_drvdata(pdev);
383 struct drm_crtc *crtc;
384
385 if (!amdgpu_device_is_px(drm_dev)) {
386 pm_runtime_forbid(dev);
387 return -EBUSY;
388 }
389
390 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
391 if (crtc->enabled) {
392 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
393 return -EBUSY;
394 }
395 }
396
397 pm_runtime_mark_last_busy(dev);
398 pm_runtime_autosuspend(dev);
399 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
400 return 1;
401}
402
403long amdgpu_drm_ioctl(struct file *filp,
404 unsigned int cmd, unsigned long arg)
405{
406 struct drm_file *file_priv = filp->private_data;
407 struct drm_device *dev;
408 long ret;
409 dev = file_priv->minor->dev;
410 ret = pm_runtime_get_sync(dev->dev);
411 if (ret < 0)
412 return ret;
413
414 ret = drm_ioctl(filp, cmd, arg);
415
416 pm_runtime_mark_last_busy(dev->dev);
417 pm_runtime_put_autosuspend(dev->dev);
418 return ret;
419}
420
421static const struct dev_pm_ops amdgpu_pm_ops = {
422 .suspend = amdgpu_pmops_suspend,
423 .resume = amdgpu_pmops_resume,
424 .freeze = amdgpu_pmops_freeze,
425 .thaw = amdgpu_pmops_thaw,
426 .poweroff = amdgpu_pmops_freeze,
427 .restore = amdgpu_pmops_resume,
428 .runtime_suspend = amdgpu_pmops_runtime_suspend,
429 .runtime_resume = amdgpu_pmops_runtime_resume,
430 .runtime_idle = amdgpu_pmops_runtime_idle,
431};
432
433static const struct file_operations amdgpu_driver_kms_fops = {
434 .owner = THIS_MODULE,
435 .open = drm_open,
436 .release = drm_release,
437 .unlocked_ioctl = amdgpu_drm_ioctl,
438 .mmap = amdgpu_mmap,
439 .poll = drm_poll,
440 .read = drm_read,
441#ifdef CONFIG_COMPAT
442 .compat_ioctl = amdgpu_kms_compat_ioctl,
443#endif
444};
445
446static struct drm_driver kms_driver = {
447 .driver_features =
448 DRIVER_USE_AGP |
449 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
450 DRIVER_PRIME | DRIVER_RENDER,
451 .dev_priv_size = 0,
452 .load = amdgpu_driver_load_kms,
453 .open = amdgpu_driver_open_kms,
454 .preclose = amdgpu_driver_preclose_kms,
455 .postclose = amdgpu_driver_postclose_kms,
456 .lastclose = amdgpu_driver_lastclose_kms,
457 .set_busid = drm_pci_set_busid,
458 .unload = amdgpu_driver_unload_kms,
459 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
460 .enable_vblank = amdgpu_enable_vblank_kms,
461 .disable_vblank = amdgpu_disable_vblank_kms,
462 .get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
463 .get_scanout_position = amdgpu_get_crtc_scanoutpos,
464#if defined(CONFIG_DEBUG_FS)
465 .debugfs_init = amdgpu_debugfs_init,
466 .debugfs_cleanup = amdgpu_debugfs_cleanup,
467#endif
468 .irq_preinstall = amdgpu_irq_preinstall,
469 .irq_postinstall = amdgpu_irq_postinstall,
470 .irq_uninstall = amdgpu_irq_uninstall,
471 .irq_handler = amdgpu_irq_handler,
472 .ioctls = amdgpu_ioctls_kms,
473 .gem_free_object = amdgpu_gem_object_free,
474 .gem_open_object = amdgpu_gem_object_open,
475 .gem_close_object = amdgpu_gem_object_close,
476 .dumb_create = amdgpu_mode_dumb_create,
477 .dumb_map_offset = amdgpu_mode_dumb_mmap,
478 .dumb_destroy = drm_gem_dumb_destroy,
479 .fops = &amdgpu_driver_kms_fops,
480
481 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
482 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
483 .gem_prime_export = amdgpu_gem_prime_export,
484 .gem_prime_import = drm_gem_prime_import,
485 .gem_prime_pin = amdgpu_gem_prime_pin,
486 .gem_prime_unpin = amdgpu_gem_prime_unpin,
487 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
488 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
489 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
490 .gem_prime_vmap = amdgpu_gem_prime_vmap,
491 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
492
493 .name = DRIVER_NAME,
494 .desc = DRIVER_DESC,
495 .date = DRIVER_DATE,
496 .major = KMS_DRIVER_MAJOR,
497 .minor = KMS_DRIVER_MINOR,
498 .patchlevel = KMS_DRIVER_PATCHLEVEL,
499};
500
501static struct drm_driver *driver;
502static struct pci_driver *pdriver;
503
504static struct pci_driver amdgpu_kms_pci_driver = {
505 .name = DRIVER_NAME,
506 .id_table = pciidlist,
507 .probe = amdgpu_pci_probe,
508 .remove = amdgpu_pci_remove,
509 .driver.pm = &amdgpu_pm_ops,
510};
511
512static int __init amdgpu_init(void)
513{
514#ifdef CONFIG_VGA_CONSOLE
515 if (vgacon_text_force()) {
516 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
517 return -EINVAL;
518 }
519#endif
520 DRM_INFO("amdgpu kernel modesetting enabled.\n");
521 driver = &kms_driver;
522 pdriver = &amdgpu_kms_pci_driver;
523 driver->driver_features |= DRIVER_MODESET;
524 driver->num_ioctls = amdgpu_max_kms_ioctl;
525 amdgpu_register_atpx_handler();
526
527 /* let modprobe override vga console setting */
528 return drm_pci_init(driver, pdriver);
529}
530
531static void __exit amdgpu_exit(void)
532{
533 drm_pci_exit(driver, pdriver);
534 amdgpu_unregister_atpx_handler();
535}
536
537module_init(amdgpu_init);
538module_exit(amdgpu_exit);
539
540MODULE_AUTHOR(DRIVER_AUTHOR);
541MODULE_DESCRIPTION(DRIVER_DESC);
542MODULE_LICENSE("GPL and additional rights");