blob: dd45186d1c55bea0374769174a63ecf65b7781e4 [file] [log] [blame]
Steve Wisecfdda9d2010-04-21 15:30:06 -07001/*
2 * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 * - Redistributions in binary form must reproduce the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer in the documentation and/or other materials
20 * provided with the distribution.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
23 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
24 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
25 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
26 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
27 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
28 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
29 * SOFTWARE.
30 */
31#ifndef __T4_H__
32#define __T4_H__
33
34#include "t4_hw.h"
35#include "t4_regs.h"
36#include "t4_msg.h"
37#include "t4fw_ri_api.h"
38
Steve Wise1cf24dc2013-08-06 21:04:35 +053039#define T4_MAX_NUM_QP 65536
40#define T4_MAX_NUM_CQ 65536
41#define T4_MAX_NUM_PD 65536
Steve Wisecfdda9d2010-04-21 15:30:06 -070042#define T4_MAX_NUM_STAG (1<<15)
Steve Wisea2de1492013-08-06 21:04:39 +053043#define T4_MAX_MR_SIZE (~0ULL)
Steve Wisecfdda9d2010-04-21 15:30:06 -070044#define T4_PAGESIZE_MASK 0xffff000 /* 4KB-128MB */
45#define T4_STAG_UNSET 0xffffffff
46#define T4_FW_MAJ 0
Steve Wisec6d7b262010-09-13 11:23:57 -050047#define A_PCIE_MA_SYNC 0x30b4
Steve Wisecfdda9d2010-04-21 15:30:06 -070048
49struct t4_status_page {
50 __be32 rsvd1; /* flit 0 - hw owns */
51 __be16 rsvd2;
52 __be16 qid;
53 __be16 cidx;
54 __be16 pidx;
55 u8 qp_err; /* flit 1 - sw owns */
56 u8 db_off;
Vipul Pandya422eea02012-05-18 15:29:30 +053057 u8 pad;
58 u16 host_wq_pidx;
59 u16 host_cidx;
60 u16 host_pidx;
Steve Wisecfdda9d2010-04-21 15:30:06 -070061};
62
Steve Wised37ac312010-06-10 19:03:00 +000063#define T4_EQ_ENTRY_SIZE 64
Steve Wisecfdda9d2010-04-21 15:30:06 -070064
Steve Wise40dbf6e2010-09-17 15:40:15 -050065#define T4_SQ_NUM_SLOTS 5
Steve Wised37ac312010-06-10 19:03:00 +000066#define T4_SQ_NUM_BYTES (T4_EQ_ENTRY_SIZE * T4_SQ_NUM_SLOTS)
Steve Wisecfdda9d2010-04-21 15:30:06 -070067#define T4_MAX_SEND_SGE ((T4_SQ_NUM_BYTES - sizeof(struct fw_ri_send_wr) - \
68 sizeof(struct fw_ri_isgl)) / sizeof(struct fw_ri_sge))
69#define T4_MAX_SEND_INLINE ((T4_SQ_NUM_BYTES - sizeof(struct fw_ri_send_wr) - \
70 sizeof(struct fw_ri_immd)))
71#define T4_MAX_WRITE_INLINE ((T4_SQ_NUM_BYTES - \
72 sizeof(struct fw_ri_rdma_write_wr) - \
73 sizeof(struct fw_ri_immd)))
74#define T4_MAX_WRITE_SGE ((T4_SQ_NUM_BYTES - \
75 sizeof(struct fw_ri_rdma_write_wr) - \
76 sizeof(struct fw_ri_isgl)) / sizeof(struct fw_ri_sge))
77#define T4_MAX_FR_IMMD ((T4_SQ_NUM_BYTES - sizeof(struct fw_ri_fr_nsmr_wr) - \
Steve Wise40dbf6e2010-09-17 15:40:15 -050078 sizeof(struct fw_ri_immd)) & ~31UL)
Steve Wisea03d9f92014-04-09 09:38:27 -050079#define T4_MAX_FR_IMMD_DEPTH (T4_MAX_FR_IMMD / sizeof(u64))
80#define T4_MAX_FR_DSGL 1024
81#define T4_MAX_FR_DSGL_DEPTH (T4_MAX_FR_DSGL / sizeof(u64))
82
83static inline int t4_max_fr_depth(int use_dsgl)
84{
85 return use_dsgl ? T4_MAX_FR_DSGL_DEPTH : T4_MAX_FR_IMMD_DEPTH;
86}
Steve Wisecfdda9d2010-04-21 15:30:06 -070087
88#define T4_RQ_NUM_SLOTS 2
Steve Wised37ac312010-06-10 19:03:00 +000089#define T4_RQ_NUM_BYTES (T4_EQ_ENTRY_SIZE * T4_RQ_NUM_SLOTS)
Steve Wisef64b8842010-05-20 16:58:05 -050090#define T4_MAX_RECV_SGE 4
Steve Wisecfdda9d2010-04-21 15:30:06 -070091
92union t4_wr {
93 struct fw_ri_res_wr res;
94 struct fw_ri_wr ri;
95 struct fw_ri_rdma_write_wr write;
96 struct fw_ri_send_wr send;
97 struct fw_ri_rdma_read_wr read;
98 struct fw_ri_bind_mw_wr bind;
99 struct fw_ri_fr_nsmr_wr fr;
100 struct fw_ri_inv_lstag_wr inv;
101 struct t4_status_page status;
Steve Wised37ac312010-06-10 19:03:00 +0000102 __be64 flits[T4_EQ_ENTRY_SIZE / sizeof(__be64) * T4_SQ_NUM_SLOTS];
Steve Wisecfdda9d2010-04-21 15:30:06 -0700103};
104
105union t4_recv_wr {
106 struct fw_ri_recv_wr recv;
107 struct t4_status_page status;
Steve Wised37ac312010-06-10 19:03:00 +0000108 __be64 flits[T4_EQ_ENTRY_SIZE / sizeof(__be64) * T4_RQ_NUM_SLOTS];
Steve Wisecfdda9d2010-04-21 15:30:06 -0700109};
110
111static inline void init_wr_hdr(union t4_wr *wqe, u16 wrid,
112 enum fw_wr_opcodes opcode, u8 flags, u8 len16)
113{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700114 wqe->send.opcode = (u8)opcode;
115 wqe->send.flags = flags;
116 wqe->send.wrid = wrid;
117 wqe->send.r1[0] = 0;
118 wqe->send.r1[1] = 0;
119 wqe->send.r1[2] = 0;
120 wqe->send.len16 = len16;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700121}
122
123/* CQE/AE status codes */
124#define T4_ERR_SUCCESS 0x0
125#define T4_ERR_STAG 0x1 /* STAG invalid: either the */
126 /* STAG is offlimt, being 0, */
127 /* or STAG_key mismatch */
128#define T4_ERR_PDID 0x2 /* PDID mismatch */
129#define T4_ERR_QPID 0x3 /* QPID mismatch */
130#define T4_ERR_ACCESS 0x4 /* Invalid access right */
131#define T4_ERR_WRAP 0x5 /* Wrap error */
132#define T4_ERR_BOUND 0x6 /* base and bounds voilation */
133#define T4_ERR_INVALIDATE_SHARED_MR 0x7 /* attempt to invalidate a */
134 /* shared memory region */
135#define T4_ERR_INVALIDATE_MR_WITH_MW_BOUND 0x8 /* attempt to invalidate a */
136 /* shared memory region */
137#define T4_ERR_ECC 0x9 /* ECC error detected */
138#define T4_ERR_ECC_PSTAG 0xA /* ECC error detected when */
139 /* reading PSTAG for a MW */
140 /* Invalidate */
141#define T4_ERR_PBL_ADDR_BOUND 0xB /* pbl addr out of bounds: */
142 /* software error */
143#define T4_ERR_SWFLUSH 0xC /* SW FLUSHED */
144#define T4_ERR_CRC 0x10 /* CRC error */
145#define T4_ERR_MARKER 0x11 /* Marker error */
146#define T4_ERR_PDU_LEN_ERR 0x12 /* invalid PDU length */
147#define T4_ERR_OUT_OF_RQE 0x13 /* out of RQE */
148#define T4_ERR_DDP_VERSION 0x14 /* wrong DDP version */
149#define T4_ERR_RDMA_VERSION 0x15 /* wrong RDMA version */
150#define T4_ERR_OPCODE 0x16 /* invalid rdma opcode */
151#define T4_ERR_DDP_QUEUE_NUM 0x17 /* invalid ddp queue number */
152#define T4_ERR_MSN 0x18 /* MSN error */
153#define T4_ERR_TBIT 0x19 /* tag bit not set correctly */
154#define T4_ERR_MO 0x1A /* MO not 0 for TERMINATE */
155 /* or READ_REQ */
156#define T4_ERR_MSN_GAP 0x1B
157#define T4_ERR_MSN_RANGE 0x1C
158#define T4_ERR_IRD_OVERFLOW 0x1D
159#define T4_ERR_RQE_ADDR_BOUND 0x1E /* RQE addr out of bounds: */
160 /* software error */
161#define T4_ERR_INTERNAL_ERR 0x1F /* internal error (opcode */
162 /* mismatch) */
163/*
164 * CQE defs
165 */
166struct t4_cqe {
167 __be32 header;
168 __be32 len;
169 union {
170 struct {
171 __be32 stag;
172 __be32 msn;
173 } rcqe;
174 struct {
175 u32 nada1;
176 u16 nada2;
177 u16 cidx;
178 } scqe;
179 struct {
180 __be32 wrid_hi;
181 __be32 wrid_low;
182 } gen;
183 } u;
184 __be64 reserved;
185 __be64 bits_type_ts;
186};
187
188/* macros for flit 0 of the cqe */
189
190#define S_CQE_QPID 12
191#define M_CQE_QPID 0xFFFFF
192#define G_CQE_QPID(x) ((((x) >> S_CQE_QPID)) & M_CQE_QPID)
193#define V_CQE_QPID(x) ((x)<<S_CQE_QPID)
194
195#define S_CQE_SWCQE 11
196#define M_CQE_SWCQE 0x1
197#define G_CQE_SWCQE(x) ((((x) >> S_CQE_SWCQE)) & M_CQE_SWCQE)
198#define V_CQE_SWCQE(x) ((x)<<S_CQE_SWCQE)
199
200#define S_CQE_STATUS 5
201#define M_CQE_STATUS 0x1F
202#define G_CQE_STATUS(x) ((((x) >> S_CQE_STATUS)) & M_CQE_STATUS)
203#define V_CQE_STATUS(x) ((x)<<S_CQE_STATUS)
204
205#define S_CQE_TYPE 4
206#define M_CQE_TYPE 0x1
207#define G_CQE_TYPE(x) ((((x) >> S_CQE_TYPE)) & M_CQE_TYPE)
208#define V_CQE_TYPE(x) ((x)<<S_CQE_TYPE)
209
210#define S_CQE_OPCODE 0
211#define M_CQE_OPCODE 0xF
212#define G_CQE_OPCODE(x) ((((x) >> S_CQE_OPCODE)) & M_CQE_OPCODE)
213#define V_CQE_OPCODE(x) ((x)<<S_CQE_OPCODE)
214
215#define SW_CQE(x) (G_CQE_SWCQE(be32_to_cpu((x)->header)))
216#define CQE_QPID(x) (G_CQE_QPID(be32_to_cpu((x)->header)))
217#define CQE_TYPE(x) (G_CQE_TYPE(be32_to_cpu((x)->header)))
218#define SQ_TYPE(x) (CQE_TYPE((x)))
219#define RQ_TYPE(x) (!CQE_TYPE((x)))
220#define CQE_STATUS(x) (G_CQE_STATUS(be32_to_cpu((x)->header)))
221#define CQE_OPCODE(x) (G_CQE_OPCODE(be32_to_cpu((x)->header)))
222
223#define CQE_SEND_OPCODE(x)( \
224 (G_CQE_OPCODE(be32_to_cpu((x)->header)) == FW_RI_SEND) || \
225 (G_CQE_OPCODE(be32_to_cpu((x)->header)) == FW_RI_SEND_WITH_SE) || \
226 (G_CQE_OPCODE(be32_to_cpu((x)->header)) == FW_RI_SEND_WITH_INV) || \
227 (G_CQE_OPCODE(be32_to_cpu((x)->header)) == FW_RI_SEND_WITH_SE_INV))
228
229#define CQE_LEN(x) (be32_to_cpu((x)->len))
230
231/* used for RQ completion processing */
232#define CQE_WRID_STAG(x) (be32_to_cpu((x)->u.rcqe.stag))
233#define CQE_WRID_MSN(x) (be32_to_cpu((x)->u.rcqe.msn))
234
235/* used for SQ completion processing */
236#define CQE_WRID_SQ_IDX(x) ((x)->u.scqe.cidx)
237
238/* generic accessor macros */
Hariprasad Shenai031cf472014-07-14 21:34:53 +0530239#define CQE_WRID_HI(x) (be32_to_cpu((x)->u.gen.wrid_hi))
240#define CQE_WRID_LOW(x) (be32_to_cpu((x)->u.gen.wrid_low))
Steve Wisecfdda9d2010-04-21 15:30:06 -0700241
242/* macros for flit 3 of the cqe */
243#define S_CQE_GENBIT 63
244#define M_CQE_GENBIT 0x1
245#define G_CQE_GENBIT(x) (((x) >> S_CQE_GENBIT) & M_CQE_GENBIT)
246#define V_CQE_GENBIT(x) ((x)<<S_CQE_GENBIT)
247
248#define S_CQE_OVFBIT 62
249#define M_CQE_OVFBIT 0x1
250#define G_CQE_OVFBIT(x) ((((x) >> S_CQE_OVFBIT)) & M_CQE_OVFBIT)
251
252#define S_CQE_IQTYPE 60
253#define M_CQE_IQTYPE 0x3
254#define G_CQE_IQTYPE(x) ((((x) >> S_CQE_IQTYPE)) & M_CQE_IQTYPE)
255
256#define M_CQE_TS 0x0fffffffffffffffULL
257#define G_CQE_TS(x) ((x) & M_CQE_TS)
258
259#define CQE_OVFBIT(x) ((unsigned)G_CQE_OVFBIT(be64_to_cpu((x)->bits_type_ts)))
260#define CQE_GENBIT(x) ((unsigned)G_CQE_GENBIT(be64_to_cpu((x)->bits_type_ts)))
261#define CQE_TS(x) (G_CQE_TS(be64_to_cpu((x)->bits_type_ts)))
262
263struct t4_swsqe {
264 u64 wr_id;
265 struct t4_cqe cqe;
266 int read_len;
267 int opcode;
268 int complete;
269 int signaled;
270 u16 idx;
Steve Wise1cf24dc2013-08-06 21:04:35 +0530271 int flushed;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700272};
273
Steve Wisec6d7b262010-09-13 11:23:57 -0500274static inline pgprot_t t4_pgprot_wc(pgprot_t prot)
275{
Nishanth Aravamudane297d9d2011-03-14 10:36:11 +0000276#if defined(__i386__) || defined(__x86_64__) || defined(CONFIG_PPC64)
Steve Wisec6d7b262010-09-13 11:23:57 -0500277 return pgprot_writecombine(prot);
Steve Wisec6d7b262010-09-13 11:23:57 -0500278#else
279 return pgprot_noncached(prot);
280#endif
281}
282
Steve Wisec6d7b262010-09-13 11:23:57 -0500283enum {
284 T4_SQ_ONCHIP = (1<<0),
285};
286
Steve Wisecfdda9d2010-04-21 15:30:06 -0700287struct t4_sq {
288 union t4_wr *queue;
289 dma_addr_t dma_addr;
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000290 DEFINE_DMA_UNMAP_ADDR(mapping);
Steve Wisec6d7b262010-09-13 11:23:57 -0500291 unsigned long phys_addr;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700292 struct t4_swsqe *sw_sq;
293 struct t4_swsqe *oldest_read;
Steve Wisefa658a92014-04-09 09:38:25 -0500294 u64 __iomem *udb;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700295 size_t memsize;
296 u32 qid;
297 u16 in_use;
298 u16 size;
299 u16 cidx;
300 u16 pidx;
Steve Wised37ac312010-06-10 19:03:00 +0000301 u16 wq_pidx;
Steve Wise05eb2382014-03-14 21:52:08 +0530302 u16 wq_pidx_inc;
Steve Wisec6d7b262010-09-13 11:23:57 -0500303 u16 flags;
Steve Wise1cf24dc2013-08-06 21:04:35 +0530304 short flush_cidx;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700305};
306
307struct t4_swrqe {
308 u64 wr_id;
309};
310
311struct t4_rq {
312 union t4_recv_wr *queue;
313 dma_addr_t dma_addr;
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000314 DEFINE_DMA_UNMAP_ADDR(mapping);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700315 struct t4_swrqe *sw_rq;
Steve Wisefa658a92014-04-09 09:38:25 -0500316 u64 __iomem *udb;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700317 size_t memsize;
318 u32 qid;
319 u32 msn;
320 u32 rqt_hwaddr;
321 u16 rqt_size;
322 u16 in_use;
323 u16 size;
324 u16 cidx;
325 u16 pidx;
Steve Wised37ac312010-06-10 19:03:00 +0000326 u16 wq_pidx;
Steve Wise05eb2382014-03-14 21:52:08 +0530327 u16 wq_pidx_inc;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700328};
329
330struct t4_wq {
331 struct t4_sq sq;
332 struct t4_rq rq;
333 void __iomem *db;
334 void __iomem *gts;
335 struct c4iw_rdev *rdev;
Steve Wise1cf24dc2013-08-06 21:04:35 +0530336 int flushed;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700337};
338
339static inline int t4_rqes_posted(struct t4_wq *wq)
340{
341 return wq->rq.in_use;
342}
343
344static inline int t4_rq_empty(struct t4_wq *wq)
345{
346 return wq->rq.in_use == 0;
347}
348
349static inline int t4_rq_full(struct t4_wq *wq)
350{
351 return wq->rq.in_use == (wq->rq.size - 1);
352}
353
354static inline u32 t4_rq_avail(struct t4_wq *wq)
355{
356 return wq->rq.size - 1 - wq->rq.in_use;
357}
358
Steve Wised37ac312010-06-10 19:03:00 +0000359static inline void t4_rq_produce(struct t4_wq *wq, u8 len16)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700360{
361 wq->rq.in_use++;
362 if (++wq->rq.pidx == wq->rq.size)
363 wq->rq.pidx = 0;
Steve Wised37ac312010-06-10 19:03:00 +0000364 wq->rq.wq_pidx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
365 if (wq->rq.wq_pidx >= wq->rq.size * T4_RQ_NUM_SLOTS)
366 wq->rq.wq_pidx %= wq->rq.size * T4_RQ_NUM_SLOTS;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700367}
368
369static inline void t4_rq_consume(struct t4_wq *wq)
370{
371 wq->rq.in_use--;
372 wq->rq.msn++;
373 if (++wq->rq.cidx == wq->rq.size)
374 wq->rq.cidx = 0;
375}
376
Vipul Pandya422eea02012-05-18 15:29:30 +0530377static inline u16 t4_rq_host_wq_pidx(struct t4_wq *wq)
378{
379 return wq->rq.queue[wq->rq.size].status.host_wq_pidx;
380}
381
382static inline u16 t4_rq_wq_size(struct t4_wq *wq)
383{
384 return wq->rq.size * T4_RQ_NUM_SLOTS;
385}
386
Steve Wisec6d7b262010-09-13 11:23:57 -0500387static inline int t4_sq_onchip(struct t4_sq *sq)
388{
389 return sq->flags & T4_SQ_ONCHIP;
390}
391
Steve Wisecfdda9d2010-04-21 15:30:06 -0700392static inline int t4_sq_empty(struct t4_wq *wq)
393{
394 return wq->sq.in_use == 0;
395}
396
397static inline int t4_sq_full(struct t4_wq *wq)
398{
399 return wq->sq.in_use == (wq->sq.size - 1);
400}
401
402static inline u32 t4_sq_avail(struct t4_wq *wq)
403{
404 return wq->sq.size - 1 - wq->sq.in_use;
405}
406
Steve Wised37ac312010-06-10 19:03:00 +0000407static inline void t4_sq_produce(struct t4_wq *wq, u8 len16)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700408{
409 wq->sq.in_use++;
410 if (++wq->sq.pidx == wq->sq.size)
411 wq->sq.pidx = 0;
Steve Wised37ac312010-06-10 19:03:00 +0000412 wq->sq.wq_pidx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
413 if (wq->sq.wq_pidx >= wq->sq.size * T4_SQ_NUM_SLOTS)
414 wq->sq.wq_pidx %= wq->sq.size * T4_SQ_NUM_SLOTS;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700415}
416
417static inline void t4_sq_consume(struct t4_wq *wq)
418{
Steve Wise1cf24dc2013-08-06 21:04:35 +0530419 BUG_ON(wq->sq.in_use < 1);
420 if (wq->sq.cidx == wq->sq.flush_cidx)
421 wq->sq.flush_cidx = -1;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700422 wq->sq.in_use--;
423 if (++wq->sq.cidx == wq->sq.size)
424 wq->sq.cidx = 0;
425}
426
Vipul Pandya422eea02012-05-18 15:29:30 +0530427static inline u16 t4_sq_host_wq_pidx(struct t4_wq *wq)
428{
429 return wq->sq.queue[wq->sq.size].status.host_wq_pidx;
430}
431
432static inline u16 t4_sq_wq_size(struct t4_wq *wq)
433{
434 return wq->sq.size * T4_SQ_NUM_SLOTS;
435}
436
Steve Wisefa658a92014-04-09 09:38:25 -0500437/* This function copies 64 byte coalesced work request to memory
438 * mapped BAR2 space. For coalesced WRs, the SGE fetches data
439 * from the FIFO instead of from Host.
440 */
441static inline void pio_copy(u64 __iomem *dst, u64 *src)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700442{
Steve Wisefa658a92014-04-09 09:38:25 -0500443 int count = 8;
444
445 while (count) {
446 writeq(*src, dst);
447 src++;
448 dst++;
449 count--;
450 }
451}
452
453static inline void t4_ring_sq_db(struct t4_wq *wq, u16 inc, u8 t5,
454 union t4_wr *wqe)
455{
456
457 /* Flush host queue memory writes. */
Steve Wisecfdda9d2010-04-21 15:30:06 -0700458 wmb();
Steve Wisefa658a92014-04-09 09:38:25 -0500459 if (t5) {
460 if (inc == 1 && wqe) {
461 PDBG("%s: WC wq->sq.pidx = %d\n",
462 __func__, wq->sq.pidx);
463 pio_copy(wq->sq.udb + 7, (void *)wqe);
464 } else {
465 PDBG("%s: DB wq->sq.pidx = %d\n",
466 __func__, wq->sq.pidx);
467 writel(PIDX_T5(inc), wq->sq.udb);
468 }
469
470 /* Flush user doorbell area writes. */
471 wmb();
472 return;
473 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700474 writel(QID(wq->sq.qid) | PIDX(inc), wq->db);
475}
476
Steve Wisefa658a92014-04-09 09:38:25 -0500477static inline void t4_ring_rq_db(struct t4_wq *wq, u16 inc, u8 t5,
478 union t4_recv_wr *wqe)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700479{
Steve Wisefa658a92014-04-09 09:38:25 -0500480
481 /* Flush host queue memory writes. */
Steve Wisecfdda9d2010-04-21 15:30:06 -0700482 wmb();
Steve Wisefa658a92014-04-09 09:38:25 -0500483 if (t5) {
484 if (inc == 1 && wqe) {
485 PDBG("%s: WC wq->rq.pidx = %d\n",
486 __func__, wq->rq.pidx);
487 pio_copy(wq->rq.udb + 7, (void *)wqe);
488 } else {
489 PDBG("%s: DB wq->rq.pidx = %d\n",
490 __func__, wq->rq.pidx);
491 writel(PIDX_T5(inc), wq->rq.udb);
492 }
493
494 /* Flush user doorbell area writes. */
495 wmb();
496 return;
497 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700498 writel(QID(wq->rq.qid) | PIDX(inc), wq->db);
499}
500
501static inline int t4_wq_in_error(struct t4_wq *wq)
502{
Steve Wisec6d7b262010-09-13 11:23:57 -0500503 return wq->rq.queue[wq->rq.size].status.qp_err;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700504}
505
506static inline void t4_set_wq_in_error(struct t4_wq *wq)
507{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700508 wq->rq.queue[wq->rq.size].status.qp_err = 1;
509}
510
511static inline void t4_disable_wq_db(struct t4_wq *wq)
512{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700513 wq->rq.queue[wq->rq.size].status.db_off = 1;
514}
515
516static inline void t4_enable_wq_db(struct t4_wq *wq)
517{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700518 wq->rq.queue[wq->rq.size].status.db_off = 0;
519}
520
521static inline int t4_wq_db_enabled(struct t4_wq *wq)
522{
Steve Wisec6d7b262010-09-13 11:23:57 -0500523 return !wq->rq.queue[wq->rq.size].status.db_off;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700524}
525
526struct t4_cq {
527 struct t4_cqe *queue;
528 dma_addr_t dma_addr;
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000529 DEFINE_DMA_UNMAP_ADDR(mapping);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700530 struct t4_cqe *sw_queue;
531 void __iomem *gts;
532 struct c4iw_rdev *rdev;
533 u64 ugts;
534 size_t memsize;
Steve Wise84172de2010-05-20 16:57:43 -0500535 __be64 bits_type_ts;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700536 u32 cqid;
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530537 int vector;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700538 u16 size; /* including status page */
539 u16 cidx;
540 u16 sw_pidx;
541 u16 sw_cidx;
542 u16 sw_in_use;
543 u16 cidx_inc;
544 u8 gen;
545 u8 error;
546};
547
548static inline int t4_arm_cq(struct t4_cq *cq, int se)
549{
550 u32 val;
551
Steve Wise7ec45b92010-05-20 16:57:49 -0500552 while (cq->cidx_inc > CIDXINC_MASK) {
553 val = SEINTARM(0) | CIDXINC(CIDXINC_MASK) | TIMERREG(7) |
554 INGRESSQID(cq->cqid);
Roland Dreierbe4c9ba2010-05-05 14:45:40 -0700555 writel(val, cq->gts);
Steve Wise7ec45b92010-05-20 16:57:49 -0500556 cq->cidx_inc -= CIDXINC_MASK;
557 }
558 val = SEINTARM(se) | CIDXINC(cq->cidx_inc) | TIMERREG(6) |
559 INGRESSQID(cq->cqid);
560 writel(val, cq->gts);
561 cq->cidx_inc = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700562 return 0;
563}
564
565static inline void t4_swcq_produce(struct t4_cq *cq)
566{
567 cq->sw_in_use++;
Steve Wise1cf24dc2013-08-06 21:04:35 +0530568 if (cq->sw_in_use == cq->size) {
569 PDBG("%s cxgb4 sw cq overflow cqid %u\n", __func__, cq->cqid);
570 cq->error = 1;
571 BUG_ON(1);
572 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700573 if (++cq->sw_pidx == cq->size)
574 cq->sw_pidx = 0;
575}
576
577static inline void t4_swcq_consume(struct t4_cq *cq)
578{
Steve Wise1cf24dc2013-08-06 21:04:35 +0530579 BUG_ON(cq->sw_in_use < 1);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700580 cq->sw_in_use--;
581 if (++cq->sw_cidx == cq->size)
582 cq->sw_cidx = 0;
583}
584
585static inline void t4_hwcq_consume(struct t4_cq *cq)
586{
Steve Wise84172de2010-05-20 16:57:43 -0500587 cq->bits_type_ts = cq->queue[cq->cidx].bits_type_ts;
Steve Wiseb2988812013-08-06 21:04:38 +0530588 if (++cq->cidx_inc == (cq->size >> 4) || cq->cidx_inc == CIDXINC_MASK) {
Steve Wiseffc3f742011-03-11 22:30:42 +0000589 u32 val;
590
591 val = SEINTARM(0) | CIDXINC(cq->cidx_inc) | TIMERREG(7) |
592 INGRESSQID(cq->cqid);
593 writel(val, cq->gts);
Steve Wise7ec45b92010-05-20 16:57:49 -0500594 cq->cidx_inc = 0;
Steve Wiseffc3f742011-03-11 22:30:42 +0000595 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700596 if (++cq->cidx == cq->size) {
597 cq->cidx = 0;
598 cq->gen ^= 1;
599 }
600}
601
602static inline int t4_valid_cqe(struct t4_cq *cq, struct t4_cqe *cqe)
603{
604 return (CQE_GENBIT(cqe) == cq->gen);
605}
606
607static inline int t4_next_hw_cqe(struct t4_cq *cq, struct t4_cqe **cqe)
608{
Steve Wise84172de2010-05-20 16:57:43 -0500609 int ret;
610 u16 prev_cidx;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700611
Steve Wise84172de2010-05-20 16:57:43 -0500612 if (cq->cidx == 0)
613 prev_cidx = cq->size - 1;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700614 else
Steve Wise84172de2010-05-20 16:57:43 -0500615 prev_cidx = cq->cidx - 1;
616
617 if (cq->queue[prev_cidx].bits_type_ts != cq->bits_type_ts) {
618 ret = -EOVERFLOW;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700619 cq->error = 1;
Steve Wise84172de2010-05-20 16:57:43 -0500620 printk(KERN_ERR MOD "cq overflow cqid %u\n", cq->cqid);
Steve Wise1cf24dc2013-08-06 21:04:35 +0530621 BUG_ON(1);
Steve Wise84172de2010-05-20 16:57:43 -0500622 } else if (t4_valid_cqe(cq, &cq->queue[cq->cidx])) {
Steve Wisedef47712014-04-09 09:38:26 -0500623
624 /* Ensure CQE is flushed to memory */
625 rmb();
Steve Wise84172de2010-05-20 16:57:43 -0500626 *cqe = &cq->queue[cq->cidx];
627 ret = 0;
628 } else
629 ret = -ENODATA;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700630 return ret;
631}
632
633static inline struct t4_cqe *t4_next_sw_cqe(struct t4_cq *cq)
634{
Steve Wise1cf24dc2013-08-06 21:04:35 +0530635 if (cq->sw_in_use == cq->size) {
636 PDBG("%s cxgb4 sw cq overflow cqid %u\n", __func__, cq->cqid);
637 cq->error = 1;
638 BUG_ON(1);
639 return NULL;
640 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700641 if (cq->sw_in_use)
642 return &cq->sw_queue[cq->sw_cidx];
643 return NULL;
644}
645
646static inline int t4_next_cqe(struct t4_cq *cq, struct t4_cqe **cqe)
647{
648 int ret = 0;
649
650 if (cq->error)
651 ret = -ENODATA;
652 else if (cq->sw_in_use)
653 *cqe = &cq->sw_queue[cq->sw_cidx];
654 else
655 ret = t4_next_hw_cqe(cq, cqe);
656 return ret;
657}
658
659static inline int t4_cq_in_error(struct t4_cq *cq)
660{
661 return ((struct t4_status_page *)&cq->queue[cq->size])->qp_err;
662}
663
664static inline void t4_set_cq_in_error(struct t4_cq *cq)
665{
666 ((struct t4_status_page *)&cq->queue[cq->size])->qp_err = 1;
667}
668#endif
Steve Wise05eb2382014-03-14 21:52:08 +0530669
670struct t4_dev_status_page {
671 u8 db_off;
672};