blob: b7996a79d64bee0a7d9b11be044a9a7999cbcc57 [file] [log] [blame]
Arnd Bergmann3f7e2122009-05-13 22:56:35 +00001/* Generic I/O port emulation, based on MN10300 code
2 *
3 * Copyright (C) 2007 Red Hat, Inc. All Rights Reserved.
4 * Written by David Howells (dhowells@redhat.com)
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public Licence
8 * as published by the Free Software Foundation; either version
9 * 2 of the Licence, or (at your option) any later version.
10 */
11#ifndef __ASM_GENERIC_IO_H
12#define __ASM_GENERIC_IO_H
13
14#include <asm/page.h> /* I/O is all done through memory accesses */
Thierry Reding9216efa2014-10-01 15:20:33 +020015#include <linux/string.h> /* for memset() and memcpy() */
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000016#include <linux/types.h>
17
18#ifdef CONFIG_GENERIC_IOMAP
19#include <asm-generic/iomap.h>
20#endif
21
Michael S. Tsirkin66eab4d2011-11-24 20:45:20 +020022#include <asm-generic/pci_iomap.h>
23
Mike Frysinger35dbc0e2010-10-18 03:09:39 -040024#ifndef mmiowb
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000025#define mmiowb() do {} while (0)
Mike Frysinger35dbc0e2010-10-18 03:09:39 -040026#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000027
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000028/*
Thierry Reding9216efa2014-10-01 15:20:33 +020029 * __raw_{read,write}{b,w,l,q}() access memory in native endianness.
30 *
31 * On some architectures memory mapped IO needs to be accessed differently.
32 * On the simple architectures, we just read/write the memory location
33 * directly.
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000034 */
Thierry Reding9216efa2014-10-01 15:20:33 +020035
Mike Frysinger35dbc0e2010-10-18 03:09:39 -040036#ifndef __raw_readb
Thierry Reding9216efa2014-10-01 15:20:33 +020037#define __raw_readb __raw_readb
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000038static inline u8 __raw_readb(const volatile void __iomem *addr)
39{
Thierry Reding9216efa2014-10-01 15:20:33 +020040 return *(const volatile u8 __force *)addr;
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000041}
Mike Frysinger35dbc0e2010-10-18 03:09:39 -040042#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000043
Mike Frysinger35dbc0e2010-10-18 03:09:39 -040044#ifndef __raw_readw
Thierry Reding9216efa2014-10-01 15:20:33 +020045#define __raw_readw __raw_readw
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000046static inline u16 __raw_readw(const volatile void __iomem *addr)
47{
Thierry Reding9216efa2014-10-01 15:20:33 +020048 return *(const volatile u16 __force *)addr;
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000049}
Mike Frysinger35dbc0e2010-10-18 03:09:39 -040050#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000051
Mike Frysinger35dbc0e2010-10-18 03:09:39 -040052#ifndef __raw_readl
Thierry Reding9216efa2014-10-01 15:20:33 +020053#define __raw_readl __raw_readl
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000054static inline u32 __raw_readl(const volatile void __iomem *addr)
55{
Thierry Reding9216efa2014-10-01 15:20:33 +020056 return *(const volatile u32 __force *)addr;
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000057}
Mike Frysinger35dbc0e2010-10-18 03:09:39 -040058#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +000059
Thierry Reding9216efa2014-10-01 15:20:33 +020060#ifdef CONFIG_64BIT
61#ifndef __raw_readq
62#define __raw_readq __raw_readq
63static inline u64 __raw_readq(const volatile void __iomem *addr)
64{
65 return *(const volatile u64 __force *)addr;
66}
67#endif
68#endif /* CONFIG_64BIT */
Heiko Carstens7292e7e2013-01-07 14:17:23 +010069
Thierry Reding9216efa2014-10-01 15:20:33 +020070#ifndef __raw_writeb
71#define __raw_writeb __raw_writeb
72static inline void __raw_writeb(u8 value, volatile void __iomem *addr)
73{
74 *(volatile u8 __force *)addr = value;
75}
76#endif
77
78#ifndef __raw_writew
79#define __raw_writew __raw_writew
80static inline void __raw_writew(u16 value, volatile void __iomem *addr)
81{
82 *(volatile u16 __force *)addr = value;
83}
84#endif
85
86#ifndef __raw_writel
87#define __raw_writel __raw_writel
88static inline void __raw_writel(u32 value, volatile void __iomem *addr)
89{
90 *(volatile u32 __force *)addr = value;
91}
92#endif
93
94#ifdef CONFIG_64BIT
95#ifndef __raw_writeq
96#define __raw_writeq __raw_writeq
97static inline void __raw_writeq(u64 value, volatile void __iomem *addr)
98{
99 *(volatile u64 __force *)addr = value;
100}
101#endif
102#endif /* CONFIG_64BIT */
103
104/*
105 * {read,write}{b,w,l,q}() access little endian memory and return result in
106 * native endianness.
107 */
108
109#ifndef readb
110#define readb readb
111static inline u8 readb(const volatile void __iomem *addr)
112{
113 return __raw_readb(addr);
114}
115#endif
116
117#ifndef readw
Heiko Carstens7292e7e2013-01-07 14:17:23 +0100118#define readw readw
119static inline u16 readw(const volatile void __iomem *addr)
120{
121 return __le16_to_cpu(__raw_readw(addr));
122}
Thierry Reding9216efa2014-10-01 15:20:33 +0200123#endif
Heiko Carstens7292e7e2013-01-07 14:17:23 +0100124
Thierry Reding9216efa2014-10-01 15:20:33 +0200125#ifndef readl
Heiko Carstens7292e7e2013-01-07 14:17:23 +0100126#define readl readl
127static inline u32 readl(const volatile void __iomem *addr)
128{
129 return __le32_to_cpu(__raw_readl(addr));
130}
Mike Frysinger35dbc0e2010-10-18 03:09:39 -0400131#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000132
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000133#ifdef CONFIG_64BIT
Thierry Reding9216efa2014-10-01 15:20:33 +0200134#ifndef readq
Heiko Carstens7292e7e2013-01-07 14:17:23 +0100135#define readq readq
136static inline u64 readq(const volatile void __iomem *addr)
137{
138 return __le64_to_cpu(__raw_readq(addr));
139}
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000140#endif
Jan Glaubercd248342012-11-29 12:50:30 +0100141#endif /* CONFIG_64BIT */
142
Thierry Reding9216efa2014-10-01 15:20:33 +0200143#ifndef writeb
144#define writeb writeb
145static inline void writeb(u8 value, volatile void __iomem *addr)
146{
147 __raw_writeb(value, addr);
148}
GuanXuetao7dc59bd2011-02-22 19:06:43 +0800149#endif
150
Thierry Reding9216efa2014-10-01 15:20:33 +0200151#ifndef writew
152#define writew writew
153static inline void writew(u16 value, volatile void __iomem *addr)
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000154{
Thierry Reding9216efa2014-10-01 15:20:33 +0200155 __raw_writew(cpu_to_le16(value), addr);
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000156}
Thierry Reding9216efa2014-10-01 15:20:33 +0200157#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000158
Thierry Reding9216efa2014-10-01 15:20:33 +0200159#ifndef writel
160#define writel writel
161static inline void writel(u32 value, volatile void __iomem *addr)
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000162{
Thierry Reding9216efa2014-10-01 15:20:33 +0200163 __raw_writel(__cpu_to_le32(value), addr);
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000164}
Thierry Reding9216efa2014-10-01 15:20:33 +0200165#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000166
Thierry Reding9216efa2014-10-01 15:20:33 +0200167#ifdef CONFIG_64BIT
168#ifndef writeq
169#define writeq writeq
170static inline void writeq(u64 value, volatile void __iomem *addr)
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000171{
Thierry Reding9216efa2014-10-01 15:20:33 +0200172 __raw_writeq(__cpu_to_le64(value), addr);
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000173}
Thierry Reding9216efa2014-10-01 15:20:33 +0200174#endif
175#endif /* CONFIG_64BIT */
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000176
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200177/*
Arnd Bergmann1c8d2962014-11-11 19:55:45 +0100178 * {read,write}{b,w,l,q}_relaxed() are like the regular version, but
179 * are not guaranteed to provide ordering against spinlocks or memory
180 * accesses.
181 */
182#ifndef readb_relaxed
183#define readb_relaxed readb
184#endif
185
186#ifndef readw_relaxed
187#define readw_relaxed readw
188#endif
189
190#ifndef readl_relaxed
191#define readl_relaxed readl
192#endif
193
Robin Murphye5112672016-04-26 11:38:20 +0100194#if defined(readq) && !defined(readq_relaxed)
Will Deacon9439eb32013-09-03 10:44:00 +0100195#define readq_relaxed readq
196#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000197
Arnd Bergmann1c8d2962014-11-11 19:55:45 +0100198#ifndef writeb_relaxed
199#define writeb_relaxed writeb
200#endif
201
202#ifndef writew_relaxed
203#define writew_relaxed writew
204#endif
205
206#ifndef writel_relaxed
207#define writel_relaxed writel
208#endif
209
Robin Murphye5112672016-04-26 11:38:20 +0100210#if defined(writeq) && !defined(writeq_relaxed)
Arnd Bergmann1c8d2962014-11-11 19:55:45 +0100211#define writeq_relaxed writeq
212#endif
213
214/*
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200215 * {read,write}s{b,w,l,q}() repeatedly access the same memory address in
216 * native endianness in 8-, 16-, 32- or 64-bit chunks (@count times).
217 */
218#ifndef readsb
219#define readsb readsb
220static inline void readsb(const volatile void __iomem *addr, void *buffer,
221 unsigned int count)
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000222{
223 if (count) {
224 u8 *buf = buffer;
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200225
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000226 do {
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200227 u8 x = __raw_readb(addr);
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000228 *buf++ = x;
229 } while (--count);
230 }
231}
Mike Frysinger35dbc0e2010-10-18 03:09:39 -0400232#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000233
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200234#ifndef readsw
235#define readsw readsw
236static inline void readsw(const volatile void __iomem *addr, void *buffer,
237 unsigned int count)
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000238{
239 if (count) {
240 u16 *buf = buffer;
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200241
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000242 do {
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200243 u16 x = __raw_readw(addr);
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000244 *buf++ = x;
245 } while (--count);
246 }
247}
Mike Frysinger35dbc0e2010-10-18 03:09:39 -0400248#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000249
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200250#ifndef readsl
251#define readsl readsl
252static inline void readsl(const volatile void __iomem *addr, void *buffer,
253 unsigned int count)
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000254{
255 if (count) {
256 u32 *buf = buffer;
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200257
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000258 do {
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200259 u32 x = __raw_readl(addr);
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000260 *buf++ = x;
261 } while (--count);
262 }
263}
Mike Frysinger35dbc0e2010-10-18 03:09:39 -0400264#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000265
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200266#ifdef CONFIG_64BIT
267#ifndef readsq
268#define readsq readsq
269static inline void readsq(const volatile void __iomem *addr, void *buffer,
270 unsigned int count)
271{
272 if (count) {
273 u64 *buf = buffer;
274
275 do {
276 u64 x = __raw_readq(addr);
277 *buf++ = x;
278 } while (--count);
279 }
280}
281#endif
282#endif /* CONFIG_64BIT */
283
284#ifndef writesb
285#define writesb writesb
286static inline void writesb(volatile void __iomem *addr, const void *buffer,
287 unsigned int count)
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000288{
289 if (count) {
290 const u8 *buf = buffer;
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200291
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000292 do {
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200293 __raw_writeb(*buf++, addr);
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000294 } while (--count);
295 }
296}
Mike Frysinger35dbc0e2010-10-18 03:09:39 -0400297#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000298
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200299#ifndef writesw
300#define writesw writesw
301static inline void writesw(volatile void __iomem *addr, const void *buffer,
302 unsigned int count)
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000303{
304 if (count) {
305 const u16 *buf = buffer;
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200306
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000307 do {
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200308 __raw_writew(*buf++, addr);
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000309 } while (--count);
310 }
311}
Mike Frysinger35dbc0e2010-10-18 03:09:39 -0400312#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000313
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200314#ifndef writesl
315#define writesl writesl
316static inline void writesl(volatile void __iomem *addr, const void *buffer,
317 unsigned int count)
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000318{
319 if (count) {
320 const u32 *buf = buffer;
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200321
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000322 do {
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200323 __raw_writel(*buf++, addr);
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000324 } while (--count);
325 }
326}
Mike Frysinger35dbc0e2010-10-18 03:09:39 -0400327#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000328
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200329#ifdef CONFIG_64BIT
330#ifndef writesq
331#define writesq writesq
332static inline void writesq(volatile void __iomem *addr, const void *buffer,
333 unsigned int count)
334{
335 if (count) {
336 const u64 *buf = buffer;
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000337
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200338 do {
339 __raw_writeq(*buf++, addr);
340 } while (--count);
341 }
342}
343#endif
344#endif /* CONFIG_64BIT */
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000345
Thierry Reding9216efa2014-10-01 15:20:33 +0200346#ifndef PCI_IOBASE
347#define PCI_IOBASE ((void __iomem *)0)
348#endif
349
GuanXuetao7dc59bd2011-02-22 19:06:43 +0800350#ifndef IO_SPACE_LIMIT
351#define IO_SPACE_LIMIT 0xffff
352#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000353
Zhichang Yuan031e3602018-03-15 02:15:50 +0800354#include <linux/logic_pio.h>
355
Thierry Reding9216efa2014-10-01 15:20:33 +0200356/*
357 * {in,out}{b,w,l}() access little endian I/O. {in,out}{b,w,l}_p() can be
358 * implemented on hardware that needs an additional delay for I/O accesses to
359 * take effect.
360 */
361
362#ifndef inb
363#define inb inb
364static inline u8 inb(unsigned long addr)
365{
366 return readb(PCI_IOBASE + addr);
367}
368#endif
369
370#ifndef inw
371#define inw inw
372static inline u16 inw(unsigned long addr)
373{
374 return readw(PCI_IOBASE + addr);
375}
376#endif
377
378#ifndef inl
379#define inl inl
380static inline u32 inl(unsigned long addr)
381{
382 return readl(PCI_IOBASE + addr);
383}
384#endif
385
386#ifndef outb
387#define outb outb
388static inline void outb(u8 value, unsigned long addr)
389{
390 writeb(value, PCI_IOBASE + addr);
391}
392#endif
393
394#ifndef outw
395#define outw outw
396static inline void outw(u16 value, unsigned long addr)
397{
398 writew(value, PCI_IOBASE + addr);
399}
400#endif
401
402#ifndef outl
403#define outl outl
404static inline void outl(u32 value, unsigned long addr)
405{
406 writel(value, PCI_IOBASE + addr);
407}
408#endif
409
410#ifndef inb_p
411#define inb_p inb_p
412static inline u8 inb_p(unsigned long addr)
413{
414 return inb(addr);
415}
416#endif
417
418#ifndef inw_p
419#define inw_p inw_p
420static inline u16 inw_p(unsigned long addr)
421{
422 return inw(addr);
423}
424#endif
425
426#ifndef inl_p
427#define inl_p inl_p
428static inline u32 inl_p(unsigned long addr)
429{
430 return inl(addr);
431}
432#endif
433
434#ifndef outb_p
435#define outb_p outb_p
436static inline void outb_p(u8 value, unsigned long addr)
437{
438 outb(value, addr);
439}
440#endif
441
442#ifndef outw_p
443#define outw_p outw_p
444static inline void outw_p(u16 value, unsigned long addr)
445{
446 outw(value, addr);
447}
448#endif
449
450#ifndef outl_p
451#define outl_p outl_p
452static inline void outl_p(u32 value, unsigned long addr)
453{
454 outl(value, addr);
455}
456#endif
457
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200458/*
459 * {in,out}s{b,w,l}{,_p}() are variants of the above that repeatedly access a
460 * single I/O port multiple times.
461 */
462
463#ifndef insb
464#define insb insb
465static inline void insb(unsigned long addr, void *buffer, unsigned int count)
466{
467 readsb(PCI_IOBASE + addr, buffer, count);
468}
469#endif
470
471#ifndef insw
472#define insw insw
473static inline void insw(unsigned long addr, void *buffer, unsigned int count)
474{
475 readsw(PCI_IOBASE + addr, buffer, count);
476}
477#endif
478
479#ifndef insl
480#define insl insl
481static inline void insl(unsigned long addr, void *buffer, unsigned int count)
482{
483 readsl(PCI_IOBASE + addr, buffer, count);
484}
485#endif
486
487#ifndef outsb
488#define outsb outsb
489static inline void outsb(unsigned long addr, const void *buffer,
490 unsigned int count)
491{
492 writesb(PCI_IOBASE + addr, buffer, count);
493}
494#endif
495
496#ifndef outsw
497#define outsw outsw
498static inline void outsw(unsigned long addr, const void *buffer,
499 unsigned int count)
500{
501 writesw(PCI_IOBASE + addr, buffer, count);
502}
503#endif
504
505#ifndef outsl
506#define outsl outsl
507static inline void outsl(unsigned long addr, const void *buffer,
508 unsigned int count)
509{
510 writesl(PCI_IOBASE + addr, buffer, count);
511}
512#endif
513
514#ifndef insb_p
515#define insb_p insb_p
516static inline void insb_p(unsigned long addr, void *buffer, unsigned int count)
517{
518 insb(addr, buffer, count);
519}
520#endif
521
522#ifndef insw_p
523#define insw_p insw_p
524static inline void insw_p(unsigned long addr, void *buffer, unsigned int count)
525{
526 insw(addr, buffer, count);
527}
528#endif
529
530#ifndef insl_p
531#define insl_p insl_p
532static inline void insl_p(unsigned long addr, void *buffer, unsigned int count)
533{
534 insl(addr, buffer, count);
535}
536#endif
537
538#ifndef outsb_p
539#define outsb_p outsb_p
540static inline void outsb_p(unsigned long addr, const void *buffer,
541 unsigned int count)
542{
543 outsb(addr, buffer, count);
544}
545#endif
546
547#ifndef outsw_p
548#define outsw_p outsw_p
549static inline void outsw_p(unsigned long addr, const void *buffer,
550 unsigned int count)
551{
552 outsw(addr, buffer, count);
553}
554#endif
555
556#ifndef outsl_p
557#define outsl_p outsl_p
558static inline void outsl_p(unsigned long addr, const void *buffer,
559 unsigned int count)
560{
561 outsl(addr, buffer, count);
562}
563#endif
564
Thierry Reding9216efa2014-10-01 15:20:33 +0200565#ifndef CONFIG_GENERIC_IOMAP
566#ifndef ioread8
567#define ioread8 ioread8
568static inline u8 ioread8(const volatile void __iomem *addr)
569{
570 return readb(addr);
571}
572#endif
573
574#ifndef ioread16
575#define ioread16 ioread16
576static inline u16 ioread16(const volatile void __iomem *addr)
577{
578 return readw(addr);
579}
580#endif
581
582#ifndef ioread32
583#define ioread32 ioread32
584static inline u32 ioread32(const volatile void __iomem *addr)
585{
586 return readl(addr);
587}
588#endif
589
Horia Geantă9e44fb12016-05-19 18:10:56 +0300590#ifdef CONFIG_64BIT
591#ifndef ioread64
592#define ioread64 ioread64
593static inline u64 ioread64(const volatile void __iomem *addr)
594{
595 return readq(addr);
596}
597#endif
598#endif /* CONFIG_64BIT */
599
Thierry Reding9216efa2014-10-01 15:20:33 +0200600#ifndef iowrite8
601#define iowrite8 iowrite8
602static inline void iowrite8(u8 value, volatile void __iomem *addr)
603{
604 writeb(value, addr);
605}
606#endif
607
608#ifndef iowrite16
609#define iowrite16 iowrite16
610static inline void iowrite16(u16 value, volatile void __iomem *addr)
611{
612 writew(value, addr);
613}
614#endif
615
616#ifndef iowrite32
617#define iowrite32 iowrite32
618static inline void iowrite32(u32 value, volatile void __iomem *addr)
619{
620 writel(value, addr);
621}
622#endif
623
Horia Geantă9e44fb12016-05-19 18:10:56 +0300624#ifdef CONFIG_64BIT
625#ifndef iowrite64
626#define iowrite64 iowrite64
627static inline void iowrite64(u64 value, volatile void __iomem *addr)
628{
629 writeq(value, addr);
630}
631#endif
632#endif /* CONFIG_64BIT */
633
Thierry Reding9216efa2014-10-01 15:20:33 +0200634#ifndef ioread16be
635#define ioread16be ioread16be
636static inline u16 ioread16be(const volatile void __iomem *addr)
637{
Horia Geantă7a1aedb2016-05-19 18:10:43 +0300638 return swab16(readw(addr));
Thierry Reding9216efa2014-10-01 15:20:33 +0200639}
640#endif
641
642#ifndef ioread32be
643#define ioread32be ioread32be
644static inline u32 ioread32be(const volatile void __iomem *addr)
645{
Horia Geantă7a1aedb2016-05-19 18:10:43 +0300646 return swab32(readl(addr));
Thierry Reding9216efa2014-10-01 15:20:33 +0200647}
648#endif
649
Horia Geantă9e44fb12016-05-19 18:10:56 +0300650#ifdef CONFIG_64BIT
651#ifndef ioread64be
652#define ioread64be ioread64be
653static inline u64 ioread64be(const volatile void __iomem *addr)
654{
655 return swab64(readq(addr));
656}
657#endif
658#endif /* CONFIG_64BIT */
659
Thierry Reding9216efa2014-10-01 15:20:33 +0200660#ifndef iowrite16be
661#define iowrite16be iowrite16be
662static inline void iowrite16be(u16 value, void volatile __iomem *addr)
663{
Horia Geantă7a1aedb2016-05-19 18:10:43 +0300664 writew(swab16(value), addr);
Thierry Reding9216efa2014-10-01 15:20:33 +0200665}
666#endif
667
668#ifndef iowrite32be
669#define iowrite32be iowrite32be
670static inline void iowrite32be(u32 value, volatile void __iomem *addr)
671{
Horia Geantă7a1aedb2016-05-19 18:10:43 +0300672 writel(swab32(value), addr);
Thierry Reding9216efa2014-10-01 15:20:33 +0200673}
674#endif
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200675
Horia Geantă9e44fb12016-05-19 18:10:56 +0300676#ifdef CONFIG_64BIT
677#ifndef iowrite64be
678#define iowrite64be iowrite64be
679static inline void iowrite64be(u64 value, volatile void __iomem *addr)
680{
681 writeq(swab64(value), addr);
682}
683#endif
684#endif /* CONFIG_64BIT */
685
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200686#ifndef ioread8_rep
687#define ioread8_rep ioread8_rep
688static inline void ioread8_rep(const volatile void __iomem *addr, void *buffer,
689 unsigned int count)
690{
691 readsb(addr, buffer, count);
692}
693#endif
694
695#ifndef ioread16_rep
696#define ioread16_rep ioread16_rep
697static inline void ioread16_rep(const volatile void __iomem *addr,
698 void *buffer, unsigned int count)
699{
700 readsw(addr, buffer, count);
701}
702#endif
703
704#ifndef ioread32_rep
705#define ioread32_rep ioread32_rep
706static inline void ioread32_rep(const volatile void __iomem *addr,
707 void *buffer, unsigned int count)
708{
709 readsl(addr, buffer, count);
710}
711#endif
712
Horia Geantă9e44fb12016-05-19 18:10:56 +0300713#ifdef CONFIG_64BIT
714#ifndef ioread64_rep
715#define ioread64_rep ioread64_rep
716static inline void ioread64_rep(const volatile void __iomem *addr,
717 void *buffer, unsigned int count)
718{
719 readsq(addr, buffer, count);
720}
721#endif
722#endif /* CONFIG_64BIT */
723
Thierry Reding9ab3a7a2014-07-04 13:07:57 +0200724#ifndef iowrite8_rep
725#define iowrite8_rep iowrite8_rep
726static inline void iowrite8_rep(volatile void __iomem *addr,
727 const void *buffer,
728 unsigned int count)
729{
730 writesb(addr, buffer, count);
731}
732#endif
733
734#ifndef iowrite16_rep
735#define iowrite16_rep iowrite16_rep
736static inline void iowrite16_rep(volatile void __iomem *addr,
737 const void *buffer,
738 unsigned int count)
739{
740 writesw(addr, buffer, count);
741}
742#endif
743
744#ifndef iowrite32_rep
745#define iowrite32_rep iowrite32_rep
746static inline void iowrite32_rep(volatile void __iomem *addr,
747 const void *buffer,
748 unsigned int count)
749{
750 writesl(addr, buffer, count);
751}
752#endif
Horia Geantă9e44fb12016-05-19 18:10:56 +0300753
754#ifdef CONFIG_64BIT
755#ifndef iowrite64_rep
756#define iowrite64_rep iowrite64_rep
757static inline void iowrite64_rep(volatile void __iomem *addr,
758 const void *buffer,
759 unsigned int count)
760{
761 writesq(addr, buffer, count);
762}
763#endif
764#endif /* CONFIG_64BIT */
Thierry Reding9216efa2014-10-01 15:20:33 +0200765#endif /* CONFIG_GENERIC_IOMAP */
766
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000767#ifdef __KERNEL__
768
769#include <linux/vmalloc.h>
Thierry Reding9216efa2014-10-01 15:20:33 +0200770#define __io_virt(x) ((void __force *)(x))
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000771
772#ifndef CONFIG_GENERIC_IOMAP
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000773struct pci_dev;
Jan Glaubercd248342012-11-29 12:50:30 +0100774extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max);
775
776#ifndef pci_iounmap
Thierry Reding9216efa2014-10-01 15:20:33 +0200777#define pci_iounmap pci_iounmap
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000778static inline void pci_iounmap(struct pci_dev *dev, void __iomem *p)
779{
780}
Jan Glaubercd248342012-11-29 12:50:30 +0100781#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000782#endif /* CONFIG_GENERIC_IOMAP */
783
784/*
785 * Change virtual addresses to physical addresses and vv.
786 * These are pretty trivial
787 */
Jan Glaubercd248342012-11-29 12:50:30 +0100788#ifndef virt_to_phys
Thierry Reding9216efa2014-10-01 15:20:33 +0200789#define virt_to_phys virt_to_phys
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000790static inline unsigned long virt_to_phys(volatile void *address)
791{
792 return __pa((unsigned long)address);
793}
Thierry Reding9216efa2014-10-01 15:20:33 +0200794#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000795
Thierry Reding9216efa2014-10-01 15:20:33 +0200796#ifndef phys_to_virt
797#define phys_to_virt phys_to_virt
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000798static inline void *phys_to_virt(unsigned long address)
799{
800 return __va(address);
801}
Jan Glaubercd248342012-11-29 12:50:30 +0100802#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000803
Luis R. Rodriguez8c7ea502015-07-09 17:28:16 -0700804/**
805 * DOC: ioremap() and ioremap_*() variants
806 *
807 * If you have an IOMMU your architecture is expected to have both ioremap()
808 * and iounmap() implemented otherwise the asm-generic helpers will provide a
809 * direct mapping.
810 *
811 * There are ioremap_*() call variants, if you have no IOMMU we naturally will
812 * default to direct mapping for all of them, you can override these defaults.
813 * If you have an IOMMU you are highly encouraged to provide your own
814 * ioremap variant implementation as there currently is no safe architecture
815 * agnostic default. To avoid possible improper behaviour default asm-generic
816 * ioremap_*() variants all return NULL when an IOMMU is available. If you've
817 * defined your own ioremap_*() variant you must then declare your own
818 * ioremap_*() variant as defined to itself to avoid the default NULL return.
819 */
820
821#ifdef CONFIG_MMU
822
823#ifndef ioremap_uc
824#define ioremap_uc ioremap_uc
825static inline void __iomem *ioremap_uc(phys_addr_t offset, size_t size)
826{
827 return NULL;
828}
829#endif
830
831#else /* !CONFIG_MMU */
832
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000833/*
834 * Change "struct page" to physical address.
Jonas Bonnf1ecc692011-07-02 17:17:35 +0200835 *
836 * This implementation is for the no-MMU case only... if you have an MMU
837 * you'll need to provide your own definitions.
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000838 */
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000839
Thierry Reding9216efa2014-10-01 15:20:33 +0200840#ifndef ioremap
841#define ioremap ioremap
842static inline void __iomem *ioremap(phys_addr_t offset, size_t size)
843{
844 return (void __iomem *)(unsigned long)offset;
845}
846#endif
847
848#ifndef __ioremap
849#define __ioremap __ioremap
850static inline void __iomem *__ioremap(phys_addr_t offset, size_t size,
851 unsigned long flags)
852{
853 return ioremap(offset, size);
854}
855#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000856
857#ifndef ioremap_nocache
Thierry Reding9216efa2014-10-01 15:20:33 +0200858#define ioremap_nocache ioremap_nocache
859static inline void __iomem *ioremap_nocache(phys_addr_t offset, size_t size)
860{
861 return ioremap(offset, size);
862}
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000863#endif
864
Luis R. Rodrigueze4b6be332015-05-11 10:15:53 +0200865#ifndef ioremap_uc
866#define ioremap_uc ioremap_uc
867static inline void __iomem *ioremap_uc(phys_addr_t offset, size_t size)
868{
869 return ioremap_nocache(offset, size);
870}
871#endif
872
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000873#ifndef ioremap_wc
Thierry Reding9216efa2014-10-01 15:20:33 +0200874#define ioremap_wc ioremap_wc
875static inline void __iomem *ioremap_wc(phys_addr_t offset, size_t size)
876{
877 return ioremap_nocache(offset, size);
878}
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000879#endif
880
Toshi Kanid8382702015-06-04 18:55:15 +0200881#ifndef ioremap_wt
882#define ioremap_wt ioremap_wt
883static inline void __iomem *ioremap_wt(phys_addr_t offset, size_t size)
884{
885 return ioremap_nocache(offset, size);
886}
887#endif
888
Thierry Reding9216efa2014-10-01 15:20:33 +0200889#ifndef iounmap
890#define iounmap iounmap
Toshi Kanid8382702015-06-04 18:55:15 +0200891
Mark Saltere66d3c42011-10-04 09:25:56 -0400892static inline void iounmap(void __iomem *addr)
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000893{
894}
Thierry Reding9216efa2014-10-01 15:20:33 +0200895#endif
Jonas Bonnf1ecc692011-07-02 17:17:35 +0200896#endif /* CONFIG_MMU */
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000897
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700898#ifdef CONFIG_HAS_IOPORT_MAP
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000899#ifndef CONFIG_GENERIC_IOMAP
Thierry Reding9216efa2014-10-01 15:20:33 +0200900#ifndef ioport_map
901#define ioport_map ioport_map
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000902static inline void __iomem *ioport_map(unsigned long port, unsigned int nr)
903{
Liviu Dudau112eeaa2014-09-29 15:29:20 +0100904 return PCI_IOBASE + (port & IO_SPACE_LIMIT);
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000905}
Thierry Reding9216efa2014-10-01 15:20:33 +0200906#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000907
Thierry Reding9216efa2014-10-01 15:20:33 +0200908#ifndef ioport_unmap
909#define ioport_unmap ioport_unmap
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000910static inline void ioport_unmap(void __iomem *p)
911{
912}
Thierry Reding9216efa2014-10-01 15:20:33 +0200913#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000914#else /* CONFIG_GENERIC_IOMAP */
915extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
916extern void ioport_unmap(void __iomem *p);
917#endif /* CONFIG_GENERIC_IOMAP */
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700918#endif /* CONFIG_HAS_IOPORT_MAP */
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000919
Andy Shevchenkoeabc2a72017-06-30 20:09:33 +0300920/*
921 * Convert a virtual cached pointer to an uncached pointer
922 */
Michael Holzheu576ebd72013-05-21 16:08:22 +0200923#ifndef xlate_dev_kmem_ptr
Thierry Reding9216efa2014-10-01 15:20:33 +0200924#define xlate_dev_kmem_ptr xlate_dev_kmem_ptr
925static inline void *xlate_dev_kmem_ptr(void *addr)
926{
927 return addr;
928}
Michael Holzheu576ebd72013-05-21 16:08:22 +0200929#endif
Thierry Reding9216efa2014-10-01 15:20:33 +0200930
Michael Holzheu576ebd72013-05-21 16:08:22 +0200931#ifndef xlate_dev_mem_ptr
Thierry Reding9216efa2014-10-01 15:20:33 +0200932#define xlate_dev_mem_ptr xlate_dev_mem_ptr
933static inline void *xlate_dev_mem_ptr(phys_addr_t addr)
934{
935 return __va(addr);
936}
937#endif
938
939#ifndef unxlate_dev_mem_ptr
940#define unxlate_dev_mem_ptr unxlate_dev_mem_ptr
941static inline void unxlate_dev_mem_ptr(phys_addr_t phys, void *addr)
942{
943}
Michael Holzheu576ebd72013-05-21 16:08:22 +0200944#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000945
James Hoganc93d0312012-11-23 16:13:05 +0000946#ifdef CONFIG_VIRT_TO_BUS
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000947#ifndef virt_to_bus
Thierry Reding9216efa2014-10-01 15:20:33 +0200948static inline unsigned long virt_to_bus(void *address)
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000949{
Thierry Reding9216efa2014-10-01 15:20:33 +0200950 return (unsigned long)address;
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000951}
952
953static inline void *bus_to_virt(unsigned long address)
954{
Thierry Reding9216efa2014-10-01 15:20:33 +0200955 return (void *)address;
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000956}
957#endif
James Hoganc93d0312012-11-23 16:13:05 +0000958#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +0000959
Jan Glaubercd248342012-11-29 12:50:30 +0100960#ifndef memset_io
Thierry Reding9216efa2014-10-01 15:20:33 +0200961#define memset_io memset_io
Andy Shevchenkoc2327da2017-06-30 20:09:32 +0300962/**
963 * memset_io Set a range of I/O memory to a constant value
964 * @addr: The beginning of the I/O-memory range to set
965 * @val: The value to set the memory to
966 * @count: The number of bytes to set
967 *
968 * Set a range of I/O memory to a given value.
969 */
Thierry Reding9216efa2014-10-01 15:20:33 +0200970static inline void memset_io(volatile void __iomem *addr, int value,
971 size_t size)
972{
973 memset(__io_virt(addr), value, size);
974}
Jan Glaubercd248342012-11-29 12:50:30 +0100975#endif
976
977#ifndef memcpy_fromio
Thierry Reding9216efa2014-10-01 15:20:33 +0200978#define memcpy_fromio memcpy_fromio
Andy Shevchenkoc2327da2017-06-30 20:09:32 +0300979/**
980 * memcpy_fromio Copy a block of data from I/O memory
981 * @dst: The (RAM) destination for the copy
982 * @src: The (I/O memory) source for the data
983 * @count: The number of bytes to copy
984 *
985 * Copy a block of data from I/O memory.
986 */
Thierry Reding9216efa2014-10-01 15:20:33 +0200987static inline void memcpy_fromio(void *buffer,
988 const volatile void __iomem *addr,
989 size_t size)
990{
991 memcpy(buffer, __io_virt(addr), size);
992}
Jan Glaubercd248342012-11-29 12:50:30 +0100993#endif
Thierry Reding9216efa2014-10-01 15:20:33 +0200994
Jan Glaubercd248342012-11-29 12:50:30 +0100995#ifndef memcpy_toio
Thierry Reding9216efa2014-10-01 15:20:33 +0200996#define memcpy_toio memcpy_toio
Andy Shevchenkoc2327da2017-06-30 20:09:32 +0300997/**
998 * memcpy_toio Copy a block of data into I/O memory
999 * @dst: The (I/O memory) destination for the copy
1000 * @src: The (RAM) source for the data
1001 * @count: The number of bytes to copy
1002 *
1003 * Copy a block of data to I/O memory.
1004 */
Thierry Reding9216efa2014-10-01 15:20:33 +02001005static inline void memcpy_toio(volatile void __iomem *addr, const void *buffer,
1006 size_t size)
1007{
1008 memcpy(__io_virt(addr), buffer, size);
1009}
Jan Glaubercd248342012-11-29 12:50:30 +01001010#endif
Arnd Bergmann3f7e2122009-05-13 22:56:35 +00001011
1012#endif /* __KERNEL__ */
1013
1014#endif /* __ASM_GENERIC_IO_H */