blob: 105659d7ef79b2204b58f43e71d0a28da4b17d84 [file] [log] [blame]
Parav Panditfe2caef2012-03-21 04:09:06 +05301/*******************************************************************
2 * This file is part of the Emulex RoCE Device Driver for *
3 * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
4 * Copyright (C) 2008-2012 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *
20 * Contact Information:
21 * linux-drivers@emulex.com
22 *
23 * Emulex
24 * 3333 Susan Street
25 * Costa Mesa, CA 92626
26 *******************************************************************/
27
28#include <linux/sched.h>
29#include <linux/interrupt.h>
30#include <linux/log2.h>
31#include <linux/dma-mapping.h>
32
33#include <rdma/ib_verbs.h>
34#include <rdma/ib_user_verbs.h>
Parav Panditfe2caef2012-03-21 04:09:06 +053035
36#include "ocrdma.h"
37#include "ocrdma_hw.h"
38#include "ocrdma_verbs.h"
39#include "ocrdma_ah.h"
40
41enum mbx_status {
42 OCRDMA_MBX_STATUS_FAILED = 1,
43 OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
44 OCRDMA_MBX_STATUS_OOR = 100,
45 OCRDMA_MBX_STATUS_INVALID_PD = 101,
46 OCRDMA_MBX_STATUS_PD_INUSE = 102,
47 OCRDMA_MBX_STATUS_INVALID_CQ = 103,
48 OCRDMA_MBX_STATUS_INVALID_QP = 104,
49 OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
50 OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
51 OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
52 OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
53 OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
54 OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
55 OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
56 OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
57 OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
58 OCRDMA_MBX_STATUS_MW_BOUND = 114,
59 OCRDMA_MBX_STATUS_INVALID_VA = 115,
60 OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
61 OCRDMA_MBX_STATUS_INVALID_FBO = 117,
62 OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
63 OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
64 OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
65 OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
66 OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
67 OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
68 OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
69 OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
70 OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
71 OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
72 OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
73 OCRDMA_MBX_STATUS_QP_BOUND = 130,
74 OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
75 OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
76 OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
77 OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
78 OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
79 OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
80};
81
82enum additional_status {
83 OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
84};
85
86enum cqe_status {
87 OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
88 OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
89 OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
90 OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
91 OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
92};
93
94static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
95{
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +053096 return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
Parav Panditfe2caef2012-03-21 04:09:06 +053097}
98
99static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
100{
101 eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
102}
103
104static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
105{
106 struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530107 (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
Parav Panditfe2caef2012-03-21 04:09:06 +0530108
109 if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
110 return NULL;
111 return cqe;
112}
113
114static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
115{
116 dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
117}
118
119static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
120{
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530121 return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
Parav Panditfe2caef2012-03-21 04:09:06 +0530122}
123
124static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
125{
126 dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
Parav Panditfe2caef2012-03-21 04:09:06 +0530127}
128
129static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
130{
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530131 return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
Parav Panditfe2caef2012-03-21 04:09:06 +0530132}
133
134enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
135{
136 switch (qps) {
137 case OCRDMA_QPS_RST:
138 return IB_QPS_RESET;
139 case OCRDMA_QPS_INIT:
140 return IB_QPS_INIT;
141 case OCRDMA_QPS_RTR:
142 return IB_QPS_RTR;
143 case OCRDMA_QPS_RTS:
144 return IB_QPS_RTS;
145 case OCRDMA_QPS_SQD:
146 case OCRDMA_QPS_SQ_DRAINING:
147 return IB_QPS_SQD;
148 case OCRDMA_QPS_SQE:
149 return IB_QPS_SQE;
150 case OCRDMA_QPS_ERR:
151 return IB_QPS_ERR;
Joe Perches2b50176d2013-10-08 16:07:22 -0700152 }
Parav Panditfe2caef2012-03-21 04:09:06 +0530153 return IB_QPS_ERR;
154}
155
Roland Dreierabe3afa2012-04-16 11:36:29 -0700156static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
Parav Panditfe2caef2012-03-21 04:09:06 +0530157{
158 switch (qps) {
159 case IB_QPS_RESET:
160 return OCRDMA_QPS_RST;
161 case IB_QPS_INIT:
162 return OCRDMA_QPS_INIT;
163 case IB_QPS_RTR:
164 return OCRDMA_QPS_RTR;
165 case IB_QPS_RTS:
166 return OCRDMA_QPS_RTS;
167 case IB_QPS_SQD:
168 return OCRDMA_QPS_SQD;
169 case IB_QPS_SQE:
170 return OCRDMA_QPS_SQE;
171 case IB_QPS_ERR:
172 return OCRDMA_QPS_ERR;
Joe Perches2b50176d2013-10-08 16:07:22 -0700173 }
Parav Panditfe2caef2012-03-21 04:09:06 +0530174 return OCRDMA_QPS_ERR;
175}
176
177static int ocrdma_get_mbx_errno(u32 status)
178{
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530179 int err_num;
Parav Panditfe2caef2012-03-21 04:09:06 +0530180 u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
181 OCRDMA_MBX_RSP_STATUS_SHIFT;
182 u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
183 OCRDMA_MBX_RSP_ASTATUS_SHIFT;
184
185 switch (mbox_status) {
186 case OCRDMA_MBX_STATUS_OOR:
187 case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
188 err_num = -EAGAIN;
189 break;
190
191 case OCRDMA_MBX_STATUS_INVALID_PD:
192 case OCRDMA_MBX_STATUS_INVALID_CQ:
193 case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
194 case OCRDMA_MBX_STATUS_INVALID_QP:
195 case OCRDMA_MBX_STATUS_INVALID_CHANGE:
196 case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
197 case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
198 case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
199 case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
200 case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
201 case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
202 case OCRDMA_MBX_STATUS_INVALID_LKEY:
203 case OCRDMA_MBX_STATUS_INVALID_VA:
204 case OCRDMA_MBX_STATUS_INVALID_LENGTH:
205 case OCRDMA_MBX_STATUS_INVALID_FBO:
206 case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
207 case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
208 case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
209 case OCRDMA_MBX_STATUS_SRQ_ERROR:
210 case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
211 err_num = -EINVAL;
212 break;
213
214 case OCRDMA_MBX_STATUS_PD_INUSE:
215 case OCRDMA_MBX_STATUS_QP_BOUND:
216 case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
217 case OCRDMA_MBX_STATUS_MW_BOUND:
218 err_num = -EBUSY;
219 break;
220
221 case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
222 case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
223 case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
224 case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
225 case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
226 case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
227 case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
228 case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
229 case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
230 err_num = -ENOBUFS;
231 break;
232
233 case OCRDMA_MBX_STATUS_FAILED:
234 switch (add_status) {
235 case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
236 err_num = -EAGAIN;
237 break;
238 }
239 default:
240 err_num = -EFAULT;
241 }
242 return err_num;
243}
244
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530245char *port_speed_string(struct ocrdma_dev *dev)
246{
247 char *str = "";
248 u16 speeds_supported;
249
250 speeds_supported = dev->phy.fixed_speeds_supported |
251 dev->phy.auto_speeds_supported;
252 if (speeds_supported & OCRDMA_PHY_SPEED_40GBPS)
253 str = "40Gbps ";
254 else if (speeds_supported & OCRDMA_PHY_SPEED_10GBPS)
255 str = "10Gbps ";
256 else if (speeds_supported & OCRDMA_PHY_SPEED_1GBPS)
257 str = "1Gbps ";
258
259 return str;
260}
261
Parav Panditfe2caef2012-03-21 04:09:06 +0530262static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
263{
264 int err_num = -EINVAL;
265
266 switch (cqe_status) {
267 case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
268 err_num = -EPERM;
269 break;
270 case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
271 err_num = -EINVAL;
272 break;
273 case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
274 case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530275 err_num = -EINVAL;
Parav Panditfe2caef2012-03-21 04:09:06 +0530276 break;
277 case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
Naresh Gottumukkala43a6b402013-08-26 15:27:38 +0530278 default:
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530279 err_num = -EINVAL;
Parav Panditfe2caef2012-03-21 04:09:06 +0530280 break;
281 }
282 return err_num;
283}
284
285void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
286 bool solicited, u16 cqe_popped)
287{
288 u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
289
290 val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
291 OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
292
293 if (armed)
294 val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
295 if (solicited)
296 val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
297 val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
298 iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
299}
300
301static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
302{
303 u32 val = 0;
304
305 val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
306 val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
307 iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
308}
309
310static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
311 bool arm, bool clear_int, u16 num_eqe)
312{
313 u32 val = 0;
314
315 val |= eq_id & OCRDMA_EQ_ID_MASK;
316 val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
317 if (arm)
318 val |= (1 << OCRDMA_REARM_SHIFT);
319 if (clear_int)
320 val |= (1 << OCRDMA_EQ_CLR_SHIFT);
321 val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
322 val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
323 iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
324}
325
326static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
327 u8 opcode, u8 subsys, u32 cmd_len)
328{
329 cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
330 cmd_hdr->timeout = 20; /* seconds */
331 cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
332}
333
334static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
335{
336 struct ocrdma_mqe *mqe;
337
338 mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
339 if (!mqe)
340 return NULL;
341 mqe->hdr.spcl_sge_cnt_emb |=
342 (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
343 OCRDMA_MQE_HDR_EMB_MASK;
344 mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
345
346 ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
347 mqe->hdr.pyld_len);
348 return mqe;
349}
350
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530351static void *ocrdma_alloc_mqe(void)
352{
353 return kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
354}
355
Parav Panditfe2caef2012-03-21 04:09:06 +0530356static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
357{
358 dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
359}
360
361static int ocrdma_alloc_q(struct ocrdma_dev *dev,
362 struct ocrdma_queue_info *q, u16 len, u16 entry_size)
363{
364 memset(q, 0, sizeof(*q));
365 q->len = len;
366 q->entry_size = entry_size;
367 q->size = len * entry_size;
368 q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
369 &q->dma, GFP_KERNEL);
370 if (!q->va)
371 return -ENOMEM;
372 memset(q->va, 0, q->size);
373 return 0;
374}
375
376static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
377 dma_addr_t host_pa, int hw_page_size)
378{
379 int i;
380
381 for (i = 0; i < cnt; i++) {
382 q_pa[i].lo = (u32) (host_pa & 0xffffffff);
383 q_pa[i].hi = (u32) upper_32_bits(host_pa);
384 host_pa += hw_page_size;
385 }
386}
387
Devesh Sharmafad51b72014-02-04 11:57:10 +0530388static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev,
389 struct ocrdma_queue_info *q, int queue_type)
Parav Panditfe2caef2012-03-21 04:09:06 +0530390{
391 u8 opcode = 0;
392 int status;
393 struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
394
395 switch (queue_type) {
396 case QTYPE_MCCQ:
397 opcode = OCRDMA_CMD_DELETE_MQ;
398 break;
399 case QTYPE_CQ:
400 opcode = OCRDMA_CMD_DELETE_CQ;
401 break;
402 case QTYPE_EQ:
403 opcode = OCRDMA_CMD_DELETE_EQ;
404 break;
405 default:
406 BUG();
407 }
408 memset(cmd, 0, sizeof(*cmd));
409 ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
410 cmd->id = q->id;
411
412 status = be_roce_mcc_cmd(dev->nic_info.netdev,
413 cmd, sizeof(*cmd), NULL, NULL);
414 if (!status)
415 q->created = false;
416 return status;
417}
418
419static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
420{
421 int status;
422 struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
423 struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
424
425 memset(cmd, 0, sizeof(*cmd));
426 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
427 sizeof(*cmd));
Parav Panditfe2caef2012-03-21 04:09:06 +0530428
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +0530429 cmd->req.rsvd_version = 2;
Parav Panditfe2caef2012-03-21 04:09:06 +0530430 cmd->num_pages = 4;
431 cmd->valid = OCRDMA_CREATE_EQ_VALID;
432 cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
433
434 ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
435 PAGE_SIZE_4K);
436 status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
437 NULL);
438 if (!status) {
439 eq->q.id = rsp->vector_eqid & 0xffff;
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +0530440 eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
Parav Panditfe2caef2012-03-21 04:09:06 +0530441 eq->q.created = true;
442 }
443 return status;
444}
445
446static int ocrdma_create_eq(struct ocrdma_dev *dev,
447 struct ocrdma_eq *eq, u16 q_len)
448{
449 int status;
450
451 status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
452 sizeof(struct ocrdma_eqe));
453 if (status)
454 return status;
455
456 status = ocrdma_mbx_create_eq(dev, eq);
457 if (status)
458 goto mbx_err;
459 eq->dev = dev;
460 ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
461
462 return 0;
463mbx_err:
464 ocrdma_free_q(dev, &eq->q);
465 return status;
466}
467
Devesh Sharmaea617622014-02-04 11:56:54 +0530468int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
Parav Panditfe2caef2012-03-21 04:09:06 +0530469{
470 int irq;
471
472 if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
473 irq = dev->nic_info.pdev->irq;
474 else
475 irq = dev->nic_info.msix.vector_list[eq->vector];
476 return irq;
477}
478
479static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
480{
481 if (eq->q.created) {
482 ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
Parav Panditfe2caef2012-03-21 04:09:06 +0530483 ocrdma_free_q(dev, &eq->q);
484 }
485}
486
487static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
488{
489 int irq;
490
491 /* disarm EQ so that interrupts are not generated
492 * during freeing and EQ delete is in progress.
493 */
494 ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
495
496 irq = ocrdma_get_irq(dev, eq);
497 free_irq(irq, eq);
498 _ocrdma_destroy_eq(dev, eq);
499}
500
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +0530501static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
Parav Panditfe2caef2012-03-21 04:09:06 +0530502{
503 int i;
504
Parav Panditfe2caef2012-03-21 04:09:06 +0530505 for (i = 0; i < dev->eq_cnt; i++)
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +0530506 ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
Parav Panditfe2caef2012-03-21 04:09:06 +0530507}
508
Roland Dreierabe3afa2012-04-16 11:36:29 -0700509static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
510 struct ocrdma_queue_info *cq,
511 struct ocrdma_queue_info *eq)
Parav Panditfe2caef2012-03-21 04:09:06 +0530512{
513 struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
514 struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
515 int status;
516
517 memset(cmd, 0, sizeof(*cmd));
518 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
519 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
520
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +0530521 cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
522 cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
523 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
524 cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
Parav Panditfe2caef2012-03-21 04:09:06 +0530525
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +0530526 cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
527 cmd->eqn = eq->id;
528 cmd->cqe_count = cq->size / sizeof(struct ocrdma_mcqe);
529
530 ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
Parav Panditfe2caef2012-03-21 04:09:06 +0530531 cq->dma, PAGE_SIZE_4K);
532 status = be_roce_mcc_cmd(dev->nic_info.netdev,
533 cmd, sizeof(*cmd), NULL, NULL);
534 if (!status) {
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +0530535 cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
Parav Panditfe2caef2012-03-21 04:09:06 +0530536 cq->created = true;
537 }
538 return status;
539}
540
541static u32 ocrdma_encoded_q_len(int q_len)
542{
543 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
544
545 if (len_encoded == 16)
546 len_encoded = 0;
547 return len_encoded;
548}
549
550static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
551 struct ocrdma_queue_info *mq,
552 struct ocrdma_queue_info *cq)
553{
554 int num_pages, status;
555 struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
556 struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
557 struct ocrdma_pa *pa;
558
559 memset(cmd, 0, sizeof(*cmd));
560 num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
561
Naresh Gottumukkalab1d58b92013-06-10 04:42:38 +0000562 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
563 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
564 cmd->req.rsvd_version = 1;
565 cmd->cqid_pages = num_pages;
566 cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
567 cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530568
569 cmd->async_event_bitmap = Bit(OCRDMA_ASYNC_GRP5_EVE_CODE);
570 cmd->async_event_bitmap |= Bit(OCRDMA_ASYNC_RDMA_EVE_CODE);
571
Naresh Gottumukkalab1d58b92013-06-10 04:42:38 +0000572 cmd->async_cqid_ringsize = cq->id;
573 cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
574 OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
575 cmd->valid = OCRDMA_CREATE_MQ_VALID;
576 pa = &cmd->pa[0];
577
Parav Panditfe2caef2012-03-21 04:09:06 +0530578 ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
579 status = be_roce_mcc_cmd(dev->nic_info.netdev,
580 cmd, sizeof(*cmd), NULL, NULL);
581 if (!status) {
582 mq->id = rsp->id;
583 mq->created = true;
584 }
585 return status;
586}
587
588static int ocrdma_create_mq(struct ocrdma_dev *dev)
589{
590 int status;
591
592 /* Alloc completion queue for Mailbox queue */
593 status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
594 sizeof(struct ocrdma_mcqe));
595 if (status)
596 goto alloc_err;
597
Devesh Sharmaea617622014-02-04 11:56:54 +0530598 dev->eq_tbl[0].cq_cnt++;
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +0530599 status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
Parav Panditfe2caef2012-03-21 04:09:06 +0530600 if (status)
601 goto mbx_cq_free;
602
603 memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
604 init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
605 mutex_init(&dev->mqe_ctx.lock);
606
607 /* Alloc Mailbox queue */
608 status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
609 sizeof(struct ocrdma_mqe));
610 if (status)
611 goto mbx_cq_destroy;
612 status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
613 if (status)
614 goto mbx_q_free;
615 ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
616 return 0;
617
618mbx_q_free:
619 ocrdma_free_q(dev, &dev->mq.sq);
620mbx_cq_destroy:
621 ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
622mbx_cq_free:
623 ocrdma_free_q(dev, &dev->mq.cq);
624alloc_err:
625 return status;
626}
627
628static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
629{
630 struct ocrdma_queue_info *mbxq, *cq;
631
632 /* mqe_ctx lock synchronizes with any other pending cmds. */
633 mutex_lock(&dev->mqe_ctx.lock);
634 mbxq = &dev->mq.sq;
635 if (mbxq->created) {
636 ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
637 ocrdma_free_q(dev, mbxq);
638 }
639 mutex_unlock(&dev->mqe_ctx.lock);
640
641 cq = &dev->mq.cq;
642 if (cq->created) {
643 ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
644 ocrdma_free_q(dev, cq);
645 }
646}
647
648static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
649 struct ocrdma_qp *qp)
650{
651 enum ib_qp_state new_ib_qps = IB_QPS_ERR;
652 enum ib_qp_state old_ib_qps;
653
654 if (qp == NULL)
655 BUG();
Naresh Gottumukkala057729c2013-08-07 12:52:35 +0530656 ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
Parav Panditfe2caef2012-03-21 04:09:06 +0530657}
658
659static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
660 struct ocrdma_ae_mcqe *cqe)
661{
662 struct ocrdma_qp *qp = NULL;
663 struct ocrdma_cq *cq = NULL;
Selvin Xavier12280562014-02-04 11:57:05 +0530664 struct ib_event ib_evt = { 0 };
Parav Panditfe2caef2012-03-21 04:09:06 +0530665 int cq_event = 0;
666 int qp_event = 1;
667 int srq_event = 0;
668 int dev_event = 0;
669 int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
670 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
671
672 if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
673 qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
674 if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
675 cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
676
Roland Dreiere9db2952012-04-16 12:13:24 -0700677 ib_evt.device = &dev->ibdev;
678
Parav Panditfe2caef2012-03-21 04:09:06 +0530679 switch (type) {
680 case OCRDMA_CQ_ERROR:
681 ib_evt.element.cq = &cq->ibcq;
682 ib_evt.event = IB_EVENT_CQ_ERR;
683 cq_event = 1;
684 qp_event = 0;
685 break;
686 case OCRDMA_CQ_OVERRUN_ERROR:
687 ib_evt.element.cq = &cq->ibcq;
688 ib_evt.event = IB_EVENT_CQ_ERR;
Selvin Xavier12280562014-02-04 11:57:05 +0530689 cq_event = 1;
690 qp_event = 0;
Parav Panditfe2caef2012-03-21 04:09:06 +0530691 break;
692 case OCRDMA_CQ_QPCAT_ERROR:
693 ib_evt.element.qp = &qp->ibqp;
694 ib_evt.event = IB_EVENT_QP_FATAL;
695 ocrdma_process_qpcat_error(dev, qp);
696 break;
697 case OCRDMA_QP_ACCESS_ERROR:
698 ib_evt.element.qp = &qp->ibqp;
699 ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
700 break;
701 case OCRDMA_QP_COMM_EST_EVENT:
702 ib_evt.element.qp = &qp->ibqp;
703 ib_evt.event = IB_EVENT_COMM_EST;
704 break;
705 case OCRDMA_SQ_DRAINED_EVENT:
706 ib_evt.element.qp = &qp->ibqp;
707 ib_evt.event = IB_EVENT_SQ_DRAINED;
708 break;
709 case OCRDMA_DEVICE_FATAL_EVENT:
710 ib_evt.element.port_num = 1;
711 ib_evt.event = IB_EVENT_DEVICE_FATAL;
712 qp_event = 0;
713 dev_event = 1;
714 break;
715 case OCRDMA_SRQCAT_ERROR:
716 ib_evt.element.srq = &qp->srq->ibsrq;
717 ib_evt.event = IB_EVENT_SRQ_ERR;
718 srq_event = 1;
719 qp_event = 0;
720 break;
721 case OCRDMA_SRQ_LIMIT_EVENT:
722 ib_evt.element.srq = &qp->srq->ibsrq;
Parav Pandit804eaf22012-05-23 21:11:17 +0530723 ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
Parav Panditfe2caef2012-03-21 04:09:06 +0530724 srq_event = 1;
725 qp_event = 0;
726 break;
727 case OCRDMA_QP_LAST_WQE_EVENT:
728 ib_evt.element.qp = &qp->ibqp;
729 ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
730 break;
731 default:
732 cq_event = 0;
733 qp_event = 0;
734 srq_event = 0;
735 dev_event = 0;
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +0000736 pr_err("%s() unknown type=0x%x\n", __func__, type);
Parav Panditfe2caef2012-03-21 04:09:06 +0530737 break;
738 }
739
740 if (qp_event) {
741 if (qp->ibqp.event_handler)
742 qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
743 } else if (cq_event) {
744 if (cq->ibcq.event_handler)
745 cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
746 } else if (srq_event) {
747 if (qp->srq->ibsrq.event_handler)
748 qp->srq->ibsrq.event_handler(&ib_evt,
749 qp->srq->ibsrq.
750 srq_context);
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530751 } else if (dev_event) {
Selvin Xavier12280562014-02-04 11:57:05 +0530752 pr_err("%s: Fatal event received\n", dev->ibdev.name);
Parav Panditfe2caef2012-03-21 04:09:06 +0530753 ib_dispatch_event(&ib_evt);
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530754 }
Parav Panditfe2caef2012-03-21 04:09:06 +0530755
756}
757
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530758static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
759 struct ocrdma_ae_mcqe *cqe)
760{
761 struct ocrdma_ae_pvid_mcqe *evt;
762 int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
763 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
764
765 switch (type) {
766 case OCRDMA_ASYNC_EVENT_PVID_STATE:
767 evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
768 if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
769 OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
770 dev->pvid = ((evt->tag_enabled &
771 OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
772 OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
773 break;
Selvin Xavier31dbdd92014-06-10 19:32:13 +0530774
775 case OCRDMA_ASYNC_EVENT_COS_VALUE:
776 atomic_set(&dev->update_sl, 1);
777 break;
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530778 default:
779 /* Not interested evts. */
780 break;
781 }
782}
783
Parav Panditfe2caef2012-03-21 04:09:06 +0530784static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
785{
786 /* async CQE processing */
787 struct ocrdma_ae_mcqe *cqe = ae_cqe;
788 u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
789 OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
790
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530791 if (evt_code == OCRDMA_ASYNC_RDMA_EVE_CODE)
Parav Panditfe2caef2012-03-21 04:09:06 +0530792 ocrdma_dispatch_ibevent(dev, cqe);
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530793 else if (evt_code == OCRDMA_ASYNC_GRP5_EVE_CODE)
794 ocrdma_process_grp5_aync(dev, cqe);
Parav Panditfe2caef2012-03-21 04:09:06 +0530795 else
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +0000796 pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
797 dev->id, evt_code);
Parav Panditfe2caef2012-03-21 04:09:06 +0530798}
799
800static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
801{
802 if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
803 dev->mqe_ctx.cqe_status = (cqe->status &
804 OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
805 dev->mqe_ctx.ext_status =
806 (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
807 >> OCRDMA_MCQE_ESTATUS_SHIFT;
808 dev->mqe_ctx.cmd_done = true;
809 wake_up(&dev->mqe_ctx.cmd_wait);
810 } else
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +0000811 pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
812 __func__, cqe->tag_lo, dev->mqe_ctx.tag);
Parav Panditfe2caef2012-03-21 04:09:06 +0530813}
814
815static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
816{
817 u16 cqe_popped = 0;
818 struct ocrdma_mcqe *cqe;
819
820 while (1) {
821 cqe = ocrdma_get_mcqe(dev);
822 if (cqe == NULL)
823 break;
824 ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
825 cqe_popped += 1;
826 if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
827 ocrdma_process_acqe(dev, cqe);
828 else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
829 ocrdma_process_mcqe(dev, cqe);
Parav Panditfe2caef2012-03-21 04:09:06 +0530830 memset(cqe, 0, sizeof(struct ocrdma_mcqe));
831 ocrdma_mcq_inc_tail(dev);
832 }
833 ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
834 return 0;
835}
836
837static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
838 struct ocrdma_cq *cq)
839{
840 unsigned long flags;
841 struct ocrdma_qp *qp;
842 bool buddy_cq_found = false;
843 /* Go through list of QPs in error state which are using this CQ
844 * and invoke its callback handler to trigger CQE processing for
845 * error/flushed CQE. It is rare to find more than few entries in
846 * this list as most consumers stops after getting error CQE.
847 * List is traversed only once when a matching buddy cq found for a QP.
848 */
849 spin_lock_irqsave(&dev->flush_q_lock, flags);
850 list_for_each_entry(qp, &cq->sq_head, sq_entry) {
851 if (qp->srq)
852 continue;
853 /* if wq and rq share the same cq, than comp_handler
854 * is already invoked.
855 */
856 if (qp->sq_cq == qp->rq_cq)
857 continue;
858 /* if completion came on sq, rq's cq is buddy cq.
859 * if completion came on rq, sq's cq is buddy cq.
860 */
861 if (qp->sq_cq == cq)
862 cq = qp->rq_cq;
863 else
864 cq = qp->sq_cq;
865 buddy_cq_found = true;
866 break;
867 }
868 spin_unlock_irqrestore(&dev->flush_q_lock, flags);
869 if (buddy_cq_found == false)
870 return;
871 if (cq->ibcq.comp_handler) {
872 spin_lock_irqsave(&cq->comp_handler_lock, flags);
873 (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
874 spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
875 }
876}
877
878static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
879{
880 unsigned long flags;
881 struct ocrdma_cq *cq;
882
883 if (cq_idx >= OCRDMA_MAX_CQ)
884 BUG();
885
886 cq = dev->cq_tbl[cq_idx];
Devesh Sharmaea617622014-02-04 11:56:54 +0530887 if (cq == NULL)
Parav Panditfe2caef2012-03-21 04:09:06 +0530888 return;
Parav Panditfe2caef2012-03-21 04:09:06 +0530889
890 if (cq->ibcq.comp_handler) {
891 spin_lock_irqsave(&cq->comp_handler_lock, flags);
892 (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
893 spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
894 }
895 ocrdma_qp_buddy_cq_handler(dev, cq);
896}
897
898static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
899{
900 /* process the MQ-CQE. */
901 if (cq_id == dev->mq.cq.id)
902 ocrdma_mq_cq_handler(dev, cq_id);
903 else
904 ocrdma_qp_cq_handler(dev, cq_id);
905}
906
907static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
908{
909 struct ocrdma_eq *eq = handle;
910 struct ocrdma_dev *dev = eq->dev;
911 struct ocrdma_eqe eqe;
912 struct ocrdma_eqe *ptr;
Parav Panditfe2caef2012-03-21 04:09:06 +0530913 u16 cq_id;
Devesh Sharmaea617622014-02-04 11:56:54 +0530914 int budget = eq->cq_cnt;
915
916 do {
Parav Panditfe2caef2012-03-21 04:09:06 +0530917 ptr = ocrdma_get_eqe(eq);
918 eqe = *ptr;
919 ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
920 if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
921 break;
Devesh Sharmaea617622014-02-04 11:56:54 +0530922
Parav Panditfe2caef2012-03-21 04:09:06 +0530923 ptr->id_valid = 0;
Devesh Sharmaea617622014-02-04 11:56:54 +0530924 /* ring eq doorbell as soon as its consumed. */
925 ocrdma_ring_eq_db(dev, eq->q.id, false, true, 1);
Parav Panditfe2caef2012-03-21 04:09:06 +0530926 /* check whether its CQE or not. */
927 if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
928 cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
929 ocrdma_cq_handler(dev, cq_id);
930 }
931 ocrdma_eq_inc_tail(eq);
Devesh Sharmaea617622014-02-04 11:56:54 +0530932
933 /* There can be a stale EQE after the last bound CQ is
934 * destroyed. EQE valid and budget == 0 implies this.
935 */
936 if (budget)
937 budget--;
938
939 } while (budget);
940
941 ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
Parav Panditfe2caef2012-03-21 04:09:06 +0530942 return IRQ_HANDLED;
943}
944
945static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
946{
947 struct ocrdma_mqe *mqe;
948
949 dev->mqe_ctx.tag = dev->mq.sq.head;
950 dev->mqe_ctx.cmd_done = false;
951 mqe = ocrdma_get_mqe(dev);
952 cmd->hdr.tag_lo = dev->mq.sq.head;
953 ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
954 /* make sure descriptor is written before ringing doorbell */
955 wmb();
956 ocrdma_mq_inc_head(dev);
957 ocrdma_ring_mq_db(dev);
958}
959
960static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
961{
962 long status;
963 /* 30 sec timeout */
964 status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
965 (dev->mqe_ctx.cmd_done != false),
966 msecs_to_jiffies(30000));
967 if (status)
968 return 0;
Mitesh Ahuja6dab0262014-06-10 19:32:21 +0530969 else {
970 dev->mqe_ctx.fw_error_state = true;
971 pr_err("%s(%d) mailbox timeout: fw not responding\n",
972 __func__, dev->id);
Parav Panditfe2caef2012-03-21 04:09:06 +0530973 return -1;
Mitesh Ahuja6dab0262014-06-10 19:32:21 +0530974 }
Parav Panditfe2caef2012-03-21 04:09:06 +0530975}
976
977/* issue a mailbox command on the MQ */
978static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
979{
980 int status = 0;
981 u16 cqe_status, ext_status;
Selvin Xavierbbc5ec52014-02-04 11:57:06 +0530982 struct ocrdma_mqe *rsp_mqe;
983 struct ocrdma_mbx_rsp *rsp = NULL;
Parav Panditfe2caef2012-03-21 04:09:06 +0530984
985 mutex_lock(&dev->mqe_ctx.lock);
Mitesh Ahuja6dab0262014-06-10 19:32:21 +0530986 if (dev->mqe_ctx.fw_error_state)
987 goto mbx_err;
Parav Panditfe2caef2012-03-21 04:09:06 +0530988 ocrdma_post_mqe(dev, mqe);
989 status = ocrdma_wait_mqe_cmpl(dev);
990 if (status)
991 goto mbx_err;
992 cqe_status = dev->mqe_ctx.cqe_status;
993 ext_status = dev->mqe_ctx.ext_status;
Selvin Xavierbbc5ec52014-02-04 11:57:06 +0530994 rsp_mqe = ocrdma_get_mqe_rsp(dev);
995 ocrdma_copy_le32_to_cpu(mqe, rsp_mqe, (sizeof(*mqe)));
996 if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
997 OCRDMA_MQE_HDR_EMB_SHIFT)
998 rsp = &mqe->u.rsp;
999
Parav Panditfe2caef2012-03-21 04:09:06 +05301000 if (cqe_status || ext_status) {
Selvin Xavierbbc5ec52014-02-04 11:57:06 +05301001 pr_err("%s() cqe_status=0x%x, ext_status=0x%x,",
1002 __func__, cqe_status, ext_status);
1003 if (rsp) {
1004 /* This is for embedded cmds. */
1005 pr_err("opcode=0x%x, subsystem=0x%x\n",
1006 (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
1007 OCRDMA_MBX_RSP_OPCODE_SHIFT,
1008 (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
1009 OCRDMA_MBX_RSP_SUBSYS_SHIFT);
1010 }
Parav Panditfe2caef2012-03-21 04:09:06 +05301011 status = ocrdma_get_mbx_cqe_errno(cqe_status);
1012 goto mbx_err;
1013 }
Selvin Xavierbbc5ec52014-02-04 11:57:06 +05301014 /* For non embedded, rsp errors are handled in ocrdma_nonemb_mbx_cmd */
1015 if (rsp && (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK))
Parav Panditfe2caef2012-03-21 04:09:06 +05301016 status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
1017mbx_err:
1018 mutex_unlock(&dev->mqe_ctx.lock);
1019 return status;
1020}
1021
Selvin Xavierbbc5ec52014-02-04 11:57:06 +05301022static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe,
1023 void *payload_va)
1024{
1025 int status = 0;
1026 struct ocrdma_mbx_rsp *rsp = payload_va;
1027
1028 if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
1029 OCRDMA_MQE_HDR_EMB_SHIFT)
1030 BUG();
1031
1032 status = ocrdma_mbx_cmd(dev, mqe);
1033 if (!status)
1034 /* For non embedded, only CQE failures are handled in
1035 * ocrdma_mbx_cmd. We need to check for RSP errors.
1036 */
1037 if (rsp->status & OCRDMA_MBX_RSP_STATUS_MASK)
1038 status = ocrdma_get_mbx_errno(rsp->status);
1039
1040 if (status)
1041 pr_err("opcode=0x%x, subsystem=0x%x\n",
1042 (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
1043 OCRDMA_MBX_RSP_OPCODE_SHIFT,
1044 (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
1045 OCRDMA_MBX_RSP_SUBSYS_SHIFT);
1046 return status;
1047}
1048
Parav Panditfe2caef2012-03-21 04:09:06 +05301049static void ocrdma_get_attr(struct ocrdma_dev *dev,
1050 struct ocrdma_dev_attr *attr,
1051 struct ocrdma_mbx_query_config *rsp)
1052{
Parav Panditfe2caef2012-03-21 04:09:06 +05301053 attr->max_pd =
1054 (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
1055 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
1056 attr->max_qp =
1057 (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
1058 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
Devesh Sharmafad51b72014-02-04 11:57:10 +05301059 attr->max_srq =
1060 (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
1061 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
Parav Panditfe2caef2012-03-21 04:09:06 +05301062 attr->max_send_sge = ((rsp->max_write_send_sge &
1063 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
1064 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
1065 attr->max_recv_sge = (rsp->max_write_send_sge &
1066 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
1067 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
Mahesh Vardhamanaiah634c5792012-06-08 21:26:11 +05301068 attr->max_srq_sge = (rsp->max_srq_rqe_sge &
1069 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
1070 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
Naresh Gottumukkala45e86b32013-08-07 12:52:37 +05301071 attr->max_rdma_sge = (rsp->max_write_send_sge &
1072 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK) >>
1073 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT;
Parav Panditfe2caef2012-03-21 04:09:06 +05301074 attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
1075 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
1076 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
1077 attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
1078 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
1079 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
1080 attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
1081 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
1082 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
1083 attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
1084 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
1085 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
1086 attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
1087 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
1088 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
Selvin Xavierac578ae2014-02-04 11:57:04 +05301089 attr->max_mw = rsp->max_mw;
Parav Panditfe2caef2012-03-21 04:09:06 +05301090 attr->max_mr = rsp->max_mr;
Mitesh Ahuja033edd42014-06-10 19:32:22 +05301091 attr->max_mr_size = ((u64)rsp->max_mr_size_hi << 32) |
1092 rsp->max_mr_size_lo;
Parav Panditfe2caef2012-03-21 04:09:06 +05301093 attr->max_fmr = 0;
1094 attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
1095 attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
1096 attr->max_cqe = rsp->max_cq_cqes_per_cq &
1097 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
Naresh Gottumukkalac43e9ab2013-08-26 15:27:46 +05301098 attr->max_cq = (rsp->max_cq_cqes_per_cq &
1099 OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
1100 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
Parav Panditfe2caef2012-03-21 04:09:06 +05301101 attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
1102 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
1103 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
1104 OCRDMA_WQE_STRIDE;
1105 attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
1106 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
1107 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
1108 OCRDMA_WQE_STRIDE;
1109 attr->max_inline_data =
1110 attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
1111 sizeof(struct ocrdma_sge));
Devesh Sharma21c33912014-02-04 11:56:56 +05301112 if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
Parav Panditfe2caef2012-03-21 04:09:06 +05301113 attr->ird = 1;
1114 attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
1115 attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
Mahesh Vardhamanaiah07bb5422012-06-08 21:25:52 +05301116 }
1117 dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
1118 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
1119 dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
1120 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
Parav Panditfe2caef2012-03-21 04:09:06 +05301121}
1122
1123static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
1124 struct ocrdma_fw_conf_rsp *conf)
1125{
1126 u32 fn_mode;
1127
1128 fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
1129 if (fn_mode != OCRDMA_FN_MODE_RDMA)
1130 return -EINVAL;
1131 dev->base_eqid = conf->base_eqid;
1132 dev->max_eq = conf->max_eq;
Parav Panditfe2caef2012-03-21 04:09:06 +05301133 return 0;
1134}
1135
1136/* can be issued only during init time. */
1137static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
1138{
1139 int status = -ENOMEM;
1140 struct ocrdma_mqe *cmd;
1141 struct ocrdma_fw_ver_rsp *rsp;
1142
1143 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
1144 if (!cmd)
1145 return -ENOMEM;
1146 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1147 OCRDMA_CMD_GET_FW_VER,
1148 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1149
1150 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1151 if (status)
1152 goto mbx_err;
1153 rsp = (struct ocrdma_fw_ver_rsp *)cmd;
1154 memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
1155 memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
1156 sizeof(rsp->running_ver));
1157 ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
1158mbx_err:
1159 kfree(cmd);
1160 return status;
1161}
1162
1163/* can be issued only during init time. */
1164static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
1165{
1166 int status = -ENOMEM;
1167 struct ocrdma_mqe *cmd;
1168 struct ocrdma_fw_conf_rsp *rsp;
1169
1170 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
1171 if (!cmd)
1172 return -ENOMEM;
1173 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1174 OCRDMA_CMD_GET_FW_CONFIG,
1175 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1176 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1177 if (status)
1178 goto mbx_err;
1179 rsp = (struct ocrdma_fw_conf_rsp *)cmd;
1180 status = ocrdma_check_fw_config(dev, rsp);
1181mbx_err:
1182 kfree(cmd);
1183 return status;
1184}
1185
Selvin Xaviera51f06e2014-02-04 11:57:07 +05301186int ocrdma_mbx_rdma_stats(struct ocrdma_dev *dev, bool reset)
1187{
1188 struct ocrdma_rdma_stats_req *req = dev->stats_mem.va;
1189 struct ocrdma_mqe *mqe = &dev->stats_mem.mqe;
1190 struct ocrdma_rdma_stats_resp *old_stats = NULL;
1191 int status;
1192
1193 old_stats = kzalloc(sizeof(*old_stats), GFP_KERNEL);
1194 if (old_stats == NULL)
1195 return -ENOMEM;
1196
1197 memset(mqe, 0, sizeof(*mqe));
1198 mqe->hdr.pyld_len = dev->stats_mem.size;
1199 mqe->hdr.spcl_sge_cnt_emb |=
1200 (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
1201 OCRDMA_MQE_HDR_SGE_CNT_MASK;
1202 mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dev->stats_mem.pa & 0xffffffff);
1203 mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dev->stats_mem.pa);
1204 mqe->u.nonemb_req.sge[0].len = dev->stats_mem.size;
1205
1206 /* Cache the old stats */
1207 memcpy(old_stats, req, sizeof(struct ocrdma_rdma_stats_resp));
1208 memset(req, 0, dev->stats_mem.size);
1209
1210 ocrdma_init_mch((struct ocrdma_mbx_hdr *)req,
1211 OCRDMA_CMD_GET_RDMA_STATS,
1212 OCRDMA_SUBSYS_ROCE,
1213 dev->stats_mem.size);
1214 if (reset)
1215 req->reset_stats = reset;
1216
1217 status = ocrdma_nonemb_mbx_cmd(dev, mqe, dev->stats_mem.va);
1218 if (status)
1219 /* Copy from cache, if mbox fails */
1220 memcpy(req, old_stats, sizeof(struct ocrdma_rdma_stats_resp));
1221 else
1222 ocrdma_le32_to_cpu(req, dev->stats_mem.size);
1223
1224 kfree(old_stats);
1225 return status;
1226}
1227
1228static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev *dev)
1229{
1230 int status = -ENOMEM;
1231 struct ocrdma_dma_mem dma;
1232 struct ocrdma_mqe *mqe;
1233 struct ocrdma_get_ctrl_attribs_rsp *ctrl_attr_rsp;
1234 struct mgmt_hba_attribs *hba_attribs;
1235
1236 mqe = ocrdma_alloc_mqe();
1237 if (!mqe)
1238 return status;
1239 memset(mqe, 0, sizeof(*mqe));
1240
1241 dma.size = sizeof(struct ocrdma_get_ctrl_attribs_rsp);
1242 dma.va = dma_alloc_coherent(&dev->nic_info.pdev->dev,
1243 dma.size, &dma.pa, GFP_KERNEL);
1244 if (!dma.va)
1245 goto free_mqe;
1246
1247 mqe->hdr.pyld_len = dma.size;
1248 mqe->hdr.spcl_sge_cnt_emb |=
1249 (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
1250 OCRDMA_MQE_HDR_SGE_CNT_MASK;
1251 mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dma.pa & 0xffffffff);
1252 mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dma.pa);
1253 mqe->u.nonemb_req.sge[0].len = dma.size;
1254
1255 memset(dma.va, 0, dma.size);
1256 ocrdma_init_mch((struct ocrdma_mbx_hdr *)dma.va,
1257 OCRDMA_CMD_GET_CTRL_ATTRIBUTES,
1258 OCRDMA_SUBSYS_COMMON,
1259 dma.size);
1260
1261 status = ocrdma_nonemb_mbx_cmd(dev, mqe, dma.va);
1262 if (!status) {
1263 ctrl_attr_rsp = (struct ocrdma_get_ctrl_attribs_rsp *)dma.va;
1264 hba_attribs = &ctrl_attr_rsp->ctrl_attribs.hba_attribs;
1265
1266 dev->hba_port_num = hba_attribs->phy_port;
1267 strncpy(dev->model_number,
1268 hba_attribs->controller_model_number, 31);
1269 }
1270 dma_free_coherent(&dev->nic_info.pdev->dev, dma.size, dma.va, dma.pa);
1271free_mqe:
1272 kfree(mqe);
1273 return status;
1274}
1275
Parav Panditfe2caef2012-03-21 04:09:06 +05301276static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
1277{
1278 int status = -ENOMEM;
1279 struct ocrdma_mbx_query_config *rsp;
1280 struct ocrdma_mqe *cmd;
1281
1282 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
1283 if (!cmd)
1284 return status;
1285 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1286 if (status)
1287 goto mbx_err;
1288 rsp = (struct ocrdma_mbx_query_config *)cmd;
1289 ocrdma_get_attr(dev, &dev->attr, rsp);
1290mbx_err:
1291 kfree(cmd);
1292 return status;
1293}
1294
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +05301295int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed)
1296{
1297 int status = -ENOMEM;
1298 struct ocrdma_get_link_speed_rsp *rsp;
1299 struct ocrdma_mqe *cmd;
1300
1301 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
1302 sizeof(*cmd));
1303 if (!cmd)
1304 return status;
1305 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1306 OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
1307 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1308
1309 ((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
1310
1311 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1312 if (status)
1313 goto mbx_err;
1314
1315 rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
1316 *lnk_speed = rsp->phys_port_speed;
1317
1318mbx_err:
1319 kfree(cmd);
1320 return status;
1321}
1322
Selvin Xaviera51f06e2014-02-04 11:57:07 +05301323static int ocrdma_mbx_get_phy_info(struct ocrdma_dev *dev)
1324{
1325 int status = -ENOMEM;
1326 struct ocrdma_mqe *cmd;
1327 struct ocrdma_get_phy_info_rsp *rsp;
1328
1329 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS, sizeof(*cmd));
1330 if (!cmd)
1331 return status;
1332
1333 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1334 OCRDMA_CMD_PHY_DETAILS, OCRDMA_SUBSYS_COMMON,
1335 sizeof(*cmd));
1336
1337 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1338 if (status)
1339 goto mbx_err;
1340
1341 rsp = (struct ocrdma_get_phy_info_rsp *)cmd;
1342 dev->phy.phy_type = le16_to_cpu(rsp->phy_type);
1343 dev->phy.auto_speeds_supported =
1344 le16_to_cpu(rsp->auto_speeds_supported);
1345 dev->phy.fixed_speeds_supported =
1346 le16_to_cpu(rsp->fixed_speeds_supported);
1347mbx_err:
1348 kfree(cmd);
1349 return status;
1350}
1351
Parav Panditfe2caef2012-03-21 04:09:06 +05301352int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
1353{
1354 int status = -ENOMEM;
1355 struct ocrdma_alloc_pd *cmd;
1356 struct ocrdma_alloc_pd_rsp *rsp;
1357
1358 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
1359 if (!cmd)
1360 return status;
1361 if (pd->dpp_enabled)
1362 cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
1363 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1364 if (status)
1365 goto mbx_err;
1366 rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
1367 pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
1368 if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
1369 pd->dpp_enabled = true;
1370 pd->dpp_page = rsp->dpp_page_pdid >>
1371 OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
1372 } else {
1373 pd->dpp_enabled = false;
1374 pd->num_dpp_qp = 0;
1375 }
1376mbx_err:
1377 kfree(cmd);
1378 return status;
1379}
1380
1381int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
1382{
1383 int status = -ENOMEM;
1384 struct ocrdma_dealloc_pd *cmd;
1385
1386 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
1387 if (!cmd)
1388 return status;
1389 cmd->id = pd->id;
1390 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1391 kfree(cmd);
1392 return status;
1393}
1394
1395static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
1396 int *num_pages, int *page_size)
1397{
1398 int i;
1399 int mem_size;
1400
1401 *num_entries = roundup_pow_of_two(*num_entries);
1402 mem_size = *num_entries * entry_size;
1403 /* find the possible lowest possible multiplier */
1404 for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
1405 if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
1406 break;
1407 }
1408 if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
1409 return -EINVAL;
1410 mem_size = roundup(mem_size,
1411 ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
1412 *num_pages =
1413 mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
1414 *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
1415 *num_entries = mem_size / entry_size;
1416 return 0;
1417}
1418
1419static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
1420{
Devesh Sharmafad51b72014-02-04 11:57:10 +05301421 int i;
Parav Panditfe2caef2012-03-21 04:09:06 +05301422 int status = 0;
1423 int max_ah;
1424 struct ocrdma_create_ah_tbl *cmd;
1425 struct ocrdma_create_ah_tbl_rsp *rsp;
1426 struct pci_dev *pdev = dev->nic_info.pdev;
1427 dma_addr_t pa;
1428 struct ocrdma_pbe *pbes;
1429
1430 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
1431 if (!cmd)
1432 return status;
1433
1434 max_ah = OCRDMA_MAX_AH;
1435 dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
1436
1437 /* number of PBEs in PBL */
1438 cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
1439 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
1440 OCRDMA_CREATE_AH_NUM_PAGES_MASK;
1441
1442 /* page size */
1443 for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
1444 if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
1445 break;
1446 }
1447 cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
1448 OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
1449
1450 /* ah_entry size */
1451 cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
1452 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
1453 OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
1454
1455 dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
1456 &dev->av_tbl.pbl.pa,
1457 GFP_KERNEL);
1458 if (dev->av_tbl.pbl.va == NULL)
1459 goto mem_err;
1460
1461 dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
1462 &pa, GFP_KERNEL);
1463 if (dev->av_tbl.va == NULL)
1464 goto mem_err_ah;
1465 dev->av_tbl.pa = pa;
1466 dev->av_tbl.num_ah = max_ah;
1467 memset(dev->av_tbl.va, 0, dev->av_tbl.size);
1468
1469 pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
1470 for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
1471 pbes[i].pa_lo = (u32) (pa & 0xffffffff);
1472 pbes[i].pa_hi = (u32) upper_32_bits(pa);
1473 pa += PAGE_SIZE;
1474 }
1475 cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
1476 cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
1477 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1478 if (status)
1479 goto mbx_err;
1480 rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
1481 dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
1482 kfree(cmd);
1483 return 0;
1484
1485mbx_err:
1486 dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
1487 dev->av_tbl.pa);
1488 dev->av_tbl.va = NULL;
1489mem_err_ah:
1490 dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
1491 dev->av_tbl.pbl.pa);
1492 dev->av_tbl.pbl.va = NULL;
1493 dev->av_tbl.size = 0;
1494mem_err:
1495 kfree(cmd);
1496 return status;
1497}
1498
1499static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
1500{
1501 struct ocrdma_delete_ah_tbl *cmd;
1502 struct pci_dev *pdev = dev->nic_info.pdev;
1503
1504 if (dev->av_tbl.va == NULL)
1505 return;
1506
1507 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
1508 if (!cmd)
1509 return;
1510 cmd->ahid = dev->av_tbl.ahid;
1511
1512 ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1513 dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
1514 dev->av_tbl.pa);
Devesh Sharmadaac9682014-06-10 19:32:18 +05301515 dev->av_tbl.va = NULL;
Parav Panditfe2caef2012-03-21 04:09:06 +05301516 dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
1517 dev->av_tbl.pbl.pa);
1518 kfree(cmd);
1519}
1520
1521/* Multiple CQs uses the EQ. This routine returns least used
1522 * EQ to associate with CQ. This will distributes the interrupt
1523 * processing and CPU load to associated EQ, vector and so to that CPU.
1524 */
1525static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
1526{
1527 int i, selected_eq = 0, cq_cnt = 0;
1528 u16 eq_id;
1529
1530 mutex_lock(&dev->dev_lock);
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05301531 cq_cnt = dev->eq_tbl[0].cq_cnt;
1532 eq_id = dev->eq_tbl[0].q.id;
Parav Panditfe2caef2012-03-21 04:09:06 +05301533 /* find the EQ which is has the least number of
1534 * CQs associated with it.
1535 */
1536 for (i = 0; i < dev->eq_cnt; i++) {
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05301537 if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
1538 cq_cnt = dev->eq_tbl[i].cq_cnt;
1539 eq_id = dev->eq_tbl[i].q.id;
Parav Panditfe2caef2012-03-21 04:09:06 +05301540 selected_eq = i;
1541 }
1542 }
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05301543 dev->eq_tbl[selected_eq].cq_cnt += 1;
Parav Panditfe2caef2012-03-21 04:09:06 +05301544 mutex_unlock(&dev->dev_lock);
1545 return eq_id;
1546}
1547
1548static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
1549{
1550 int i;
1551
1552 mutex_lock(&dev->dev_lock);
Devesh Sharmaea617622014-02-04 11:56:54 +05301553 i = ocrdma_get_eq_table_index(dev, eq_id);
1554 if (i == -EINVAL)
1555 BUG();
1556 dev->eq_tbl[i].cq_cnt -= 1;
Parav Panditfe2caef2012-03-21 04:09:06 +05301557 mutex_unlock(&dev->dev_lock);
1558}
1559
1560int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
Naresh Gottumukkalacffce992013-08-26 15:27:44 +05301561 int entries, int dpp_cq, u16 pd_id)
Parav Panditfe2caef2012-03-21 04:09:06 +05301562{
1563 int status = -ENOMEM; int max_hw_cqe;
1564 struct pci_dev *pdev = dev->nic_info.pdev;
1565 struct ocrdma_create_cq *cmd;
1566 struct ocrdma_create_cq_rsp *rsp;
1567 u32 hw_pages, cqe_size, page_size, cqe_count;
1568
Parav Panditfe2caef2012-03-21 04:09:06 +05301569 if (entries > dev->attr.max_cqe) {
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00001570 pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
1571 __func__, dev->id, dev->attr.max_cqe, entries);
Parav Panditfe2caef2012-03-21 04:09:06 +05301572 return -EINVAL;
1573 }
Devesh Sharma21c33912014-02-04 11:56:56 +05301574 if (dpp_cq && (ocrdma_get_asic_type(dev) != OCRDMA_ASIC_GEN_SKH_R))
Parav Panditfe2caef2012-03-21 04:09:06 +05301575 return -EINVAL;
1576
1577 if (dpp_cq) {
1578 cq->max_hw_cqe = 1;
1579 max_hw_cqe = 1;
1580 cqe_size = OCRDMA_DPP_CQE_SIZE;
1581 hw_pages = 1;
1582 } else {
1583 cq->max_hw_cqe = dev->attr.max_cqe;
1584 max_hw_cqe = dev->attr.max_cqe;
1585 cqe_size = sizeof(struct ocrdma_cqe);
1586 hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
1587 }
1588
1589 cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
1590
1591 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
1592 if (!cmd)
1593 return -ENOMEM;
1594 ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
1595 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1596 cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
1597 if (!cq->va) {
1598 status = -ENOMEM;
1599 goto mem_err;
1600 }
1601 memset(cq->va, 0, cq->len);
1602 page_size = cq->len / hw_pages;
1603 cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
1604 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
1605 cmd->cmd.pgsz_pgcnt |= hw_pages;
1606 cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
1607
Parav Panditfe2caef2012-03-21 04:09:06 +05301608 cq->eqn = ocrdma_bind_eq(dev);
Naresh Gottumukkalacffce992013-08-26 15:27:44 +05301609 cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
Parav Panditfe2caef2012-03-21 04:09:06 +05301610 cqe_count = cq->len / cqe_size;
Devesh Sharmaea617622014-02-04 11:56:54 +05301611 cq->cqe_cnt = cqe_count;
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05301612 if (cqe_count > 1024) {
Parav Panditfe2caef2012-03-21 04:09:06 +05301613 /* Set cnt to 3 to indicate more than 1024 cq entries */
1614 cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05301615 } else {
Parav Panditfe2caef2012-03-21 04:09:06 +05301616 u8 count = 0;
1617 switch (cqe_count) {
1618 case 256:
1619 count = 0;
1620 break;
1621 case 512:
1622 count = 1;
1623 break;
1624 case 1024:
1625 count = 2;
1626 break;
1627 default:
1628 goto mbx_err;
1629 }
1630 cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
1631 }
1632 /* shared eq between all the consumer cqs. */
1633 cmd->cmd.eqn = cq->eqn;
Devesh Sharma21c33912014-02-04 11:56:56 +05301634 if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
Parav Panditfe2caef2012-03-21 04:09:06 +05301635 if (dpp_cq)
1636 cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
1637 OCRDMA_CREATE_CQ_TYPE_SHIFT;
1638 cq->phase_change = false;
1639 cmd->cmd.cqe_count = (cq->len / cqe_size);
1640 } else {
1641 cmd->cmd.cqe_count = (cq->len / cqe_size) - 1;
1642 cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
1643 cq->phase_change = true;
1644 }
1645
Naresh Gottumukkalacffce992013-08-26 15:27:44 +05301646 cmd->cmd.pd_id = pd_id; /* valid only for v3 */
Parav Panditfe2caef2012-03-21 04:09:06 +05301647 ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
1648 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1649 if (status)
1650 goto mbx_err;
1651
1652 rsp = (struct ocrdma_create_cq_rsp *)cmd;
1653 cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
1654 kfree(cmd);
1655 return 0;
1656mbx_err:
1657 ocrdma_unbind_eq(dev, cq->eqn);
Parav Panditfe2caef2012-03-21 04:09:06 +05301658 dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
1659mem_err:
1660 kfree(cmd);
1661 return status;
1662}
1663
1664int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
1665{
1666 int status = -ENOMEM;
1667 struct ocrdma_destroy_cq *cmd;
1668
1669 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
1670 if (!cmd)
1671 return status;
1672 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
1673 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1674
1675 cmd->bypass_flush_qid |=
1676 (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
1677 OCRDMA_DESTROY_CQ_QID_MASK;
1678
Parav Panditfe2caef2012-03-21 04:09:06 +05301679 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
Devesh Sharmaea617622014-02-04 11:56:54 +05301680 ocrdma_unbind_eq(dev, cq->eqn);
Parav Panditfe2caef2012-03-21 04:09:06 +05301681 dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
Parav Panditfe2caef2012-03-21 04:09:06 +05301682 kfree(cmd);
1683 return status;
1684}
1685
1686int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
1687 u32 pdid, int addr_check)
1688{
1689 int status = -ENOMEM;
1690 struct ocrdma_alloc_lkey *cmd;
1691 struct ocrdma_alloc_lkey_rsp *rsp;
1692
1693 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
1694 if (!cmd)
1695 return status;
1696 cmd->pdid = pdid;
1697 cmd->pbl_sz_flags |= addr_check;
1698 cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
1699 cmd->pbl_sz_flags |=
1700 (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
1701 cmd->pbl_sz_flags |=
1702 (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
1703 cmd->pbl_sz_flags |=
1704 (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
1705 cmd->pbl_sz_flags |=
1706 (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
1707 cmd->pbl_sz_flags |=
1708 (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
1709
1710 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1711 if (status)
1712 goto mbx_err;
1713 rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
1714 hwmr->lkey = rsp->lrkey;
1715mbx_err:
1716 kfree(cmd);
1717 return status;
1718}
1719
1720int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
1721{
1722 int status = -ENOMEM;
1723 struct ocrdma_dealloc_lkey *cmd;
1724
1725 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
1726 if (!cmd)
1727 return -ENOMEM;
1728 cmd->lkey = lkey;
1729 cmd->rsvd_frmr = fr_mr ? 1 : 0;
1730 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1731 if (status)
1732 goto mbx_err;
1733mbx_err:
1734 kfree(cmd);
1735 return status;
1736}
1737
1738static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
1739 u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
1740{
1741 int status = -ENOMEM;
1742 int i;
1743 struct ocrdma_reg_nsmr *cmd;
1744 struct ocrdma_reg_nsmr_rsp *rsp;
1745
1746 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
1747 if (!cmd)
1748 return -ENOMEM;
1749 cmd->num_pbl_pdid =
1750 pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301751 cmd->fr_mr = hwmr->fr_mr;
Parav Panditfe2caef2012-03-21 04:09:06 +05301752
1753 cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
1754 OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
1755 cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
1756 OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
1757 cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
1758 OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
1759 cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
1760 OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
1761 cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
1762 OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
1763 cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
1764
1765 cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
1766 cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
1767 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
1768 cmd->totlen_low = hwmr->len;
1769 cmd->totlen_high = upper_32_bits(hwmr->len);
1770 cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
1771 cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
1772 cmd->va_loaddr = (u32) hwmr->va;
1773 cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
1774
1775 for (i = 0; i < pbl_cnt; i++) {
1776 cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
1777 cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
1778 }
1779 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1780 if (status)
1781 goto mbx_err;
1782 rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
1783 hwmr->lkey = rsp->lrkey;
1784mbx_err:
1785 kfree(cmd);
1786 return status;
1787}
1788
1789static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
1790 struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
1791 u32 pbl_offset, u32 last)
1792{
1793 int status = -ENOMEM;
1794 int i;
1795 struct ocrdma_reg_nsmr_cont *cmd;
1796
1797 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
1798 if (!cmd)
1799 return -ENOMEM;
1800 cmd->lrkey = hwmr->lkey;
1801 cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
1802 (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
1803 cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
1804
1805 for (i = 0; i < pbl_cnt; i++) {
1806 cmd->pbl[i].lo =
1807 (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
1808 cmd->pbl[i].hi =
1809 upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
1810 }
1811 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1812 if (status)
1813 goto mbx_err;
1814mbx_err:
1815 kfree(cmd);
1816 return status;
1817}
1818
1819int ocrdma_reg_mr(struct ocrdma_dev *dev,
1820 struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
1821{
1822 int status;
1823 u32 last = 0;
1824 u32 cur_pbl_cnt, pbl_offset;
1825 u32 pending_pbl_cnt = hwmr->num_pbls;
1826
1827 pbl_offset = 0;
1828 cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
1829 if (cur_pbl_cnt == pending_pbl_cnt)
1830 last = 1;
1831
1832 status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
1833 cur_pbl_cnt, hwmr->pbe_size, last);
1834 if (status) {
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00001835 pr_err("%s() status=%d\n", __func__, status);
Parav Panditfe2caef2012-03-21 04:09:06 +05301836 return status;
1837 }
1838 /* if there is no more pbls to register then exit. */
1839 if (last)
1840 return 0;
1841
1842 while (!last) {
1843 pbl_offset += cur_pbl_cnt;
1844 pending_pbl_cnt -= cur_pbl_cnt;
1845 cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
1846 /* if we reach the end of the pbls, then need to set the last
1847 * bit, indicating no more pbls to register for this memory key.
1848 */
1849 if (cur_pbl_cnt == pending_pbl_cnt)
1850 last = 1;
1851
1852 status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
1853 pbl_offset, last);
1854 if (status)
1855 break;
1856 }
1857 if (status)
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00001858 pr_err("%s() err. status=%d\n", __func__, status);
Parav Panditfe2caef2012-03-21 04:09:06 +05301859
1860 return status;
1861}
1862
1863bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
1864{
1865 struct ocrdma_qp *tmp;
1866 bool found = false;
1867 list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
1868 if (qp == tmp) {
1869 found = true;
1870 break;
1871 }
1872 }
1873 return found;
1874}
1875
1876bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
1877{
1878 struct ocrdma_qp *tmp;
1879 bool found = false;
1880 list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
1881 if (qp == tmp) {
1882 found = true;
1883 break;
1884 }
1885 }
1886 return found;
1887}
1888
1889void ocrdma_flush_qp(struct ocrdma_qp *qp)
1890{
1891 bool found;
1892 unsigned long flags;
1893
1894 spin_lock_irqsave(&qp->dev->flush_q_lock, flags);
1895 found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
1896 if (!found)
1897 list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
1898 if (!qp->srq) {
1899 found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
1900 if (!found)
1901 list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
1902 }
1903 spin_unlock_irqrestore(&qp->dev->flush_q_lock, flags);
1904}
1905
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +05301906static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
1907{
1908 qp->sq.head = 0;
1909 qp->sq.tail = 0;
1910 qp->rq.head = 0;
1911 qp->rq.tail = 0;
1912}
1913
Naresh Gottumukkala057729c2013-08-07 12:52:35 +05301914int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
1915 enum ib_qp_state *old_ib_state)
Parav Panditfe2caef2012-03-21 04:09:06 +05301916{
1917 unsigned long flags;
1918 int status = 0;
1919 enum ocrdma_qp_state new_state;
1920 new_state = get_ocrdma_qp_state(new_ib_state);
1921
1922 /* sync with wqe and rqe posting */
1923 spin_lock_irqsave(&qp->q_lock, flags);
1924
1925 if (old_ib_state)
1926 *old_ib_state = get_ibqp_state(qp->state);
1927 if (new_state == qp->state) {
1928 spin_unlock_irqrestore(&qp->q_lock, flags);
1929 return 1;
1930 }
1931
Naresh Gottumukkala057729c2013-08-07 12:52:35 +05301932
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +05301933 if (new_state == OCRDMA_QPS_INIT) {
1934 ocrdma_init_hwq_ptr(qp);
1935 ocrdma_del_flush_qp(qp);
1936 } else if (new_state == OCRDMA_QPS_ERR) {
Naresh Gottumukkala057729c2013-08-07 12:52:35 +05301937 ocrdma_flush_qp(qp);
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +05301938 }
Naresh Gottumukkala057729c2013-08-07 12:52:35 +05301939
1940 qp->state = new_state;
Parav Panditfe2caef2012-03-21 04:09:06 +05301941
1942 spin_unlock_irqrestore(&qp->q_lock, flags);
1943 return status;
1944}
1945
1946static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
1947{
1948 u32 flags = 0;
1949 if (qp->cap_flags & OCRDMA_QP_INB_RD)
1950 flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
1951 if (qp->cap_flags & OCRDMA_QP_INB_WR)
1952 flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
1953 if (qp->cap_flags & OCRDMA_QP_MW_BIND)
1954 flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
1955 if (qp->cap_flags & OCRDMA_QP_LKEY0)
1956 flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
1957 if (qp->cap_flags & OCRDMA_QP_FAST_REG)
1958 flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
1959 return flags;
1960}
1961
1962static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
1963 struct ib_qp_init_attr *attrs,
1964 struct ocrdma_qp *qp)
1965{
1966 int status;
1967 u32 len, hw_pages, hw_page_size;
1968 dma_addr_t pa;
1969 struct ocrdma_dev *dev = qp->dev;
1970 struct pci_dev *pdev = dev->nic_info.pdev;
1971 u32 max_wqe_allocated;
1972 u32 max_sges = attrs->cap.max_send_sge;
1973
Naresh Gottumukkala43a6b402013-08-26 15:27:38 +05301974 /* QP1 may exceed 127 */
Dan Carpenter6ebacdf2013-09-06 11:50:46 +03001975 max_wqe_allocated = min_t(u32, attrs->cap.max_send_wr + 1,
Naresh Gottumukkala43a6b402013-08-26 15:27:38 +05301976 dev->attr.max_wqe);
Parav Panditfe2caef2012-03-21 04:09:06 +05301977
1978 status = ocrdma_build_q_conf(&max_wqe_allocated,
1979 dev->attr.wqe_size, &hw_pages, &hw_page_size);
1980 if (status) {
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00001981 pr_err("%s() req. max_send_wr=0x%x\n", __func__,
1982 max_wqe_allocated);
Parav Panditfe2caef2012-03-21 04:09:06 +05301983 return -EINVAL;
1984 }
1985 qp->sq.max_cnt = max_wqe_allocated;
1986 len = (hw_pages * hw_page_size);
1987
1988 qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
1989 if (!qp->sq.va)
1990 return -EINVAL;
1991 memset(qp->sq.va, 0, len);
1992 qp->sq.len = len;
1993 qp->sq.pa = pa;
1994 qp->sq.entry_size = dev->attr.wqe_size;
1995 ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
1996
1997 cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
1998 << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
1999 cmd->num_wq_rq_pages |= (hw_pages <<
2000 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
2001 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
2002 cmd->max_sge_send_write |= (max_sges <<
2003 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
2004 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
2005 cmd->max_sge_send_write |= (max_sges <<
2006 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
2007 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
2008 cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
2009 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
2010 OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
2011 cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
2012 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
2013 OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
2014 return 0;
2015}
2016
2017static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
2018 struct ib_qp_init_attr *attrs,
2019 struct ocrdma_qp *qp)
2020{
2021 int status;
2022 u32 len, hw_pages, hw_page_size;
2023 dma_addr_t pa = 0;
2024 struct ocrdma_dev *dev = qp->dev;
2025 struct pci_dev *pdev = dev->nic_info.pdev;
2026 u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
2027
2028 status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
2029 &hw_pages, &hw_page_size);
2030 if (status) {
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00002031 pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
2032 attrs->cap.max_recv_wr + 1);
Parav Panditfe2caef2012-03-21 04:09:06 +05302033 return status;
2034 }
2035 qp->rq.max_cnt = max_rqe_allocated;
2036 len = (hw_pages * hw_page_size);
2037
2038 qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
2039 if (!qp->rq.va)
Wei Yongjunc94e15c2013-06-23 09:07:19 +08002040 return -ENOMEM;
Parav Panditfe2caef2012-03-21 04:09:06 +05302041 memset(qp->rq.va, 0, len);
2042 qp->rq.pa = pa;
2043 qp->rq.len = len;
2044 qp->rq.entry_size = dev->attr.rqe_size;
2045
2046 ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
2047 cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
2048 OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
2049 cmd->num_wq_rq_pages |=
2050 (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
2051 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
2052 cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
2053 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
2054 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
2055 cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
2056 OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
2057 OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
2058 cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
2059 OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
2060 OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
2061 return 0;
2062}
2063
2064static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
2065 struct ocrdma_pd *pd,
2066 struct ocrdma_qp *qp,
2067 u8 enable_dpp_cq, u16 dpp_cq_id)
2068{
2069 pd->num_dpp_qp--;
2070 qp->dpp_enabled = true;
2071 cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
2072 if (!enable_dpp_cq)
2073 return;
2074 cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
2075 cmd->dpp_credits_cqid = dpp_cq_id;
2076 cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
2077 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
2078}
2079
2080static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
2081 struct ocrdma_qp *qp)
2082{
2083 struct ocrdma_dev *dev = qp->dev;
2084 struct pci_dev *pdev = dev->nic_info.pdev;
2085 dma_addr_t pa = 0;
2086 int ird_page_size = dev->attr.ird_page_size;
2087 int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
Naresh Gottumukkala43a6b402013-08-26 15:27:38 +05302088 struct ocrdma_hdr_wqe *rqe;
2089 int i = 0;
Parav Panditfe2caef2012-03-21 04:09:06 +05302090
2091 if (dev->attr.ird == 0)
2092 return 0;
2093
2094 qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
2095 &pa, GFP_KERNEL);
2096 if (!qp->ird_q_va)
2097 return -ENOMEM;
2098 memset(qp->ird_q_va, 0, ird_q_len);
2099 ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
2100 pa, ird_page_size);
Naresh Gottumukkala43a6b402013-08-26 15:27:38 +05302101 for (; i < ird_q_len / dev->attr.rqe_size; i++) {
2102 rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
2103 (i * dev->attr.rqe_size));
2104 rqe->cw = 0;
2105 rqe->cw |= 2;
2106 rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
2107 rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
2108 rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
2109 }
Parav Panditfe2caef2012-03-21 04:09:06 +05302110 return 0;
2111}
2112
2113static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
2114 struct ocrdma_qp *qp,
2115 struct ib_qp_init_attr *attrs,
2116 u16 *dpp_offset, u16 *dpp_credit_lmt)
2117{
2118 u32 max_wqe_allocated, max_rqe_allocated;
2119 qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
2120 qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
2121 qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
2122 qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
2123 qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
2124 qp->dpp_enabled = false;
2125 if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
2126 qp->dpp_enabled = true;
2127 *dpp_credit_lmt = (rsp->dpp_response &
2128 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
2129 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
2130 *dpp_offset = (rsp->dpp_response &
2131 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
2132 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
2133 }
2134 max_wqe_allocated =
2135 rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
2136 max_wqe_allocated = 1 << max_wqe_allocated;
2137 max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
2138
Parav Panditfe2caef2012-03-21 04:09:06 +05302139 qp->sq.max_cnt = max_wqe_allocated;
2140 qp->sq.max_wqe_idx = max_wqe_allocated - 1;
2141
2142 if (!attrs->srq) {
2143 qp->rq.max_cnt = max_rqe_allocated;
2144 qp->rq.max_wqe_idx = max_rqe_allocated - 1;
Parav Panditfe2caef2012-03-21 04:09:06 +05302145 }
2146}
2147
2148int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
2149 u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
2150 u16 *dpp_credit_lmt)
2151{
2152 int status = -ENOMEM;
2153 u32 flags = 0;
2154 struct ocrdma_dev *dev = qp->dev;
2155 struct ocrdma_pd *pd = qp->pd;
2156 struct pci_dev *pdev = dev->nic_info.pdev;
2157 struct ocrdma_cq *cq;
2158 struct ocrdma_create_qp_req *cmd;
2159 struct ocrdma_create_qp_rsp *rsp;
2160 int qptype;
2161
2162 switch (attrs->qp_type) {
2163 case IB_QPT_GSI:
2164 qptype = OCRDMA_QPT_GSI;
2165 break;
2166 case IB_QPT_RC:
2167 qptype = OCRDMA_QPT_RC;
2168 break;
2169 case IB_QPT_UD:
2170 qptype = OCRDMA_QPT_UD;
2171 break;
2172 default:
2173 return -EINVAL;
Joe Perches2b50176d2013-10-08 16:07:22 -07002174 }
Parav Panditfe2caef2012-03-21 04:09:06 +05302175
2176 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
2177 if (!cmd)
2178 return status;
2179 cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
2180 OCRDMA_CREATE_QP_REQ_QPT_MASK;
2181 status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
2182 if (status)
2183 goto sq_err;
2184
2185 if (attrs->srq) {
2186 struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
2187 cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
2188 cmd->rq_addr[0].lo = srq->id;
2189 qp->srq = srq;
2190 } else {
2191 status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
2192 if (status)
2193 goto rq_err;
2194 }
2195
2196 status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
2197 if (status)
2198 goto mbx_err;
2199
2200 cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
2201 OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
2202
2203 flags = ocrdma_set_create_qp_mbx_access_flags(qp);
2204
2205 cmd->max_sge_recv_flags |= flags;
2206 cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
2207 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
2208 OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
2209 cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
2210 OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
2211 OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
2212 cq = get_ocrdma_cq(attrs->send_cq);
2213 cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
2214 OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
2215 qp->sq_cq = cq;
2216 cq = get_ocrdma_cq(attrs->recv_cq);
2217 cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
2218 OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
2219 qp->rq_cq = cq;
2220
Devesh Sharmaf50f31e2014-06-10 19:32:12 +05302221 if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
2222 (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
Parav Panditfe2caef2012-03-21 04:09:06 +05302223 ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
2224 dpp_cq_id);
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302225 }
Parav Panditfe2caef2012-03-21 04:09:06 +05302226
2227 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2228 if (status)
2229 goto mbx_err;
2230 rsp = (struct ocrdma_create_qp_rsp *)cmd;
2231 ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
2232 qp->state = OCRDMA_QPS_RST;
2233 kfree(cmd);
2234 return 0;
2235mbx_err:
2236 if (qp->rq.va)
2237 dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
2238rq_err:
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00002239 pr_err("%s(%d) rq_err\n", __func__, dev->id);
Parav Panditfe2caef2012-03-21 04:09:06 +05302240 dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
2241sq_err:
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00002242 pr_err("%s(%d) sq_err\n", __func__, dev->id);
Parav Panditfe2caef2012-03-21 04:09:06 +05302243 kfree(cmd);
2244 return status;
2245}
2246
2247int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
2248 struct ocrdma_qp_params *param)
2249{
2250 int status = -ENOMEM;
2251 struct ocrdma_query_qp *cmd;
2252 struct ocrdma_query_qp_rsp *rsp;
2253
2254 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*cmd));
2255 if (!cmd)
2256 return status;
2257 cmd->qp_id = qp->id;
2258 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2259 if (status)
2260 goto mbx_err;
2261 rsp = (struct ocrdma_query_qp_rsp *)cmd;
2262 memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
2263mbx_err:
2264 kfree(cmd);
2265 return status;
2266}
2267
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302268static int ocrdma_set_av_params(struct ocrdma_qp *qp,
Parav Panditfe2caef2012-03-21 04:09:06 +05302269 struct ocrdma_modify_qp *cmd,
2270 struct ib_qp_attr *attrs)
2271{
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302272 int status;
Parav Panditfe2caef2012-03-21 04:09:06 +05302273 struct ib_ah_attr *ah_attr = &attrs->ah_attr;
Naresh Gottumukkala9c587262013-08-07 12:52:34 +05302274 union ib_gid sgid, zgid;
Parav Panditfe2caef2012-03-21 04:09:06 +05302275 u32 vlan_id;
2276 u8 mac_addr[6];
Naresh Gottumukkala9c587262013-08-07 12:52:34 +05302277
Parav Panditfe2caef2012-03-21 04:09:06 +05302278 if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302279 return -EINVAL;
Selvin Xavier31dbdd92014-06-10 19:32:13 +05302280 if (atomic_cmpxchg(&qp->dev->update_sl, 1, 0))
2281 ocrdma_init_service_level(qp->dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302282 cmd->params.tclass_sq_psn |=
2283 (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
2284 cmd->params.rnt_rc_sl_fl |=
2285 (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05302286 cmd->params.rnt_rc_sl_fl |= (ah_attr->sl << OCRDMA_QP_PARAMS_SL_SHIFT);
Parav Panditfe2caef2012-03-21 04:09:06 +05302287 cmd->params.hop_lmt_rq_psn |=
2288 (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
2289 cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
2290 memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
2291 sizeof(cmd->params.dgid));
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302292 status = ocrdma_query_gid(&qp->dev->ibdev, 1,
Devesh Sharmafad51b72014-02-04 11:57:10 +05302293 ah_attr->grh.sgid_index, &sgid);
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302294 if (status)
2295 return status;
Naresh Gottumukkala9c587262013-08-07 12:52:34 +05302296
2297 memset(&zgid, 0, sizeof(zgid));
2298 if (!memcmp(&sgid, &zgid, sizeof(zgid)))
2299 return -EINVAL;
2300
Parav Panditfe2caef2012-03-21 04:09:06 +05302301 qp->sgid_idx = ah_attr->grh.sgid_index;
2302 memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
Moni Shoua40aca6f2013-12-12 18:03:15 +02002303 ocrdma_resolve_dmac(qp->dev, ah_attr, &mac_addr[0]);
Parav Panditfe2caef2012-03-21 04:09:06 +05302304 cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
2305 (mac_addr[2] << 16) | (mac_addr[3] << 24);
2306 /* convert them to LE format. */
2307 ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
2308 ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
2309 cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
Moni Shoua40aca6f2013-12-12 18:03:15 +02002310 vlan_id = ah_attr->vlan_id;
Parav Panditfe2caef2012-03-21 04:09:06 +05302311 if (vlan_id && (vlan_id < 0x1000)) {
2312 cmd->params.vlan_dmac_b4_to_b5 |=
2313 vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
2314 cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
Selvin Xavier31dbdd92014-06-10 19:32:13 +05302315 /* override the sl with default priority if 0 */
2316 cmd->params.rnt_rc_sl_fl |=
2317 (ah_attr->sl ? ah_attr->sl :
2318 qp->dev->sl) << OCRDMA_QP_PARAMS_SL_SHIFT;
Parav Panditfe2caef2012-03-21 04:09:06 +05302319 }
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302320 return 0;
Parav Panditfe2caef2012-03-21 04:09:06 +05302321}
2322
2323static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
2324 struct ocrdma_modify_qp *cmd,
Prarit Bhargavabc1b04a2014-02-19 15:05:16 -05002325 struct ib_qp_attr *attrs, int attr_mask)
Parav Panditfe2caef2012-03-21 04:09:06 +05302326{
2327 int status = 0;
Parav Panditfe2caef2012-03-21 04:09:06 +05302328
2329 if (attr_mask & IB_QP_PKEY_INDEX) {
2330 cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
2331 OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
2332 cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
2333 }
2334 if (attr_mask & IB_QP_QKEY) {
2335 qp->qkey = attrs->qkey;
2336 cmd->params.qkey = attrs->qkey;
2337 cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
2338 }
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302339 if (attr_mask & IB_QP_AV) {
2340 status = ocrdma_set_av_params(qp, cmd, attrs);
2341 if (status)
2342 return status;
2343 } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
Parav Panditfe2caef2012-03-21 04:09:06 +05302344 /* set the default mac address for UD, GSI QPs */
2345 cmd->params.dmac_b0_to_b3 = qp->dev->nic_info.mac_addr[0] |
2346 (qp->dev->nic_info.mac_addr[1] << 8) |
2347 (qp->dev->nic_info.mac_addr[2] << 16) |
2348 (qp->dev->nic_info.mac_addr[3] << 24);
2349 cmd->params.vlan_dmac_b4_to_b5 = qp->dev->nic_info.mac_addr[4] |
2350 (qp->dev->nic_info.mac_addr[5] << 8);
2351 }
2352 if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
2353 attrs->en_sqd_async_notify) {
2354 cmd->params.max_sge_recv_flags |=
2355 OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
2356 cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
2357 }
2358 if (attr_mask & IB_QP_DEST_QPN) {
2359 cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
2360 OCRDMA_QP_PARAMS_DEST_QPN_MASK);
2361 cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
2362 }
2363 if (attr_mask & IB_QP_PATH_MTU) {
Naresh Gottumukkalad3cb6c02013-08-26 15:27:40 +05302364 if (attrs->path_mtu < IB_MTU_256 ||
2365 attrs->path_mtu > IB_MTU_4096) {
Parav Panditfe2caef2012-03-21 04:09:06 +05302366 status = -EINVAL;
2367 goto pmtu_err;
2368 }
2369 cmd->params.path_mtu_pkey_indx |=
2370 (ib_mtu_enum_to_int(attrs->path_mtu) <<
2371 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
2372 OCRDMA_QP_PARAMS_PATH_MTU_MASK;
2373 cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
2374 }
2375 if (attr_mask & IB_QP_TIMEOUT) {
2376 cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
2377 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
2378 cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
2379 }
2380 if (attr_mask & IB_QP_RETRY_CNT) {
2381 cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
2382 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
2383 OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
2384 cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
2385 }
2386 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
2387 cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
2388 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
2389 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
2390 cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
2391 }
2392 if (attr_mask & IB_QP_RNR_RETRY) {
2393 cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
2394 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
2395 & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
2396 cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
2397 }
2398 if (attr_mask & IB_QP_SQ_PSN) {
2399 cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
2400 cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
2401 }
2402 if (attr_mask & IB_QP_RQ_PSN) {
2403 cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
2404 cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
2405 }
2406 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2407 if (attrs->max_rd_atomic > qp->dev->attr.max_ord_per_qp) {
2408 status = -EINVAL;
2409 goto pmtu_err;
2410 }
2411 qp->max_ord = attrs->max_rd_atomic;
2412 cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
2413 }
2414 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2415 if (attrs->max_dest_rd_atomic > qp->dev->attr.max_ird_per_qp) {
2416 status = -EINVAL;
2417 goto pmtu_err;
2418 }
2419 qp->max_ird = attrs->max_dest_rd_atomic;
2420 cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
2421 }
2422 cmd->params.max_ord_ird = (qp->max_ord <<
2423 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
2424 (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
2425pmtu_err:
2426 return status;
2427}
2428
2429int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
Prarit Bhargavabc1b04a2014-02-19 15:05:16 -05002430 struct ib_qp_attr *attrs, int attr_mask)
Parav Panditfe2caef2012-03-21 04:09:06 +05302431{
2432 int status = -ENOMEM;
2433 struct ocrdma_modify_qp *cmd;
Parav Panditfe2caef2012-03-21 04:09:06 +05302434
2435 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
2436 if (!cmd)
2437 return status;
2438
2439 cmd->params.id = qp->id;
2440 cmd->flags = 0;
2441 if (attr_mask & IB_QP_STATE) {
2442 cmd->params.max_sge_recv_flags |=
2443 (get_ocrdma_qp_state(attrs->qp_state) <<
2444 OCRDMA_QP_PARAMS_STATE_SHIFT) &
2445 OCRDMA_QP_PARAMS_STATE_MASK;
2446 cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302447 } else {
Parav Panditfe2caef2012-03-21 04:09:06 +05302448 cmd->params.max_sge_recv_flags |=
2449 (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
2450 OCRDMA_QP_PARAMS_STATE_MASK;
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302451 }
2452
Prarit Bhargavabc1b04a2014-02-19 15:05:16 -05002453 status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask);
Parav Panditfe2caef2012-03-21 04:09:06 +05302454 if (status)
2455 goto mbx_err;
2456 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2457 if (status)
2458 goto mbx_err;
Roland Dreierc592c422012-04-17 01:18:28 -07002459
Parav Panditfe2caef2012-03-21 04:09:06 +05302460mbx_err:
2461 kfree(cmd);
2462 return status;
2463}
2464
2465int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
2466{
2467 int status = -ENOMEM;
2468 struct ocrdma_destroy_qp *cmd;
Parav Panditfe2caef2012-03-21 04:09:06 +05302469 struct pci_dev *pdev = dev->nic_info.pdev;
2470
2471 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
2472 if (!cmd)
2473 return status;
2474 cmd->qp_id = qp->id;
2475 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2476 if (status)
2477 goto mbx_err;
Roland Dreierc592c422012-04-17 01:18:28 -07002478
Parav Panditfe2caef2012-03-21 04:09:06 +05302479mbx_err:
2480 kfree(cmd);
2481 if (qp->sq.va)
2482 dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
2483 if (!qp->srq && qp->rq.va)
2484 dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
2485 if (qp->dpp_enabled)
2486 qp->pd->num_dpp_qp++;
2487 return status;
2488}
2489
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302490int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
Parav Panditfe2caef2012-03-21 04:09:06 +05302491 struct ib_srq_init_attr *srq_attr,
2492 struct ocrdma_pd *pd)
2493{
2494 int status = -ENOMEM;
2495 int hw_pages, hw_page_size;
2496 int len;
2497 struct ocrdma_create_srq_rsp *rsp;
2498 struct ocrdma_create_srq *cmd;
2499 dma_addr_t pa;
Parav Panditfe2caef2012-03-21 04:09:06 +05302500 struct pci_dev *pdev = dev->nic_info.pdev;
2501 u32 max_rqe_allocated;
2502
2503 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
2504 if (!cmd)
2505 return status;
2506
2507 cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
2508 max_rqe_allocated = srq_attr->attr.max_wr + 1;
2509 status = ocrdma_build_q_conf(&max_rqe_allocated,
2510 dev->attr.rqe_size,
2511 &hw_pages, &hw_page_size);
2512 if (status) {
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00002513 pr_err("%s() req. max_wr=0x%x\n", __func__,
2514 srq_attr->attr.max_wr);
Parav Panditfe2caef2012-03-21 04:09:06 +05302515 status = -EINVAL;
2516 goto ret;
2517 }
2518 len = hw_pages * hw_page_size;
2519 srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
2520 if (!srq->rq.va) {
2521 status = -ENOMEM;
2522 goto ret;
2523 }
2524 ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
2525
2526 srq->rq.entry_size = dev->attr.rqe_size;
2527 srq->rq.pa = pa;
2528 srq->rq.len = len;
2529 srq->rq.max_cnt = max_rqe_allocated;
2530
2531 cmd->max_sge_rqe = ilog2(max_rqe_allocated);
2532 cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
2533 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
2534
2535 cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
2536 << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
2537 cmd->pages_rqe_sz |= (dev->attr.rqe_size
2538 << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
2539 & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
2540 cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
2541
2542 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2543 if (status)
2544 goto mbx_err;
2545 rsp = (struct ocrdma_create_srq_rsp *)cmd;
2546 srq->id = rsp->id;
2547 srq->rq.dbid = rsp->id;
2548 max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
2549 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
2550 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
2551 max_rqe_allocated = (1 << max_rqe_allocated);
2552 srq->rq.max_cnt = max_rqe_allocated;
2553 srq->rq.max_wqe_idx = max_rqe_allocated - 1;
2554 srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
2555 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
2556 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
2557 goto ret;
2558mbx_err:
2559 dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
2560ret:
2561 kfree(cmd);
2562 return status;
2563}
2564
2565int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
2566{
2567 int status = -ENOMEM;
2568 struct ocrdma_modify_srq *cmd;
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +05302569 struct ocrdma_pd *pd = srq->pd;
2570 struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302571
Naresh Gottumukkalad7e19c02013-08-26 15:27:51 +05302572 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
Parav Panditfe2caef2012-03-21 04:09:06 +05302573 if (!cmd)
2574 return status;
2575 cmd->id = srq->id;
2576 cmd->limit_max_rqe |= srq_attr->srq_limit <<
2577 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302578 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
Parav Panditfe2caef2012-03-21 04:09:06 +05302579 kfree(cmd);
2580 return status;
2581}
2582
2583int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
2584{
2585 int status = -ENOMEM;
2586 struct ocrdma_query_srq *cmd;
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302587 struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
2588
Naresh Gottumukkalad7e19c02013-08-26 15:27:51 +05302589 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
Parav Panditfe2caef2012-03-21 04:09:06 +05302590 if (!cmd)
2591 return status;
2592 cmd->id = srq->rq.dbid;
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302593 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
Parav Panditfe2caef2012-03-21 04:09:06 +05302594 if (status == 0) {
2595 struct ocrdma_query_srq_rsp *rsp =
2596 (struct ocrdma_query_srq_rsp *)cmd;
2597 srq_attr->max_sge =
2598 rsp->srq_lmt_max_sge &
2599 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
2600 srq_attr->max_wr =
2601 rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
2602 srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
2603 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
2604 }
2605 kfree(cmd);
2606 return status;
2607}
2608
2609int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
2610{
2611 int status = -ENOMEM;
2612 struct ocrdma_destroy_srq *cmd;
2613 struct pci_dev *pdev = dev->nic_info.pdev;
2614 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
2615 if (!cmd)
2616 return status;
2617 cmd->id = srq->id;
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302618 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
Parav Panditfe2caef2012-03-21 04:09:06 +05302619 if (srq->rq.va)
2620 dma_free_coherent(&pdev->dev, srq->rq.len,
2621 srq->rq.va, srq->rq.pa);
2622 kfree(cmd);
2623 return status;
2624}
2625
Selvin Xavier31dbdd92014-06-10 19:32:13 +05302626static int ocrdma_mbx_get_dcbx_config(struct ocrdma_dev *dev, u32 ptype,
2627 struct ocrdma_dcbx_cfg *dcbxcfg)
2628{
2629 int status = 0;
2630 dma_addr_t pa;
2631 struct ocrdma_mqe cmd;
2632
2633 struct ocrdma_get_dcbx_cfg_req *req = NULL;
2634 struct ocrdma_get_dcbx_cfg_rsp *rsp = NULL;
2635 struct pci_dev *pdev = dev->nic_info.pdev;
2636 struct ocrdma_mqe_sge *mqe_sge = cmd.u.nonemb_req.sge;
2637
2638 memset(&cmd, 0, sizeof(struct ocrdma_mqe));
2639 cmd.hdr.pyld_len = max_t (u32, sizeof(struct ocrdma_get_dcbx_cfg_rsp),
2640 sizeof(struct ocrdma_get_dcbx_cfg_req));
2641 req = dma_alloc_coherent(&pdev->dev, cmd.hdr.pyld_len, &pa, GFP_KERNEL);
2642 if (!req) {
2643 status = -ENOMEM;
2644 goto mem_err;
2645 }
2646
2647 cmd.hdr.spcl_sge_cnt_emb |= (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
2648 OCRDMA_MQE_HDR_SGE_CNT_MASK;
2649 mqe_sge->pa_lo = (u32) (pa & 0xFFFFFFFFUL);
2650 mqe_sge->pa_hi = (u32) upper_32_bits(pa);
2651 mqe_sge->len = cmd.hdr.pyld_len;
2652
2653 memset(req, 0, sizeof(struct ocrdma_get_dcbx_cfg_req));
2654 ocrdma_init_mch(&req->hdr, OCRDMA_CMD_GET_DCBX_CONFIG,
2655 OCRDMA_SUBSYS_DCBX, cmd.hdr.pyld_len);
2656 req->param_type = ptype;
2657
2658 status = ocrdma_mbx_cmd(dev, &cmd);
2659 if (status)
2660 goto mbx_err;
2661
2662 rsp = (struct ocrdma_get_dcbx_cfg_rsp *)req;
2663 ocrdma_le32_to_cpu(rsp, sizeof(struct ocrdma_get_dcbx_cfg_rsp));
2664 memcpy(dcbxcfg, &rsp->cfg, sizeof(struct ocrdma_dcbx_cfg));
2665
2666mbx_err:
2667 dma_free_coherent(&pdev->dev, cmd.hdr.pyld_len, req, pa);
2668mem_err:
2669 return status;
2670}
2671
2672#define OCRDMA_MAX_SERVICE_LEVEL_INDEX 0x08
2673#define OCRDMA_DEFAULT_SERVICE_LEVEL 0x05
2674
2675static int ocrdma_parse_dcbxcfg_rsp(struct ocrdma_dev *dev, int ptype,
2676 struct ocrdma_dcbx_cfg *dcbxcfg,
2677 u8 *srvc_lvl)
2678{
2679 int status = -EINVAL, indx, slindx;
2680 int ventry_cnt;
2681 struct ocrdma_app_parameter *app_param;
2682 u8 valid, proto_sel;
2683 u8 app_prio, pfc_prio;
2684 u16 proto;
2685
2686 if (!(dcbxcfg->tcv_aev_opv_st & OCRDMA_DCBX_STATE_MASK)) {
2687 pr_info("%s ocrdma%d DCBX is disabled\n",
2688 dev_name(&dev->nic_info.pdev->dev), dev->id);
2689 goto out;
2690 }
2691
2692 if (!ocrdma_is_enabled_and_synced(dcbxcfg->pfc_state)) {
2693 pr_info("%s ocrdma%d priority flow control(%s) is %s%s\n",
2694 dev_name(&dev->nic_info.pdev->dev), dev->id,
2695 (ptype > 0 ? "operational" : "admin"),
2696 (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_ENABLED) ?
2697 "enabled" : "disabled",
2698 (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_SYNC) ?
2699 "" : ", not sync'ed");
2700 goto out;
2701 } else {
2702 pr_info("%s ocrdma%d priority flow control is enabled and sync'ed\n",
2703 dev_name(&dev->nic_info.pdev->dev), dev->id);
2704 }
2705
2706 ventry_cnt = (dcbxcfg->tcv_aev_opv_st >>
2707 OCRDMA_DCBX_APP_ENTRY_SHIFT)
2708 & OCRDMA_DCBX_STATE_MASK;
2709
2710 for (indx = 0; indx < ventry_cnt; indx++) {
2711 app_param = &dcbxcfg->app_param[indx];
2712 valid = (app_param->valid_proto_app >>
2713 OCRDMA_APP_PARAM_VALID_SHIFT)
2714 & OCRDMA_APP_PARAM_VALID_MASK;
2715 proto_sel = (app_param->valid_proto_app
2716 >> OCRDMA_APP_PARAM_PROTO_SEL_SHIFT)
2717 & OCRDMA_APP_PARAM_PROTO_SEL_MASK;
2718 proto = app_param->valid_proto_app &
2719 OCRDMA_APP_PARAM_APP_PROTO_MASK;
2720
2721 if (
2722 valid && proto == OCRDMA_APP_PROTO_ROCE &&
2723 proto_sel == OCRDMA_PROTO_SELECT_L2) {
2724 for (slindx = 0; slindx <
2725 OCRDMA_MAX_SERVICE_LEVEL_INDEX; slindx++) {
2726 app_prio = ocrdma_get_app_prio(
2727 (u8 *)app_param->app_prio,
2728 slindx);
2729 pfc_prio = ocrdma_get_pfc_prio(
2730 (u8 *)dcbxcfg->pfc_prio,
2731 slindx);
2732
2733 if (app_prio && pfc_prio) {
2734 *srvc_lvl = slindx;
2735 status = 0;
2736 goto out;
2737 }
2738 }
2739 if (slindx == OCRDMA_MAX_SERVICE_LEVEL_INDEX) {
2740 pr_info("%s ocrdma%d application priority not set for 0x%x protocol\n",
2741 dev_name(&dev->nic_info.pdev->dev),
2742 dev->id, proto);
2743 }
2744 }
2745 }
2746
2747out:
2748 return status;
2749}
2750
2751void ocrdma_init_service_level(struct ocrdma_dev *dev)
2752{
2753 int status = 0, indx;
2754 struct ocrdma_dcbx_cfg dcbxcfg;
2755 u8 srvc_lvl = OCRDMA_DEFAULT_SERVICE_LEVEL;
2756 int ptype = OCRDMA_PARAMETER_TYPE_OPER;
2757
2758 for (indx = 0; indx < 2; indx++) {
2759 status = ocrdma_mbx_get_dcbx_config(dev, ptype, &dcbxcfg);
2760 if (status) {
2761 pr_err("%s(): status=%d\n", __func__, status);
2762 ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
2763 continue;
2764 }
2765
2766 status = ocrdma_parse_dcbxcfg_rsp(dev, ptype,
2767 &dcbxcfg, &srvc_lvl);
2768 if (status) {
2769 ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
2770 continue;
2771 }
2772
2773 break;
2774 }
2775
2776 if (status)
2777 pr_info("%s ocrdma%d service level default\n",
2778 dev_name(&dev->nic_info.pdev->dev), dev->id);
2779 else
2780 pr_info("%s ocrdma%d service level %d\n",
2781 dev_name(&dev->nic_info.pdev->dev), dev->id,
2782 srvc_lvl);
2783
2784 dev->pfc_state = ocrdma_is_enabled_and_synced(dcbxcfg.pfc_state);
2785 dev->sl = srvc_lvl;
2786}
2787
Parav Panditfe2caef2012-03-21 04:09:06 +05302788int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
2789{
2790 int i;
2791 int status = -EINVAL;
2792 struct ocrdma_av *av;
2793 unsigned long flags;
2794
2795 av = dev->av_tbl.va;
2796 spin_lock_irqsave(&dev->av_tbl.lock, flags);
2797 for (i = 0; i < dev->av_tbl.num_ah; i++) {
2798 if (av->valid == 0) {
2799 av->valid = OCRDMA_AV_VALID;
2800 ah->av = av;
2801 ah->id = i;
2802 status = 0;
2803 break;
2804 }
2805 av++;
2806 }
2807 if (i == dev->av_tbl.num_ah)
2808 status = -EAGAIN;
2809 spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
2810 return status;
2811}
2812
2813int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
2814{
2815 unsigned long flags;
2816 spin_lock_irqsave(&dev->av_tbl.lock, flags);
2817 ah->av->valid = 0;
2818 spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
2819 return 0;
2820}
2821
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302822static int ocrdma_create_eqs(struct ocrdma_dev *dev)
Parav Panditfe2caef2012-03-21 04:09:06 +05302823{
Roland Dreierda496432012-04-16 11:32:17 -07002824 int num_eq, i, status = 0;
Parav Panditfe2caef2012-03-21 04:09:06 +05302825 int irq;
2826 unsigned long flags = 0;
2827
2828 num_eq = dev->nic_info.msix.num_vectors -
2829 dev->nic_info.msix.start_vector;
2830 if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
2831 num_eq = 1;
2832 flags = IRQF_SHARED;
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302833 } else {
Parav Panditfe2caef2012-03-21 04:09:06 +05302834 num_eq = min_t(u32, num_eq, num_online_cpus());
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302835 }
2836
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302837 if (!num_eq)
2838 return -EINVAL;
2839
2840 dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
2841 if (!dev->eq_tbl)
Parav Panditfe2caef2012-03-21 04:09:06 +05302842 return -ENOMEM;
2843
2844 for (i = 0; i < num_eq; i++) {
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302845 status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
Devesh Sharmafad51b72014-02-04 11:57:10 +05302846 OCRDMA_EQ_LEN);
Parav Panditfe2caef2012-03-21 04:09:06 +05302847 if (status) {
2848 status = -EINVAL;
2849 break;
2850 }
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302851 sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
Parav Panditfe2caef2012-03-21 04:09:06 +05302852 dev->id, i);
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302853 irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
Parav Panditfe2caef2012-03-21 04:09:06 +05302854 status = request_irq(irq, ocrdma_irq_handler, flags,
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302855 dev->eq_tbl[i].irq_name,
2856 &dev->eq_tbl[i]);
2857 if (status)
2858 goto done;
Parav Panditfe2caef2012-03-21 04:09:06 +05302859 dev->eq_cnt += 1;
2860 }
2861 /* one eq is sufficient for data path to work */
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302862 return 0;
2863done:
2864 ocrdma_destroy_eqs(dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302865 return status;
2866}
2867
2868int ocrdma_init_hw(struct ocrdma_dev *dev)
2869{
2870 int status;
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302871
2872 /* create the eqs */
2873 status = ocrdma_create_eqs(dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302874 if (status)
2875 goto qpeq_err;
2876 status = ocrdma_create_mq(dev);
2877 if (status)
2878 goto mq_err;
2879 status = ocrdma_mbx_query_fw_config(dev);
2880 if (status)
2881 goto conf_err;
2882 status = ocrdma_mbx_query_dev(dev);
2883 if (status)
2884 goto conf_err;
2885 status = ocrdma_mbx_query_fw_ver(dev);
2886 if (status)
2887 goto conf_err;
2888 status = ocrdma_mbx_create_ah_tbl(dev);
2889 if (status)
2890 goto conf_err;
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302891 status = ocrdma_mbx_get_phy_info(dev);
2892 if (status)
Devesh Sharmadaac9682014-06-10 19:32:18 +05302893 goto info_attrb_err;
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302894 status = ocrdma_mbx_get_ctrl_attribs(dev);
2895 if (status)
Devesh Sharmadaac9682014-06-10 19:32:18 +05302896 goto info_attrb_err;
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302897
Parav Panditfe2caef2012-03-21 04:09:06 +05302898 return 0;
2899
Devesh Sharmadaac9682014-06-10 19:32:18 +05302900info_attrb_err:
2901 ocrdma_mbx_delete_ah_tbl(dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302902conf_err:
2903 ocrdma_destroy_mq(dev);
2904mq_err:
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302905 ocrdma_destroy_eqs(dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302906qpeq_err:
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00002907 pr_err("%s() status=%d\n", __func__, status);
Parav Panditfe2caef2012-03-21 04:09:06 +05302908 return status;
2909}
2910
2911void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
2912{
2913 ocrdma_mbx_delete_ah_tbl(dev);
2914
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302915 /* cleanup the eqs */
2916 ocrdma_destroy_eqs(dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302917
2918 /* cleanup the control path */
2919 ocrdma_destroy_mq(dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302920}