blob: a57cec737c18ab1b8db405607042a4363493205b [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Marek Olšák7ca24cf2017-09-12 22:42:14 +020028#include <linux/sync_file.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
Dave Airlie660e8552017-03-13 22:18:15 +000031#include <drm/drm_syncobj.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu.h"
33#include "amdgpu_trace.h"
34
Christian König91acbeb2015-12-14 16:42:31 +010035static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020036 struct drm_amdgpu_cs_chunk_fence *data,
37 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010038{
39 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020040 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010041
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010042 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010043 if (gobj == NULL)
44 return -EINVAL;
45
Christian König758ac172016-05-06 22:14:00 +020046 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +010047 p->uf_entry.priority = 0;
48 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
49 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +010050 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +020051
52 size = amdgpu_bo_size(p->uf_entry.robj);
53 if (size != PAGE_SIZE || (data->offset + 8) > size)
54 return -EINVAL;
55
Christian König758ac172016-05-06 22:14:00 +020056 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +010057
Cihangir Akturkf62facc2017-08-03 14:58:16 +030058 drm_gem_object_put_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +020059
60 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
61 amdgpu_bo_unref(&p->uf_entry.robj);
62 return -EINVAL;
63 }
64
Christian König91acbeb2015-12-14 16:42:31 +010065 return 0;
66}
67
Alex Xie9211c782017-06-20 16:35:04 -040068static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040069{
Christian König4c0b2422016-02-01 11:20:37 +010070 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +080071 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 union drm_amdgpu_cs *cs = data;
73 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +030074 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +010075 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +020076 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +030077 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +030078 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079
Dan Carpenter1d263472015-09-23 13:59:28 +030080 if (cs->in.num_chunks == 0)
81 return 0;
82
83 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
84 if (!chunk_array)
85 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086
Christian König3cb485f2015-05-11 15:34:59 +020087 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
88 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +030089 ret = -EINVAL;
90 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +020091 }
Dan Carpenter1d263472015-09-23 13:59:28 +030092
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -040093 mutex_lock(&p->ctx->lock);
94
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095 /* get chunks */
Christian König7ecc2452017-07-26 17:02:52 +020096 chunk_array_user = u64_to_user_ptr(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097 if (copy_from_user(chunk_array, chunk_array_user,
98 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +030099 ret = -EFAULT;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400100 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101 }
102
103 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800104 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300106 if (!p->chunks) {
107 ret = -ENOMEM;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400108 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109 }
110
111 for (i = 0; i < p->nchunks; i++) {
112 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
113 struct drm_amdgpu_cs_chunk user_chunk;
114 uint32_t __user *cdata;
115
Christian König7ecc2452017-07-26 17:02:52 +0200116 chunk_ptr = u64_to_user_ptr(chunk_array[i]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400117 if (copy_from_user(&user_chunk, chunk_ptr,
118 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300119 ret = -EFAULT;
120 i--;
121 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 }
123 p->chunks[i].chunk_id = user_chunk.chunk_id;
124 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125
126 size = p->chunks[i].length_dw;
Christian König7ecc2452017-07-26 17:02:52 +0200127 cdata = u64_to_user_ptr(user_chunk.chunk_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128
Michal Hocko20981052017-05-17 14:23:12 +0200129 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300131 ret = -ENOMEM;
132 i--;
133 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134 }
135 size *= sizeof(uint32_t);
136 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300137 ret = -EFAULT;
138 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139 }
140
Christian König9a5e8fb2015-06-23 17:07:03 +0200141 switch (p->chunks[i].chunk_id) {
142 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100143 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200144 break;
145
146 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100148 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300149 ret = -EINVAL;
150 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151 }
Christian König91acbeb2015-12-14 16:42:31 +0100152
Christian König758ac172016-05-06 22:14:00 +0200153 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
154 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100155 if (ret)
156 goto free_partial_kdata;
157
Christian König9a5e8fb2015-06-23 17:07:03 +0200158 break;
159
Christian König2b48d322015-06-19 17:31:29 +0200160 case AMDGPU_CHUNK_ID_DEPENDENCIES:
Dave Airlie660e8552017-03-13 22:18:15 +0000161 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
162 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
Christian König2b48d322015-06-19 17:31:29 +0200163 break;
164
Christian König9a5e8fb2015-06-23 17:07:03 +0200165 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300166 ret = -EINVAL;
167 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 }
169 }
170
Monk Liuc5637832016-04-19 20:11:32 +0800171 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100172 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100173 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174
Christian Könige55f2b62017-10-09 15:18:43 +0200175 if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
176 ret = -ECANCELED;
177 goto free_all_kdata;
178 }
Christian König14e47f92017-10-09 15:04:41 +0200179
Christian Königb5f5acb2016-06-29 13:26:41 +0200180 if (p->uf_entry.robj)
181 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300183 return 0;
184
185free_all_kdata:
186 i = p->nchunks - 1;
187free_partial_kdata:
188 for (; i >= 0; i--)
Michal Hocko20981052017-05-17 14:23:12 +0200189 kvfree(p->chunks[i].kdata);
Dan Carpenter1d263472015-09-23 13:59:28 +0300190 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000191 p->chunks = NULL;
192 p->nchunks = 0;
Dan Carpenter1d263472015-09-23 13:59:28 +0300193free_chunk:
194 kfree(chunk_array);
195
196 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197}
198
Marek Olšák95844d22016-08-17 23:49:27 +0200199/* Convert microseconds to bytes. */
200static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
201{
202 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
203 return 0;
204
205 /* Since accum_us is incremented by a million per second, just
206 * multiply it by the number of MB/s to get the number of bytes.
207 */
208 return us << adev->mm_stats.log2_max_MBps;
209}
210
211static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
212{
213 if (!adev->mm_stats.log2_max_MBps)
214 return 0;
215
216 return bytes >> adev->mm_stats.log2_max_MBps;
217}
218
219/* Returns how many bytes TTM can move right now. If no bytes can be moved,
220 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
221 * which means it can go over the threshold once. If that happens, the driver
222 * will be in debt and no other buffer migrations can be done until that debt
223 * is repaid.
224 *
225 * This approach allows moving a buffer of any size (it's important to allow
226 * that).
227 *
228 * The currency is simply time in microseconds and it increases as the clock
229 * ticks. The accumulated microseconds (us) are converted to bytes and
230 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400231 */
John Brooks00f06b22017-06-27 22:33:18 -0400232static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
233 u64 *max_bytes,
234 u64 *max_vis_bytes)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400235{
Marek Olšák95844d22016-08-17 23:49:27 +0200236 s64 time_us, increment_us;
Marek Olšák95844d22016-08-17 23:49:27 +0200237 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400238
Marek Olšák95844d22016-08-17 23:49:27 +0200239 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
240 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400241 *
Marek Olšák95844d22016-08-17 23:49:27 +0200242 * It means that in order to get full max MBps, at least 5 IBs per
243 * second must be submitted and not more than 200ms apart from each
244 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400245 */
Marek Olšák95844d22016-08-17 23:49:27 +0200246 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400247
John Brooks00f06b22017-06-27 22:33:18 -0400248 if (!adev->mm_stats.log2_max_MBps) {
249 *max_bytes = 0;
250 *max_vis_bytes = 0;
251 return;
252 }
Marek Olšák95844d22016-08-17 23:49:27 +0200253
254 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200255 used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Marek Olšák95844d22016-08-17 23:49:27 +0200256 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
257
258 spin_lock(&adev->mm_stats.lock);
259
260 /* Increase the amount of accumulated us. */
261 time_us = ktime_to_us(ktime_get());
262 increment_us = time_us - adev->mm_stats.last_update_us;
263 adev->mm_stats.last_update_us = time_us;
264 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
265 us_upper_bound);
266
267 /* This prevents the short period of low performance when the VRAM
268 * usage is low and the driver is in debt or doesn't have enough
269 * accumulated us to fill VRAM quickly.
270 *
271 * The situation can occur in these cases:
272 * - a lot of VRAM is freed by userspace
273 * - the presence of a big buffer causes a lot of evictions
274 * (solution: split buffers into smaller ones)
275 *
276 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
277 * accum_us to a positive number.
278 */
279 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
280 s64 min_us;
281
282 /* Be more aggresive on dGPUs. Try to fill a portion of free
283 * VRAM now.
284 */
285 if (!(adev->flags & AMD_IS_APU))
286 min_us = bytes_to_us(adev, free_vram / 4);
287 else
288 min_us = 0; /* Reset accum_us on APUs. */
289
290 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
291 }
292
John Brooks00f06b22017-06-27 22:33:18 -0400293 /* This is set to 0 if the driver is in debt to disallow (optional)
Marek Olšák95844d22016-08-17 23:49:27 +0200294 * buffer moves.
295 */
John Brooks00f06b22017-06-27 22:33:18 -0400296 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
297
298 /* Do the same for visible VRAM if half of it is free */
299 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
300 u64 total_vis_vram = adev->mc.visible_vram_size;
Christian König3c848bb2017-08-07 17:46:49 +0200301 u64 used_vis_vram =
302 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
John Brooks00f06b22017-06-27 22:33:18 -0400303
304 if (used_vis_vram < total_vis_vram) {
305 u64 free_vis_vram = total_vis_vram - used_vis_vram;
306 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
307 increment_us, us_upper_bound);
308
309 if (free_vis_vram >= total_vis_vram / 2)
310 adev->mm_stats.accum_us_vis =
311 max(bytes_to_us(adev, free_vis_vram / 2),
312 adev->mm_stats.accum_us_vis);
313 }
314
315 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
316 } else {
317 *max_vis_bytes = 0;
318 }
Marek Olšák95844d22016-08-17 23:49:27 +0200319
320 spin_unlock(&adev->mm_stats.lock);
Marek Olšák95844d22016-08-17 23:49:27 +0200321}
322
323/* Report how many bytes have really been moved for the last command
324 * submission. This can result in a debt that can stop buffer migrations
325 * temporarily.
326 */
John Brooks00f06b22017-06-27 22:33:18 -0400327void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
328 u64 num_vis_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200329{
330 spin_lock(&adev->mm_stats.lock);
331 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
John Brooks00f06b22017-06-27 22:33:18 -0400332 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
Marek Olšák95844d22016-08-17 23:49:27 +0200333 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400334}
335
Chunming Zhou14fd8332016-08-04 13:05:46 +0800336static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
337 struct amdgpu_bo *bo)
338{
Christian Königa7d64de2016-09-15 14:58:48 +0200339 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400340 u64 initial_bytes_moved, bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800341 uint32_t domain;
342 int r;
343
344 if (bo->pin_count)
345 return 0;
346
Marek Olšák95844d22016-08-17 23:49:27 +0200347 /* Don't move this buffer if we have depleted our allowance
348 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800349 */
John Brooks00f06b22017-06-27 22:33:18 -0400350 if (p->bytes_moved < p->bytes_moved_threshold) {
351 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
352 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
353 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
354 * visible VRAM if we've depleted our allowance to do
355 * that.
356 */
357 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
Kent Russell6d7d9c52017-08-08 07:58:01 -0400358 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400359 else
360 domain = bo->allowed_domains;
361 } else {
Kent Russell6d7d9c52017-08-08 07:58:01 -0400362 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400363 }
364 } else {
Chunming Zhou14fd8332016-08-04 13:05:46 +0800365 domain = bo->allowed_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400366 }
Chunming Zhou14fd8332016-08-04 13:05:46 +0800367
368retry:
369 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königa7d64de2016-09-15 14:58:48 +0200370 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800371 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
John Brooks00f06b22017-06-27 22:33:18 -0400372 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
373 initial_bytes_moved;
374 p->bytes_moved += bytes_moved;
375 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
376 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
377 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
378 p->bytes_moved_vis += bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800379
Christian König1abdc3d2016-08-31 17:28:11 +0200380 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
381 domain = bo->allowed_domains;
382 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800383 }
384
385 return r;
386}
387
Christian König662bfa62016-09-01 12:13:18 +0200388/* Last resort, try to evict something from the current working set */
389static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200390 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200391{
Christian Königf7da30d2016-09-28 12:03:04 +0200392 uint32_t domain = validated->allowed_domains;
Christian König662bfa62016-09-01 12:13:18 +0200393 int r;
394
395 if (!p->evictable)
396 return false;
397
398 for (;&p->evictable->tv.head != &p->validated;
399 p->evictable = list_prev_entry(p->evictable, tv.head)) {
400
401 struct amdgpu_bo_list_entry *candidate = p->evictable;
402 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200403 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400404 u64 initial_bytes_moved, bytes_moved;
405 bool update_bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +0200406 uint32_t other;
407
408 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200409 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200410 break;
411
412 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
413
414 /* Check if this BO is in one of the domains we need space for */
415 if (!(other & domain))
416 continue;
417
418 /* Check if we can move this BO somewhere else */
419 other = bo->allowed_domains & ~domain;
420 if (!other)
421 continue;
422
423 /* Good we can try to move this BO somewhere else */
424 amdgpu_ttm_placement_from_domain(bo, other);
John Brooks00f06b22017-06-27 22:33:18 -0400425 update_bytes_moved_vis =
426 adev->mc.visible_vram_size < adev->mc.real_vram_size &&
427 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
428 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200429 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian König662bfa62016-09-01 12:13:18 +0200430 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
John Brooks00f06b22017-06-27 22:33:18 -0400431 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
Christian König662bfa62016-09-01 12:13:18 +0200432 initial_bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400433 p->bytes_moved += bytes_moved;
434 if (update_bytes_moved_vis)
435 p->bytes_moved_vis += bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200436
437 if (unlikely(r))
438 break;
439
440 p->evictable = list_prev_entry(p->evictable, tv.head);
441 list_move(&candidate->tv.head, &p->validated);
442
443 return true;
444 }
445
446 return false;
447}
448
Christian Königf7da30d2016-09-28 12:03:04 +0200449static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
450{
451 struct amdgpu_cs_parser *p = param;
452 int r;
453
454 do {
455 r = amdgpu_cs_bo_validate(p, bo);
456 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
457 if (r)
458 return r;
459
460 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500461 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200462
463 return r;
464}
465
Baoyou Xie761c2e82016-09-03 13:57:14 +0800466static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200467 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400469 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400470 int r;
471
Christian Königa5b75052015-09-03 16:40:39 +0200472 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100473 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100474 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100475 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400476
Christian Königcc325d12016-02-08 11:08:35 +0100477 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
478 if (usermm && usermm != current->mm)
479 return -EPERM;
480
Christian König2f568db2016-02-23 12:36:59 +0100481 /* Check if we have user pages and nobody bound the BO already */
Christian Königca666a32017-09-05 14:30:05 +0200482 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
483 lobj->user_pages) {
Christian König1b0c0f92017-09-05 14:36:44 +0200484 amdgpu_ttm_placement_from_domain(bo,
485 AMDGPU_GEM_DOMAIN_CPU);
486 r = ttm_bo_validate(&bo->tbo, &bo->placement, true,
487 false);
488 if (r)
489 return r;
Christian Königa216ab02017-09-02 13:21:31 +0200490 amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
491 lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100492 binding_userptr = true;
493 }
494
Christian König662bfa62016-09-01 12:13:18 +0200495 if (p->evictable == lobj)
496 p->evictable = NULL;
497
Christian Königf7da30d2016-09-28 12:03:04 +0200498 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800499 if (r)
Christian König36409d122015-12-21 20:31:35 +0100500 return r;
Christian König662bfa62016-09-01 12:13:18 +0200501
Christian König2f568db2016-02-23 12:36:59 +0100502 if (binding_userptr) {
Michal Hocko20981052017-05-17 14:23:12 +0200503 kvfree(lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100504 lobj->user_pages = NULL;
505 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400506 }
507 return 0;
508}
509
Christian König2a7d9bd2015-12-18 20:33:52 +0100510static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
511 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400512{
513 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100514 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200515 struct list_head duplicates;
Christian König2f568db2016-02-23 12:36:59 +0100516 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100517 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400518
Christian König2a7d9bd2015-12-18 20:33:52 +0100519 INIT_LIST_HEAD(&p->validated);
520
521 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800522 if (p->bo_list) {
Christian König636ce252015-12-18 21:26:47 +0100523 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
Christian König3fe89772017-09-12 14:25:14 -0400524 if (p->bo_list->first_userptr != p->bo_list->num_entries)
525 p->mn = amdgpu_mn_get(p->adev);
monk.liu840d5142015-04-27 15:19:20 +0800526 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400527
Christian König3c0eea62015-12-11 14:39:05 +0100528 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100529 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400530
Christian König758ac172016-05-06 22:14:00 +0200531 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100532 list_add(&p->uf_entry.tv.head, &p->validated);
533
Christian König2f568db2016-02-23 12:36:59 +0100534 while (1) {
535 struct list_head need_pages;
536 unsigned i;
537
538 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
539 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200540 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800541 if (r != -ERESTARTSYS)
542 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100543 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200544 }
Christian König2f568db2016-02-23 12:36:59 +0100545
546 /* Without a BO list we don't have userptr BOs */
547 if (!p->bo_list)
548 break;
549
550 INIT_LIST_HEAD(&need_pages);
551 for (i = p->bo_list->first_userptr;
552 i < p->bo_list->num_entries; ++i) {
Christian Königca666a32017-09-05 14:30:05 +0200553 struct amdgpu_bo *bo;
Christian König2f568db2016-02-23 12:36:59 +0100554
555 e = &p->bo_list->array[i];
Christian Königca666a32017-09-05 14:30:05 +0200556 bo = e->robj;
Christian König2f568db2016-02-23 12:36:59 +0100557
Christian Königca666a32017-09-05 14:30:05 +0200558 if (amdgpu_ttm_tt_userptr_invalidated(bo->tbo.ttm,
Christian König2f568db2016-02-23 12:36:59 +0100559 &e->user_invalidated) && e->user_pages) {
560
561 /* We acquired a page array, but somebody
Alex Xie9f69c0f2017-06-20 16:33:02 -0400562 * invalidated it. Free it and try again
Christian König2f568db2016-02-23 12:36:59 +0100563 */
564 release_pages(e->user_pages,
Linus Torvaldse60e1ee2017-11-15 20:42:10 -0800565 bo->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200566 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100567 e->user_pages = NULL;
568 }
569
Christian Königca666a32017-09-05 14:30:05 +0200570 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
Christian König2f568db2016-02-23 12:36:59 +0100571 !e->user_pages) {
572 list_del(&e->tv.head);
573 list_add(&e->tv.head, &need_pages);
574
575 amdgpu_bo_unreserve(e->robj);
576 }
577 }
578
579 if (list_empty(&need_pages))
580 break;
581
582 /* Unreserve everything again. */
583 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
584
Marek Olšákf1037952016-07-30 00:48:39 +0200585 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100586 if (!--tries) {
587 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200588 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100589 goto error_free_pages;
590 }
591
Alex Xieeb0f0372017-06-08 14:53:26 -0400592 /* Fill the page arrays for all userptrs. */
Christian König2f568db2016-02-23 12:36:59 +0100593 list_for_each_entry(e, &need_pages, tv.head) {
594 struct ttm_tt *ttm = e->robj->tbo.ttm;
595
Michal Hocko20981052017-05-17 14:23:12 +0200596 e->user_pages = kvmalloc_array(ttm->num_pages,
597 sizeof(struct page*),
598 GFP_KERNEL | __GFP_ZERO);
Christian König2f568db2016-02-23 12:36:59 +0100599 if (!e->user_pages) {
600 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200601 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100602 goto error_free_pages;
603 }
604
605 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
606 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200607 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Michal Hocko20981052017-05-17 14:23:12 +0200608 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100609 e->user_pages = NULL;
610 goto error_free_pages;
611 }
612 }
613
614 /* And try again. */
615 list_splice(&need_pages, &p->validated);
616 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400617
John Brooks00f06b22017-06-27 22:33:18 -0400618 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
619 &p->bytes_moved_vis_threshold);
Christian Königf69f90a12015-12-21 19:47:42 +0100620 p->bytes_moved = 0;
John Brooks00f06b22017-06-27 22:33:18 -0400621 p->bytes_moved_vis = 0;
Christian König662bfa62016-09-01 12:13:18 +0200622 p->evictable = list_last_entry(&p->validated,
623 struct amdgpu_bo_list_entry,
624 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100625
Christian Königf7da30d2016-09-28 12:03:04 +0200626 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
627 amdgpu_cs_validate, p);
628 if (r) {
629 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
630 goto error_validate;
631 }
632
Christian Königf69f90a12015-12-21 19:47:42 +0100633 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200634 if (r) {
635 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200636 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200637 }
Christian Königa5b75052015-09-03 16:40:39 +0200638
Christian Königf69f90a12015-12-21 19:47:42 +0100639 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200640 if (r) {
641 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100642 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200643 }
Christian Königa8480302016-01-05 16:03:39 +0100644
John Brooks00f06b22017-06-27 22:33:18 -0400645 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
646 p->bytes_moved_vis);
Christian Königa8480302016-01-05 16:03:39 +0100647 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200648 struct amdgpu_bo *gds = p->bo_list->gds_obj;
649 struct amdgpu_bo *gws = p->bo_list->gws_obj;
650 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100651 struct amdgpu_vm *vm = &fpriv->vm;
652 unsigned i;
653
654 for (i = 0; i < p->bo_list->num_entries; i++) {
655 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
656
657 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
658 }
Christian Königd88bf582016-05-06 17:50:03 +0200659
660 if (gds) {
661 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
662 p->job->gds_size = amdgpu_bo_size(gds);
663 }
664 if (gws) {
665 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
666 p->job->gws_size = amdgpu_bo_size(gws);
667 }
668 if (oa) {
669 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
670 p->job->oa_size = amdgpu_bo_size(oa);
671 }
Christian Königa8480302016-01-05 16:03:39 +0100672 }
Christian Königa5b75052015-09-03 16:40:39 +0200673
Christian Königc855e252016-09-05 17:00:57 +0200674 if (!r && p->uf_entry.robj) {
675 struct amdgpu_bo *uf = p->uf_entry.robj;
676
Christian Königbb990bb2016-09-09 16:32:33 +0200677 r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200678 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
679 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200680
Christian Königa5b75052015-09-03 16:40:39 +0200681error_validate:
Christian Königb6369222017-08-03 11:44:01 -0400682 if (r)
Christian Königa5b75052015-09-03 16:40:39 +0200683 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
684
Christian König2f568db2016-02-23 12:36:59 +0100685error_free_pages:
686
Christian König2f568db2016-02-23 12:36:59 +0100687 if (p->bo_list) {
688 for (i = p->bo_list->first_userptr;
689 i < p->bo_list->num_entries; ++i) {
690 e = &p->bo_list->array[i];
691
692 if (!e->user_pages)
693 continue;
694
695 release_pages(e->user_pages,
Mel Gormanc6f92f92017-11-15 17:37:55 -0800696 e->robj->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200697 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100698 }
699 }
700
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400701 return r;
702}
703
704static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
705{
706 struct amdgpu_bo_list_entry *e;
707 int r;
708
709 list_for_each_entry(e, &p->validated, tv.head) {
710 struct reservation_object *resv = e->robj->tbo.resv;
Andres Rodriguez177ae092017-09-15 20:44:06 -0400711 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
712 amdgpu_bo_explicit_sync(e->robj));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400713
714 if (r)
715 return r;
716 }
717 return 0;
718}
719
Christian König984810f2015-11-14 21:05:35 +0100720/**
721 * cs_parser_fini() - clean parser states
722 * @parser: parser structure holding parsing context.
723 * @error: error number
724 *
725 * If error is set than unvalidate buffer, otherwise just free memory
726 * used by parsing context.
727 **/
Christian Königb6369222017-08-03 11:44:01 -0400728static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
729 bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800730{
Christian König984810f2015-11-14 21:05:35 +0100731 unsigned i;
732
Christian König3fe89772017-09-12 14:25:14 -0400733 if (error && backoff)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400734 ttm_eu_backoff_reservation(&parser->ticket,
735 &parser->validated);
Dave Airlie660e8552017-03-13 22:18:15 +0000736
737 for (i = 0; i < parser->num_post_dep_syncobjs; i++)
738 drm_syncobj_put(parser->post_dep_syncobjs[i]);
739 kfree(parser->post_dep_syncobjs);
740
Chris Wilsonf54d1862016-10-25 13:00:45 +0100741 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100742
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400743 if (parser->ctx) {
744 mutex_unlock(&parser->ctx->lock);
Christian König3cb485f2015-05-11 15:34:59 +0200745 amdgpu_ctx_put(parser->ctx);
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400746 }
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800747 if (parser->bo_list)
748 amdgpu_bo_list_put(parser->bo_list);
749
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400750 for (i = 0; i < parser->nchunks; i++)
Michal Hocko20981052017-05-17 14:23:12 +0200751 kvfree(parser->chunks[i].kdata);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400752 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100753 if (parser->job)
754 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100755 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400756}
757
Junwei Zhangb85891b2017-01-16 13:59:01 +0800758static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400759{
760 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800761 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
762 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400763 struct amdgpu_bo_va *bo_va;
764 struct amdgpu_bo *bo;
765 int i, r;
766
Christian König194d2162016-10-12 15:13:52 +0200767 r = amdgpu_vm_update_directories(adev, vm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400768 if (r)
769 return r;
770
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100771 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400772 if (r)
773 return r;
774
Junwei Zhangb85891b2017-01-16 13:59:01 +0800775 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
776 if (r)
777 return r;
778
779 r = amdgpu_sync_fence(adev, &p->job->sync,
780 fpriv->prt_va->last_pt_update);
781 if (r)
782 return r;
783
Monk Liu24936642017-01-09 15:54:32 +0800784 if (amdgpu_sriov_vf(adev)) {
785 struct dma_fence *f;
Christian König0f4b3c62017-07-31 15:32:40 +0200786
787 bo_va = fpriv->csa_va;
Monk Liu24936642017-01-09 15:54:32 +0800788 BUG_ON(!bo_va);
789 r = amdgpu_vm_bo_update(adev, bo_va, false);
790 if (r)
791 return r;
792
793 f = bo_va->last_pt_update;
794 r = amdgpu_sync_fence(adev, &p->job->sync, f);
795 if (r)
796 return r;
797 }
798
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400799 if (p->bo_list) {
800 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100801 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200802
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400803 /* ignore duplicates */
804 bo = p->bo_list->array[i].robj;
805 if (!bo)
806 continue;
807
808 bo_va = p->bo_list->array[i].bo_va;
809 if (bo_va == NULL)
810 continue;
811
Christian König99e124f2016-08-16 14:43:17 +0200812 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400813 if (r)
814 return r;
815
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800816 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100817 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200818 if (r)
819 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820 }
Christian Königb495bd32015-09-10 14:00:35 +0200821
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400822 }
823
Christian König4e55eb32017-09-11 16:54:59 +0200824 r = amdgpu_vm_handle_moved(adev, vm);
Christian Königd5884512017-09-08 14:09:41 +0200825 if (r)
826 return r;
827
828 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_update);
829 if (r)
830 return r;
Christian Königb495bd32015-09-10 14:00:35 +0200831
832 if (amdgpu_vm_debug && p->bo_list) {
833 /* Invalidate all BOs to test for userspace bugs */
834 for (i = 0; i < p->bo_list->num_entries; i++) {
835 /* ignore duplicates */
836 bo = p->bo_list->array[i].robj;
837 if (!bo)
838 continue;
839
Christian König3f3333f2017-08-03 14:02:13 +0200840 amdgpu_vm_bo_invalidate(adev, bo, false);
Christian Königb495bd32015-09-10 14:00:35 +0200841 }
842 }
843
844 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400845}
846
847static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100848 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400849{
Christian Königb07c60c2016-01-31 12:29:04 +0100850 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400851 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100852 struct amdgpu_ring *ring = p->job->ring;
Christian Königc5795c552017-10-12 12:16:33 +0200853 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400854
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400855 /* Only for UVD/VCE VM emulation */
Christian Königc5795c552017-10-12 12:16:33 +0200856 if (p->job->ring->funcs->parse_cs) {
857 unsigned i, j;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400858
Christian Königc5795c552017-10-12 12:16:33 +0200859 for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
860 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400861 struct amdgpu_bo_va_mapping *m;
862 struct amdgpu_bo *aobj = NULL;
Christian Königc5795c552017-10-12 12:16:33 +0200863 struct amdgpu_cs_chunk *chunk;
864 struct amdgpu_ib *ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400865 uint64_t offset;
866 uint8_t *kptr;
867
Christian Königc5795c552017-10-12 12:16:33 +0200868 chunk = &p->chunks[i];
869 ib = &p->job->ibs[j];
870 chunk_ib = chunk->kdata;
871
872 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
873 continue;
874
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400875 r = amdgpu_cs_find_mapping(p, chunk_ib->va_start,
Christian Königc5795c552017-10-12 12:16:33 +0200876 &aobj, &m);
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400877 if (r) {
878 DRM_ERROR("IB va_start is invalid\n");
879 return r;
880 }
881
882 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
Christian Königc5795c552017-10-12 12:16:33 +0200883 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400884 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
885 return -EINVAL;
886 }
887
888 /* the IB should be reserved at this point */
889 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
890 if (r) {
891 return r;
892 }
893
894 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
895 kptr += chunk_ib->va_start - offset;
896
897 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
898 amdgpu_bo_kunmap(aobj);
899
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400900 r = amdgpu_ring_parse_cs(ring, p, j);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400901 if (r)
902 return r;
Christian Königc5795c552017-10-12 12:16:33 +0200903
904 j++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400905 }
Christian König45088ef2016-10-05 16:49:19 +0200906 }
907
908 if (p->job->vm) {
Christian König3f3333f2017-08-03 14:02:13 +0200909 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.base.bo);
Christian König9a795882016-06-22 14:25:55 +0200910
Junwei Zhangb85891b2017-01-16 13:59:01 +0800911 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200912 if (r)
913 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400914 }
915
Christian König9a795882016-06-22 14:25:55 +0200916 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400917}
918
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400919static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
920 struct amdgpu_cs_parser *parser)
921{
922 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
923 struct amdgpu_vm *vm = &fpriv->vm;
924 int i, j;
Monk Liu9a1b3af2017-03-08 15:51:13 +0800925 int r, ce_preempt = 0, de_preempt = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400926
Christian König50838c82016-02-03 13:44:52 +0100927 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928 struct amdgpu_cs_chunk *chunk;
929 struct amdgpu_ib *ib;
930 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400931 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400932
933 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100934 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400935 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
936
937 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
938 continue;
939
Monk Liu65333e42017-03-27 15:14:53 +0800940 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
Harry Wentlande51a3222017-03-28 11:29:53 -0400941 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
Monk Liu65333e42017-03-27 15:14:53 +0800942 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
943 ce_preempt++;
944 else
945 de_preempt++;
Harry Wentlande51a3222017-03-28 11:29:53 -0400946 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800947
Monk Liu65333e42017-03-27 15:14:53 +0800948 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
949 if (ce_preempt > 1 || de_preempt > 1)
Monk Liue9d672b2017-03-15 12:18:57 +0800950 return -EINVAL;
Monk Liu65333e42017-03-27 15:14:53 +0800951 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800952
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500953 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
954 chunk_ib->ip_instance, chunk_ib->ring, &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200955 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400956 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400957
Monk Liu2a9ceb82017-03-28 11:00:03 +0800958 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
Monk Liu753ad492016-08-26 13:28:28 +0800959 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
960 if (!parser->ctx->preamble_presented) {
961 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
962 parser->ctx->preamble_presented = true;
963 }
964 }
965
Christian Königb07c60c2016-01-31 12:29:04 +0100966 if (parser->job->ring && parser->job->ring != ring)
967 return -EINVAL;
968
969 parser->job->ring = ring;
970
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400971 r = amdgpu_ib_get(adev, vm,
972 ring->funcs->parse_cs ? chunk_ib->ib_bytes : 0,
973 ib);
974 if (r) {
975 DRM_ERROR("Failed to get ib !\n");
976 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400977 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400978
Christian König45088ef2016-10-05 16:49:19 +0200979 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200980 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800981 ib->flags = chunk_ib->flags;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400982
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983 j++;
984 }
985
Christian König758ac172016-05-06 22:14:00 +0200986 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200987 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +0200988 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
989 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +0200990 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400991
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400992 return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->job->ring->idx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400993}
994
Dave Airlie6f0308e2017-03-09 03:45:52 +0000995static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
996 struct amdgpu_cs_chunk *chunk)
997{
998 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
999 unsigned num_deps;
1000 int i, r;
1001 struct drm_amdgpu_cs_chunk_dep *deps;
1002
1003 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
1004 num_deps = chunk->length_dw * 4 /
1005 sizeof(struct drm_amdgpu_cs_chunk_dep);
1006
1007 for (i = 0; i < num_deps; ++i) {
1008 struct amdgpu_ring *ring;
1009 struct amdgpu_ctx *ctx;
1010 struct dma_fence *fence;
1011
1012 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1013 if (ctx == NULL)
1014 return -EINVAL;
1015
1016 r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
1017 deps[i].ip_type,
1018 deps[i].ip_instance,
1019 deps[i].ring, &ring);
1020 if (r) {
1021 amdgpu_ctx_put(ctx);
1022 return r;
1023 }
1024
1025 fence = amdgpu_ctx_get_fence(ctx, ring,
1026 deps[i].handle);
1027 if (IS_ERR(fence)) {
1028 r = PTR_ERR(fence);
1029 amdgpu_ctx_put(ctx);
1030 return r;
1031 } else if (fence) {
1032 r = amdgpu_sync_fence(p->adev, &p->job->sync,
1033 fence);
1034 dma_fence_put(fence);
1035 amdgpu_ctx_put(ctx);
1036 if (r)
1037 return r;
1038 }
1039 }
1040 return 0;
1041}
1042
Dave Airlie660e8552017-03-13 22:18:15 +00001043static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1044 uint32_t handle)
1045{
1046 int r;
1047 struct dma_fence *fence;
Jason Ekstrandafaf5922017-08-25 10:52:19 -07001048 r = drm_syncobj_find_fence(p->filp, handle, &fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001049 if (r)
1050 return r;
1051
1052 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence);
1053 dma_fence_put(fence);
1054
1055 return r;
1056}
1057
1058static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1059 struct amdgpu_cs_chunk *chunk)
1060{
1061 unsigned num_deps;
1062 int i, r;
1063 struct drm_amdgpu_cs_chunk_sem *deps;
1064
1065 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1066 num_deps = chunk->length_dw * 4 /
1067 sizeof(struct drm_amdgpu_cs_chunk_sem);
1068
1069 for (i = 0; i < num_deps; ++i) {
1070 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
1071 if (r)
1072 return r;
1073 }
1074 return 0;
1075}
1076
1077static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1078 struct amdgpu_cs_chunk *chunk)
1079{
1080 unsigned num_deps;
1081 int i;
1082 struct drm_amdgpu_cs_chunk_sem *deps;
1083 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1084 num_deps = chunk->length_dw * 4 /
1085 sizeof(struct drm_amdgpu_cs_chunk_sem);
1086
1087 p->post_dep_syncobjs = kmalloc_array(num_deps,
1088 sizeof(struct drm_syncobj *),
1089 GFP_KERNEL);
1090 p->num_post_dep_syncobjs = 0;
1091
Christophe JAILLETa1d6b192017-08-23 07:52:36 +02001092 if (!p->post_dep_syncobjs)
1093 return -ENOMEM;
1094
Dave Airlie660e8552017-03-13 22:18:15 +00001095 for (i = 0; i < num_deps; ++i) {
1096 p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
1097 if (!p->post_dep_syncobjs[i])
1098 return -EINVAL;
1099 p->num_post_dep_syncobjs++;
1100 }
1101 return 0;
1102}
1103
Christian König2b48d322015-06-19 17:31:29 +02001104static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1105 struct amdgpu_cs_parser *p)
1106{
Dave Airlie6f0308e2017-03-09 03:45:52 +00001107 int i, r;
Christian König2b48d322015-06-19 17:31:29 +02001108
Christian König2b48d322015-06-19 17:31:29 +02001109 for (i = 0; i < p->nchunks; ++i) {
Christian König2b48d322015-06-19 17:31:29 +02001110 struct amdgpu_cs_chunk *chunk;
Christian König2b48d322015-06-19 17:31:29 +02001111
1112 chunk = &p->chunks[i];
1113
Dave Airlie6f0308e2017-03-09 03:45:52 +00001114 if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
1115 r = amdgpu_cs_process_fence_dep(p, chunk);
1116 if (r)
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001117 return r;
Dave Airlie660e8552017-03-13 22:18:15 +00001118 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
1119 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1120 if (r)
1121 return r;
1122 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
1123 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1124 if (r)
1125 return r;
Christian König2b48d322015-06-19 17:31:29 +02001126 }
1127 }
1128
1129 return 0;
1130}
1131
Dave Airlie660e8552017-03-13 22:18:15 +00001132static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1133{
1134 int i;
1135
Chris Wilson00fc2c22017-07-05 21:12:44 +01001136 for (i = 0; i < p->num_post_dep_syncobjs; ++i)
1137 drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001138}
1139
Christian Königcd75dc62016-01-31 11:30:55 +01001140static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1141 union drm_amdgpu_cs *cs)
1142{
Christian Königb07c60c2016-01-31 12:29:04 +01001143 struct amdgpu_ring *ring = p->job->ring;
Christian König92f25092016-05-06 15:57:42 +02001144 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001145 struct amdgpu_job *job;
Christian König3fe89772017-09-12 14:25:14 -04001146 unsigned i;
Monk Liueb01abc2017-09-15 13:40:31 +08001147 uint64_t seq;
1148
Monk Liue6869412016-03-07 12:49:55 +08001149 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001150
Christian König3fe89772017-09-12 14:25:14 -04001151 amdgpu_mn_lock(p->mn);
1152 if (p->bo_list) {
1153 for (i = p->bo_list->first_userptr;
1154 i < p->bo_list->num_entries; ++i) {
1155 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
1156
1157 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm)) {
1158 amdgpu_mn_unlock(p->mn);
1159 return -ERESTARTSYS;
1160 }
1161 }
1162 }
1163
Christian König50838c82016-02-03 13:44:52 +01001164 job = p->job;
1165 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001166
Christian König595a9cd2016-06-30 10:52:03 +02001167 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001168 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001169 amdgpu_job_free(job);
Christian König3fe89772017-09-12 14:25:14 -04001170 amdgpu_mn_unlock(p->mn);
Monk Liue6869412016-03-07 12:49:55 +08001171 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001172 }
1173
Monk Liue6869412016-03-07 12:49:55 +08001174 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001175 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001176 p->fence = dma_fence_get(&job->base.s_fence->finished);
Dave Airlie660e8552017-03-13 22:18:15 +00001177
Monk Liueb01abc2017-09-15 13:40:31 +08001178 r = amdgpu_ctx_add_fence(p->ctx, ring, p->fence, &seq);
1179 if (r) {
1180 dma_fence_put(p->fence);
1181 dma_fence_put(&job->base.s_fence->finished);
1182 amdgpu_job_free(job);
1183 amdgpu_mn_unlock(p->mn);
1184 return r;
1185 }
1186
Dave Airlie660e8552017-03-13 22:18:15 +00001187 amdgpu_cs_post_dependencies(p);
1188
Monk Liueb01abc2017-09-15 13:40:31 +08001189 cs->out.handle = seq;
1190 job->uf_sequence = seq;
1191
Christian Königa5fb4ec2016-06-29 15:10:31 +02001192 amdgpu_job_free_resources(job);
Andres Rodriguezb2ff0e82017-02-20 17:53:19 -05001193 amdgpu_ring_priority_get(job->ring,
1194 amd_sched_get_job_priority(&job->base));
Christian Königcd75dc62016-01-31 11:30:55 +01001195
1196 trace_amdgpu_cs_ioctl(job);
1197 amd_sched_entity_push_job(&job->base);
Christian König3fe89772017-09-12 14:25:14 -04001198
1199 ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1200 amdgpu_mn_unlock(p->mn);
1201
Christian Königcd75dc62016-01-31 11:30:55 +01001202 return 0;
1203}
1204
Chunming Zhou049fc522015-07-21 14:36:51 +08001205int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1206{
1207 struct amdgpu_device *adev = dev->dev_private;
1208 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001209 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001210 bool reserved_buffers = false;
1211 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001212
Christian König0c418f12015-09-01 15:13:53 +02001213 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001214 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +08001215
Christian König7e52a812015-11-04 15:44:39 +01001216 parser.adev = adev;
1217 parser.filp = filp;
1218
1219 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001220 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001221 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001222 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001223 }
Huang Ruia414cd72016-10-30 23:05:47 +08001224
Andrey Grodzovskyad864d22017-10-10 16:50:16 -04001225 r = amdgpu_cs_ib_fill(adev, &parser);
1226 if (r)
1227 goto out;
1228
Christian König2a7d9bd2015-12-18 20:33:52 +01001229 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001230 if (r) {
1231 if (r == -ENOMEM)
1232 DRM_ERROR("Not enough memory for command submission!\n");
1233 else if (r != -ERESTARTSYS)
1234 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1235 goto out;
Christian König26a69802015-08-18 21:09:33 +02001236 }
1237
Huang Ruia414cd72016-10-30 23:05:47 +08001238 reserved_buffers = true;
Christian König26a69802015-08-18 21:09:33 +02001239
Huang Ruia414cd72016-10-30 23:05:47 +08001240 r = amdgpu_cs_dependencies(adev, &parser);
1241 if (r) {
1242 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1243 goto out;
1244 }
1245
Christian König50838c82016-02-03 13:44:52 +01001246 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001247 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001248
Christian König7e52a812015-11-04 15:44:39 +01001249 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001250 if (r)
1251 goto out;
1252
Christian König4acabfe2016-01-31 11:32:04 +01001253 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001254
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001255out:
Christian König7e52a812015-11-04 15:44:39 +01001256 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001257 return r;
1258}
1259
1260/**
1261 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1262 *
1263 * @dev: drm device
1264 * @data: data from userspace
1265 * @filp: file private
1266 *
1267 * Wait for the command submission identified by handle to finish.
1268 */
1269int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1270 struct drm_file *filp)
1271{
1272 union drm_amdgpu_wait_cs *wait = data;
1273 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001274 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001275 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001276 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001277 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001278 long r;
1279
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001280 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1281 if (ctx == NULL)
1282 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001283
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001284 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1285 wait->in.ip_type, wait->in.ip_instance,
1286 wait->in.ring, &ring);
1287 if (r) {
1288 amdgpu_ctx_put(ctx);
1289 return r;
1290 }
1291
Chunming Zhou4b559c92015-07-21 15:53:04 +08001292 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1293 if (IS_ERR(fence))
1294 r = PTR_ERR(fence);
1295 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001296 r = dma_fence_wait_timeout(fence, true, timeout);
Christian König7a0a48d2017-10-09 15:51:10 +02001297 if (r > 0 && fence->error)
1298 r = fence->error;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001299 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001300 } else
Christian König21c16bf2015-07-07 17:24:49 +02001301 r = 1;
1302
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001303 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001304 if (r < 0)
1305 return r;
1306
1307 memset(wait, 0, sizeof(*wait));
1308 wait->out.status = (r == 0);
1309
1310 return 0;
1311}
1312
1313/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001314 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1315 *
1316 * @adev: amdgpu device
1317 * @filp: file private
1318 * @user: drm_amdgpu_fence copied from user space
1319 */
1320static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1321 struct drm_file *filp,
1322 struct drm_amdgpu_fence *user)
1323{
1324 struct amdgpu_ring *ring;
1325 struct amdgpu_ctx *ctx;
1326 struct dma_fence *fence;
1327 int r;
1328
Junwei Zhangeef18a82016-11-04 16:16:10 -04001329 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1330 if (ctx == NULL)
1331 return ERR_PTR(-EINVAL);
1332
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001333 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1334 user->ip_instance, user->ring, &ring);
1335 if (r) {
1336 amdgpu_ctx_put(ctx);
1337 return ERR_PTR(r);
1338 }
1339
Junwei Zhangeef18a82016-11-04 16:16:10 -04001340 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1341 amdgpu_ctx_put(ctx);
1342
1343 return fence;
1344}
1345
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001346int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1347 struct drm_file *filp)
1348{
1349 struct amdgpu_device *adev = dev->dev_private;
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001350 union drm_amdgpu_fence_to_handle *info = data;
1351 struct dma_fence *fence;
1352 struct drm_syncobj *syncobj;
1353 struct sync_file *sync_file;
1354 int fd, r;
1355
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001356 fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1357 if (IS_ERR(fence))
1358 return PTR_ERR(fence);
1359
1360 switch (info->in.what) {
1361 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1362 r = drm_syncobj_create(&syncobj, 0, fence);
1363 dma_fence_put(fence);
1364 if (r)
1365 return r;
1366 r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1367 drm_syncobj_put(syncobj);
1368 return r;
1369
1370 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1371 r = drm_syncobj_create(&syncobj, 0, fence);
1372 dma_fence_put(fence);
1373 if (r)
1374 return r;
1375 r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
1376 drm_syncobj_put(syncobj);
1377 return r;
1378
1379 case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1380 fd = get_unused_fd_flags(O_CLOEXEC);
1381 if (fd < 0) {
1382 dma_fence_put(fence);
1383 return fd;
1384 }
1385
1386 sync_file = sync_file_create(fence);
1387 dma_fence_put(fence);
1388 if (!sync_file) {
1389 put_unused_fd(fd);
1390 return -ENOMEM;
1391 }
1392
1393 fd_install(fd, sync_file->file);
1394 info->out.handle = fd;
1395 return 0;
1396
1397 default:
1398 return -EINVAL;
1399 }
1400}
1401
Junwei Zhangeef18a82016-11-04 16:16:10 -04001402/**
1403 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1404 *
1405 * @adev: amdgpu device
1406 * @filp: file private
1407 * @wait: wait parameters
1408 * @fences: array of drm_amdgpu_fence
1409 */
1410static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1411 struct drm_file *filp,
1412 union drm_amdgpu_wait_fences *wait,
1413 struct drm_amdgpu_fence *fences)
1414{
1415 uint32_t fence_count = wait->in.fence_count;
1416 unsigned int i;
1417 long r = 1;
1418
1419 for (i = 0; i < fence_count; i++) {
1420 struct dma_fence *fence;
1421 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1422
1423 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1424 if (IS_ERR(fence))
1425 return PTR_ERR(fence);
1426 else if (!fence)
1427 continue;
1428
1429 r = dma_fence_wait_timeout(fence, true, timeout);
Chunming Zhou32df87d2017-04-07 17:05:45 +08001430 dma_fence_put(fence);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001431 if (r < 0)
1432 return r;
1433
1434 if (r == 0)
1435 break;
Christian König7a0a48d2017-10-09 15:51:10 +02001436
1437 if (fence->error)
1438 return fence->error;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001439 }
1440
1441 memset(wait, 0, sizeof(*wait));
1442 wait->out.status = (r > 0);
1443
1444 return 0;
1445}
1446
1447/**
1448 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1449 *
1450 * @adev: amdgpu device
1451 * @filp: file private
1452 * @wait: wait parameters
1453 * @fences: array of drm_amdgpu_fence
1454 */
1455static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1456 struct drm_file *filp,
1457 union drm_amdgpu_wait_fences *wait,
1458 struct drm_amdgpu_fence *fences)
1459{
1460 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1461 uint32_t fence_count = wait->in.fence_count;
1462 uint32_t first = ~0;
1463 struct dma_fence **array;
1464 unsigned int i;
1465 long r;
1466
1467 /* Prepare the fence array */
1468 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1469
1470 if (array == NULL)
1471 return -ENOMEM;
1472
1473 for (i = 0; i < fence_count; i++) {
1474 struct dma_fence *fence;
1475
1476 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1477 if (IS_ERR(fence)) {
1478 r = PTR_ERR(fence);
1479 goto err_free_fence_array;
1480 } else if (fence) {
1481 array[i] = fence;
1482 } else { /* NULL, the fence has been already signaled */
1483 r = 1;
Monk Liua2138ea2017-08-11 17:49:48 +08001484 first = i;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001485 goto out;
1486 }
1487 }
1488
1489 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1490 &first);
1491 if (r < 0)
1492 goto err_free_fence_array;
1493
1494out:
1495 memset(wait, 0, sizeof(*wait));
1496 wait->out.status = (r > 0);
1497 wait->out.first_signaled = first;
Emily Dengcdadab82017-11-09 17:18:18 +08001498
Roger Heeb174c72017-11-17 12:45:18 +08001499 if (first < fence_count && array[first])
Emily Dengcdadab82017-11-09 17:18:18 +08001500 r = array[first]->error;
1501 else
1502 r = 0;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001503
1504err_free_fence_array:
1505 for (i = 0; i < fence_count; i++)
1506 dma_fence_put(array[i]);
1507 kfree(array);
1508
1509 return r;
1510}
1511
1512/**
1513 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1514 *
1515 * @dev: drm device
1516 * @data: data from userspace
1517 * @filp: file private
1518 */
1519int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1520 struct drm_file *filp)
1521{
1522 struct amdgpu_device *adev = dev->dev_private;
1523 union drm_amdgpu_wait_fences *wait = data;
1524 uint32_t fence_count = wait->in.fence_count;
1525 struct drm_amdgpu_fence *fences_user;
1526 struct drm_amdgpu_fence *fences;
1527 int r;
1528
1529 /* Get the fences from userspace */
1530 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1531 GFP_KERNEL);
1532 if (fences == NULL)
1533 return -ENOMEM;
1534
Christian König7ecc2452017-07-26 17:02:52 +02001535 fences_user = u64_to_user_ptr(wait->in.fences);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001536 if (copy_from_user(fences, fences_user,
1537 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1538 r = -EFAULT;
1539 goto err_free_fences;
1540 }
1541
1542 if (wait->in.wait_all)
1543 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1544 else
1545 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1546
1547err_free_fences:
1548 kfree(fences);
1549
1550 return r;
1551}
1552
1553/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001554 * amdgpu_cs_find_bo_va - find bo_va for VM address
1555 *
1556 * @parser: command submission parser context
1557 * @addr: VM address
1558 * @bo: resulting BO of the mapping found
1559 *
1560 * Search the buffer objects in the command submission context for a certain
1561 * virtual memory address. Returns allocation structure when found, NULL
1562 * otherwise.
1563 */
Christian König9cca0b82017-09-06 16:15:28 +02001564int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1565 uint64_t addr, struct amdgpu_bo **bo,
1566 struct amdgpu_bo_va_mapping **map)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001567{
Christian Königaebc5e62017-09-06 16:55:16 +02001568 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
1569 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001570 struct amdgpu_bo_va_mapping *mapping;
Christian König9cca0b82017-09-06 16:15:28 +02001571 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001572
1573 addr /= AMDGPU_GPU_PAGE_SIZE;
1574
Christian Königaebc5e62017-09-06 16:55:16 +02001575 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1576 if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1577 return -EINVAL;
Christian König15486fd22015-12-22 16:06:12 +01001578
Christian Königaebc5e62017-09-06 16:55:16 +02001579 *bo = mapping->bo_va->base.bo;
1580 *map = mapping;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001581
Christian Königaebc5e62017-09-06 16:55:16 +02001582 /* Double check that the BO is reserved by this CS */
1583 if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
1584 return -EINVAL;
Christian König7fc11952015-07-30 11:53:42 +02001585
Christian König4b6b6912017-10-16 10:32:04 +02001586 if (!((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
1587 (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1588 amdgpu_ttm_placement_from_domain(*bo, (*bo)->allowed_domains);
1589 r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, false,
1590 false);
1591 if (r)
Christian König03f48dd2016-08-15 17:00:22 +02001592 return r;
Christian Königc855e252016-09-05 17:00:57 +02001593 }
1594
Christian König4b6b6912017-10-16 10:32:04 +02001595 return amdgpu_ttm_bind(&(*bo)->tbo, &(*bo)->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +02001596}