blob: a682ab1242cc65dcf853aa7d5aafd6c8a68856dc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/****************************************************************************/
2
3/*
4 * esssolo1.c -- ESS Technology Solo1 (ES1946) audio driver.
5 *
6 * Copyright (C) 1998-2001, 2003 Thomas Sailer (t.sailer@alumni.ethz.ch)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 *
22 * Module command line parameters:
23 * none so far
24 *
25 * Supported devices:
26 * /dev/dsp standard /dev/dsp device, (mostly) OSS compatible
27 * /dev/mixer standard /dev/mixer device, (mostly) OSS compatible
28 * /dev/midi simple MIDI UART interface, no ioctl
29 *
30 * Revision history
31 * 10.11.1998 0.1 Initial release (without any hardware)
32 * 22.03.1999 0.2 cinfo.blocks should be reset after GETxPTR ioctl.
33 * reported by Johan Maes <joma@telindus.be>
34 * return EAGAIN instead of EBUSY when O_NONBLOCK
35 * read/write cannot be executed
36 * 07.04.1999 0.3 implemented the following ioctl's: SOUND_PCM_READ_RATE,
37 * SOUND_PCM_READ_CHANNELS, SOUND_PCM_READ_BITS;
38 * Alpha fixes reported by Peter Jones <pjones@redhat.com>
39 * 15.06.1999 0.4 Fix bad allocation bug.
40 * Thanks to Deti Fliegl <fliegl@in.tum.de>
41 * 28.06.1999 0.5 Add pci_set_master
42 * 12.08.1999 0.6 Fix MIDI UART crashing the driver
43 * Changed mixer semantics from OSS documented
44 * behaviour to OSS "code behaviour".
45 * Recording might actually work now.
46 * The real DDMA controller address register is at PCI config
47 * 0x60, while the register at 0x18 is used as a placeholder
48 * register for BIOS address allocation. This register
49 * is supposed to be copied into 0x60, according
50 * to the Solo1 datasheet. When I do that, I can access
51 * the DDMA registers except the mask bit, which
52 * is stuck at 1. When I copy the contents of 0x18 +0x10
53 * to the DDMA base register, everything seems to work.
54 * The fun part is that the Windows Solo1 driver doesn't
55 * seem to do these tricks.
56 * Bugs remaining: plops and clicks when starting/stopping playback
57 * 31.08.1999 0.7 add spin_lock_init
58 * replaced current->state = x with set_current_state(x)
59 * 03.09.1999 0.8 change read semantics for MIDI to match
60 * OSS more closely; remove possible wakeup race
61 * 07.10.1999 0.9 Fix initialization; complain if sequencer writes time out
62 * Revised resource grabbing for the FM synthesizer
63 * 28.10.1999 0.10 More waitqueue races fixed
64 * 09.12.1999 0.11 Work around stupid Alpha port issue (virt_to_bus(kmalloc(GFP_DMA)) > 16M)
65 * Disabling recording on Alpha
66 * 12.01.2000 0.12 Prevent some ioctl's from returning bad count values on underrun/overrun;
67 * Tim Janik's BSE (Bedevilled Sound Engine) found this
68 * Integrated (aka redid 8-)) APM support patch by Zach Brown
69 * 07.02.2000 0.13 Use pci_alloc_consistent and pci_register_driver
70 * 19.02.2000 0.14 Use pci_dma_supported to determine if recording should be disabled
71 * 13.03.2000 0.15 Reintroduce initialization of a couple of PCI config space registers
72 * 21.11.2000 0.16 Initialize dma buffers in poll, otherwise poll may return a bogus mask
73 * 12.12.2000 0.17 More dma buffer initializations, patch from
74 * Tjeerd Mulder <tjeerd.mulder@fujitsu-siemens.com>
75 * 31.01.2001 0.18 Register/Unregister gameport, original patch from
76 * Nathaniel Daw <daw@cs.cmu.edu>
77 * Fix SETTRIGGER non OSS API conformity
78 * 10.03.2001 provide abs function, prevent picking up a bogus kernel macro
79 * for abs. Bug report by Andrew Morton <andrewm@uow.edu.au>
80 * 15.05.2001 pci_enable_device moved, return values in probe cleaned
81 * up. Marcus Meissner <mm@caldera.de>
82 * 22.05.2001 0.19 more cleanups, changed PM to PCI 2.4 style, got rid
83 * of global list of devices, using pci device data.
84 * Marcus Meissner <mm@caldera.de>
85 * 03.01.2003 0.20 open_mode fixes from Georg Acher <acher@in.tum.de>
86 */
87
88/*****************************************************************************/
89
90#include <linux/interrupt.h>
91#include <linux/module.h>
92#include <linux/string.h>
93#include <linux/ioport.h>
94#include <linux/sched.h>
95#include <linux/delay.h>
96#include <linux/sound.h>
97#include <linux/slab.h>
98#include <linux/soundcard.h>
99#include <linux/pci.h>
100#include <linux/bitops.h>
101#include <linux/init.h>
102#include <linux/poll.h>
103#include <linux/spinlock.h>
104#include <linux/smp_lock.h>
105#include <linux/gameport.h>
106#include <linux/wait.h>
107
108#include <asm/io.h>
109#include <asm/page.h>
110#include <asm/uaccess.h>
111
112#include "dm.h"
113
114/* --------------------------------------------------------------------- */
115
116#undef OSS_DOCUMENTED_MIXER_SEMANTICS
117
118/* --------------------------------------------------------------------- */
119
120#ifndef PCI_VENDOR_ID_ESS
121#define PCI_VENDOR_ID_ESS 0x125d
122#endif
123#ifndef PCI_DEVICE_ID_ESS_SOLO1
124#define PCI_DEVICE_ID_ESS_SOLO1 0x1969
125#endif
126
127#define SOLO1_MAGIC ((PCI_VENDOR_ID_ESS<<16)|PCI_DEVICE_ID_ESS_SOLO1)
128
129#define DDMABASE_OFFSET 0 /* chip bug workaround kludge */
130#define DDMABASE_EXTENT 16
131
132#define IOBASE_EXTENT 16
133#define SBBASE_EXTENT 16
134#define VCBASE_EXTENT (DDMABASE_EXTENT+DDMABASE_OFFSET)
135#define MPUBASE_EXTENT 4
136#define GPBASE_EXTENT 4
137#define GAMEPORT_EXTENT 4
138
139#define FMSYNTH_EXTENT 4
140
141/* MIDI buffer sizes */
142
143#define MIDIINBUF 256
144#define MIDIOUTBUF 256
145
146#define FMODE_MIDI_SHIFT 3
147#define FMODE_MIDI_READ (FMODE_READ << FMODE_MIDI_SHIFT)
148#define FMODE_MIDI_WRITE (FMODE_WRITE << FMODE_MIDI_SHIFT)
149
150#define FMODE_DMFM 0x10
151
Dmitry Torokhov04b63892005-06-01 02:38:33 -0500152#if defined(CONFIG_GAMEPORT) || (defined(MODULE) && defined(CONFIG_GAMEPORT_MODULE))
153#define SUPPORT_JOYSTICK 1
154#endif
155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156static struct pci_driver solo1_driver;
157
158/* --------------------------------------------------------------------- */
159
160struct solo1_state {
161 /* magic */
162 unsigned int magic;
163
164 /* the corresponding pci_dev structure */
165 struct pci_dev *dev;
166
167 /* soundcore stuff */
168 int dev_audio;
169 int dev_mixer;
170 int dev_midi;
171 int dev_dmfm;
172
173 /* hardware resources */
174 unsigned long iobase, sbbase, vcbase, ddmabase, mpubase; /* long for SPARC */
175 unsigned int irq;
176
177 /* mixer registers */
178 struct {
179 unsigned short vol[10];
180 unsigned int recsrc;
181 unsigned int modcnt;
182 unsigned short micpreamp;
183 } mix;
184
185 /* wave stuff */
186 unsigned fmt;
187 unsigned channels;
188 unsigned rate;
189 unsigned char clkdiv;
190 unsigned ena;
191
192 spinlock_t lock;
193 struct semaphore open_sem;
194 mode_t open_mode;
195 wait_queue_head_t open_wait;
196
197 struct dmabuf {
198 void *rawbuf;
199 dma_addr_t dmaaddr;
200 unsigned buforder;
201 unsigned numfrag;
202 unsigned fragshift;
203 unsigned hwptr, swptr;
204 unsigned total_bytes;
205 int count;
206 unsigned error; /* over/underrun */
207 wait_queue_head_t wait;
208 /* redundant, but makes calculations easier */
209 unsigned fragsize;
210 unsigned dmasize;
211 unsigned fragsamples;
212 /* OSS stuff */
213 unsigned mapped:1;
214 unsigned ready:1;
215 unsigned endcleared:1;
216 unsigned enabled:1;
217 unsigned ossfragshift;
218 int ossmaxfrags;
219 unsigned subdivision;
220 } dma_dac, dma_adc;
221
222 /* midi stuff */
223 struct {
224 unsigned ird, iwr, icnt;
225 unsigned ord, owr, ocnt;
226 wait_queue_head_t iwait;
227 wait_queue_head_t owait;
228 struct timer_list timer;
229 unsigned char ibuf[MIDIINBUF];
230 unsigned char obuf[MIDIOUTBUF];
231 } midi;
232
Dmitry Torokhov04b63892005-06-01 02:38:33 -0500233#if SUPPORT_JOYSTICK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 struct gameport *gameport;
Dmitry Torokhov04b63892005-06-01 02:38:33 -0500235#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236};
237
238/* --------------------------------------------------------------------- */
239
240static inline void write_seq(struct solo1_state *s, unsigned char data)
241{
242 int i;
243 unsigned long flags;
244
245 /* the local_irq_save stunt is to send the data within the command window */
246 for (i = 0; i < 0xffff; i++) {
247 local_irq_save(flags);
248 if (!(inb(s->sbbase+0xc) & 0x80)) {
249 outb(data, s->sbbase+0xc);
250 local_irq_restore(flags);
251 return;
252 }
253 local_irq_restore(flags);
254 }
255 printk(KERN_ERR "esssolo1: write_seq timeout\n");
256 outb(data, s->sbbase+0xc);
257}
258
259static inline int read_seq(struct solo1_state *s, unsigned char *data)
260{
261 int i;
262
263 if (!data)
264 return 0;
265 for (i = 0; i < 0xffff; i++)
266 if (inb(s->sbbase+0xe) & 0x80) {
267 *data = inb(s->sbbase+0xa);
268 return 1;
269 }
270 printk(KERN_ERR "esssolo1: read_seq timeout\n");
271 return 0;
272}
273
274static inline int reset_ctrl(struct solo1_state *s)
275{
276 int i;
277
278 outb(3, s->sbbase+6); /* clear sequencer and FIFO */
279 udelay(10);
280 outb(0, s->sbbase+6);
281 for (i = 0; i < 0xffff; i++)
282 if (inb(s->sbbase+0xe) & 0x80)
283 if (inb(s->sbbase+0xa) == 0xaa) {
284 write_seq(s, 0xc6); /* enter enhanced mode */
285 return 1;
286 }
287 return 0;
288}
289
290static void write_ctrl(struct solo1_state *s, unsigned char reg, unsigned char data)
291{
292 write_seq(s, reg);
293 write_seq(s, data);
294}
295
296#if 0 /* unused */
297static unsigned char read_ctrl(struct solo1_state *s, unsigned char reg)
298{
299 unsigned char r;
300
301 write_seq(s, 0xc0);
302 write_seq(s, reg);
303 read_seq(s, &r);
304 return r;
305}
306#endif /* unused */
307
308static void write_mixer(struct solo1_state *s, unsigned char reg, unsigned char data)
309{
310 outb(reg, s->sbbase+4);
311 outb(data, s->sbbase+5);
312}
313
314static unsigned char read_mixer(struct solo1_state *s, unsigned char reg)
315{
316 outb(reg, s->sbbase+4);
317 return inb(s->sbbase+5);
318}
319
320/* --------------------------------------------------------------------- */
321
322static inline unsigned ld2(unsigned int x)
323{
324 unsigned r = 0;
325
326 if (x >= 0x10000) {
327 x >>= 16;
328 r += 16;
329 }
330 if (x >= 0x100) {
331 x >>= 8;
332 r += 8;
333 }
334 if (x >= 0x10) {
335 x >>= 4;
336 r += 4;
337 }
338 if (x >= 4) {
339 x >>= 2;
340 r += 2;
341 }
342 if (x >= 2)
343 r++;
344 return r;
345}
346
347/* --------------------------------------------------------------------- */
348
349static inline void stop_dac(struct solo1_state *s)
350{
351 unsigned long flags;
352
353 spin_lock_irqsave(&s->lock, flags);
354 s->ena &= ~FMODE_WRITE;
355 write_mixer(s, 0x78, 0x10);
356 spin_unlock_irqrestore(&s->lock, flags);
357}
358
359static void start_dac(struct solo1_state *s)
360{
361 unsigned long flags;
362
363 spin_lock_irqsave(&s->lock, flags);
364 if (!(s->ena & FMODE_WRITE) && (s->dma_dac.mapped || s->dma_dac.count > 0) && s->dma_dac.ready) {
365 s->ena |= FMODE_WRITE;
366 write_mixer(s, 0x78, 0x12);
367 udelay(10);
368 write_mixer(s, 0x78, 0x13);
369 }
370 spin_unlock_irqrestore(&s->lock, flags);
371}
372
373static inline void stop_adc(struct solo1_state *s)
374{
375 unsigned long flags;
376
377 spin_lock_irqsave(&s->lock, flags);
378 s->ena &= ~FMODE_READ;
379 write_ctrl(s, 0xb8, 0xe);
380 spin_unlock_irqrestore(&s->lock, flags);
381}
382
383static void start_adc(struct solo1_state *s)
384{
385 unsigned long flags;
386
387 spin_lock_irqsave(&s->lock, flags);
388 if (!(s->ena & FMODE_READ) && (s->dma_adc.mapped || s->dma_adc.count < (signed)(s->dma_adc.dmasize - 2*s->dma_adc.fragsize))
389 && s->dma_adc.ready) {
390 s->ena |= FMODE_READ;
391 write_ctrl(s, 0xb8, 0xf);
392#if 0
393 printk(KERN_DEBUG "solo1: DMAbuffer: 0x%08lx\n", (long)s->dma_adc.rawbuf);
394 printk(KERN_DEBUG "solo1: DMA: mask: 0x%02x cnt: 0x%04x addr: 0x%08x stat: 0x%02x\n",
395 inb(s->ddmabase+0xf), inw(s->ddmabase+4), inl(s->ddmabase), inb(s->ddmabase+8));
396#endif
397 outb(0, s->ddmabase+0xd); /* master reset */
398 outb(1, s->ddmabase+0xf); /* mask */
399 outb(0x54/*0x14*/, s->ddmabase+0xb); /* DMA_MODE_READ | DMA_MODE_AUTOINIT */
400 outl(virt_to_bus(s->dma_adc.rawbuf), s->ddmabase);
401 outw(s->dma_adc.dmasize-1, s->ddmabase+4);
402 outb(0, s->ddmabase+0xf);
403 }
404 spin_unlock_irqrestore(&s->lock, flags);
405#if 0
406 printk(KERN_DEBUG "solo1: start DMA: reg B8: 0x%02x SBstat: 0x%02x\n"
407 KERN_DEBUG "solo1: DMA: stat: 0x%02x cnt: 0x%04x mask: 0x%02x\n",
408 read_ctrl(s, 0xb8), inb(s->sbbase+0xc),
409 inb(s->ddmabase+8), inw(s->ddmabase+4), inb(s->ddmabase+0xf));
410 printk(KERN_DEBUG "solo1: A1: 0x%02x A2: 0x%02x A4: 0x%02x A5: 0x%02x A8: 0x%02x\n"
411 KERN_DEBUG "solo1: B1: 0x%02x B2: 0x%02x B4: 0x%02x B7: 0x%02x B8: 0x%02x B9: 0x%02x\n",
412 read_ctrl(s, 0xa1), read_ctrl(s, 0xa2), read_ctrl(s, 0xa4), read_ctrl(s, 0xa5), read_ctrl(s, 0xa8),
413 read_ctrl(s, 0xb1), read_ctrl(s, 0xb2), read_ctrl(s, 0xb4), read_ctrl(s, 0xb7), read_ctrl(s, 0xb8),
414 read_ctrl(s, 0xb9));
415#endif
416}
417
418/* --------------------------------------------------------------------- */
419
420#define DMABUF_DEFAULTORDER (15-PAGE_SHIFT)
421#define DMABUF_MINORDER 1
422
423static inline void dealloc_dmabuf(struct solo1_state *s, struct dmabuf *db)
424{
425 struct page *page, *pend;
426
427 if (db->rawbuf) {
428 /* undo marking the pages as reserved */
429 pend = virt_to_page(db->rawbuf + (PAGE_SIZE << db->buforder) - 1);
430 for (page = virt_to_page(db->rawbuf); page <= pend; page++)
431 ClearPageReserved(page);
432 pci_free_consistent(s->dev, PAGE_SIZE << db->buforder, db->rawbuf, db->dmaaddr);
433 }
434 db->rawbuf = NULL;
435 db->mapped = db->ready = 0;
436}
437
438static int prog_dmabuf(struct solo1_state *s, struct dmabuf *db)
439{
440 int order;
441 unsigned bytespersec;
442 unsigned bufs, sample_shift = 0;
443 struct page *page, *pend;
444
445 db->hwptr = db->swptr = db->total_bytes = db->count = db->error = db->endcleared = 0;
446 if (!db->rawbuf) {
447 db->ready = db->mapped = 0;
448 for (order = DMABUF_DEFAULTORDER; order >= DMABUF_MINORDER; order--)
449 if ((db->rawbuf = pci_alloc_consistent(s->dev, PAGE_SIZE << order, &db->dmaaddr)))
450 break;
451 if (!db->rawbuf)
452 return -ENOMEM;
453 db->buforder = order;
454 /* now mark the pages as reserved; otherwise remap_pfn_range doesn't do what we want */
455 pend = virt_to_page(db->rawbuf + (PAGE_SIZE << db->buforder) - 1);
456 for (page = virt_to_page(db->rawbuf); page <= pend; page++)
457 SetPageReserved(page);
458 }
459 if (s->fmt & (AFMT_S16_LE | AFMT_U16_LE))
460 sample_shift++;
461 if (s->channels > 1)
462 sample_shift++;
463 bytespersec = s->rate << sample_shift;
464 bufs = PAGE_SIZE << db->buforder;
465 if (db->ossfragshift) {
466 if ((1000 << db->ossfragshift) < bytespersec)
467 db->fragshift = ld2(bytespersec/1000);
468 else
469 db->fragshift = db->ossfragshift;
470 } else {
471 db->fragshift = ld2(bytespersec/100/(db->subdivision ? db->subdivision : 1));
472 if (db->fragshift < 3)
473 db->fragshift = 3;
474 }
475 db->numfrag = bufs >> db->fragshift;
476 while (db->numfrag < 4 && db->fragshift > 3) {
477 db->fragshift--;
478 db->numfrag = bufs >> db->fragshift;
479 }
480 db->fragsize = 1 << db->fragshift;
481 if (db->ossmaxfrags >= 4 && db->ossmaxfrags < db->numfrag)
482 db->numfrag = db->ossmaxfrags;
483 db->fragsamples = db->fragsize >> sample_shift;
484 db->dmasize = db->numfrag << db->fragshift;
485 db->enabled = 1;
486 return 0;
487}
488
489static inline int prog_dmabuf_adc(struct solo1_state *s)
490{
491 unsigned long va;
492 int c;
493
494 stop_adc(s);
495 /* check if PCI implementation supports 24bit busmaster DMA */
496 if (s->dev->dma_mask > 0xffffff)
497 return -EIO;
498 if ((c = prog_dmabuf(s, &s->dma_adc)))
499 return c;
500 va = s->dma_adc.dmaaddr;
501 if ((va & ~((1<<24)-1)))
502 panic("solo1: buffer above 16M boundary");
503 outb(0, s->ddmabase+0xd); /* clear */
504 outb(1, s->ddmabase+0xf); /* mask */
505 /*outb(0, s->ddmabase+8);*/ /* enable (enable is active low!) */
506 outb(0x54, s->ddmabase+0xb); /* DMA_MODE_READ | DMA_MODE_AUTOINIT */
507 outl(va, s->ddmabase);
508 outw(s->dma_adc.dmasize-1, s->ddmabase+4);
509 c = - s->dma_adc.fragsamples;
510 write_ctrl(s, 0xa4, c);
511 write_ctrl(s, 0xa5, c >> 8);
512 outb(0, s->ddmabase+0xf);
513 s->dma_adc.ready = 1;
514 return 0;
515}
516
517static inline int prog_dmabuf_dac(struct solo1_state *s)
518{
519 unsigned long va;
520 int c;
521
522 stop_dac(s);
523 if ((c = prog_dmabuf(s, &s->dma_dac)))
524 return c;
525 memset(s->dma_dac.rawbuf, (s->fmt & (AFMT_U8 | AFMT_U16_LE)) ? 0 : 0x80, s->dma_dac.dmasize); /* almost correct for U16 */
526 va = s->dma_dac.dmaaddr;
527 if ((va ^ (va + s->dma_dac.dmasize - 1)) & ~((1<<20)-1))
528 panic("solo1: buffer crosses 1M boundary");
529 outl(va, s->iobase);
530 /* warning: s->dma_dac.dmasize & 0xffff must not be zero! i.e. this limits us to a 32k buffer */
531 outw(s->dma_dac.dmasize, s->iobase+4);
532 c = - s->dma_dac.fragsamples;
533 write_mixer(s, 0x74, c);
534 write_mixer(s, 0x76, c >> 8);
535 outb(0xa, s->iobase+6);
536 s->dma_dac.ready = 1;
537 return 0;
538}
539
540static inline void clear_advance(void *buf, unsigned bsize, unsigned bptr, unsigned len, unsigned char c)
541{
542 if (bptr + len > bsize) {
543 unsigned x = bsize - bptr;
544 memset(((char *)buf) + bptr, c, x);
545 bptr = 0;
546 len -= x;
547 }
548 memset(((char *)buf) + bptr, c, len);
549}
550
551/* call with spinlock held! */
552
553static void solo1_update_ptr(struct solo1_state *s)
554{
555 int diff;
556 unsigned hwptr;
557
558 /* update ADC pointer */
559 if (s->ena & FMODE_READ) {
560 hwptr = (s->dma_adc.dmasize - 1 - inw(s->ddmabase+4)) % s->dma_adc.dmasize;
561 diff = (s->dma_adc.dmasize + hwptr - s->dma_adc.hwptr) % s->dma_adc.dmasize;
562 s->dma_adc.hwptr = hwptr;
563 s->dma_adc.total_bytes += diff;
564 s->dma_adc.count += diff;
565#if 0
566 printk(KERN_DEBUG "solo1: rd: hwptr %u swptr %u dmasize %u count %u\n",
567 s->dma_adc.hwptr, s->dma_adc.swptr, s->dma_adc.dmasize, s->dma_adc.count);
568#endif
569 if (s->dma_adc.mapped) {
570 if (s->dma_adc.count >= (signed)s->dma_adc.fragsize)
571 wake_up(&s->dma_adc.wait);
572 } else {
573 if (s->dma_adc.count > (signed)(s->dma_adc.dmasize - ((3 * s->dma_adc.fragsize) >> 1))) {
574 s->ena &= ~FMODE_READ;
575 write_ctrl(s, 0xb8, 0xe);
576 s->dma_adc.error++;
577 }
578 if (s->dma_adc.count > 0)
579 wake_up(&s->dma_adc.wait);
580 }
581 }
582 /* update DAC pointer */
583 if (s->ena & FMODE_WRITE) {
584 hwptr = (s->dma_dac.dmasize - inw(s->iobase+4)) % s->dma_dac.dmasize;
585 diff = (s->dma_dac.dmasize + hwptr - s->dma_dac.hwptr) % s->dma_dac.dmasize;
586 s->dma_dac.hwptr = hwptr;
587 s->dma_dac.total_bytes += diff;
588#if 0
589 printk(KERN_DEBUG "solo1: wr: hwptr %u swptr %u dmasize %u count %u\n",
590 s->dma_dac.hwptr, s->dma_dac.swptr, s->dma_dac.dmasize, s->dma_dac.count);
591#endif
592 if (s->dma_dac.mapped) {
593 s->dma_dac.count += diff;
594 if (s->dma_dac.count >= (signed)s->dma_dac.fragsize)
595 wake_up(&s->dma_dac.wait);
596 } else {
597 s->dma_dac.count -= diff;
598 if (s->dma_dac.count <= 0) {
599 s->ena &= ~FMODE_WRITE;
600 write_mixer(s, 0x78, 0x12);
601 s->dma_dac.error++;
602 } else if (s->dma_dac.count <= (signed)s->dma_dac.fragsize && !s->dma_dac.endcleared) {
603 clear_advance(s->dma_dac.rawbuf, s->dma_dac.dmasize, s->dma_dac.swptr,
604 s->dma_dac.fragsize, (s->fmt & (AFMT_U8 | AFMT_U16_LE)) ? 0 : 0x80);
605 s->dma_dac.endcleared = 1;
606 }
607 if (s->dma_dac.count < (signed)s->dma_dac.dmasize)
608 wake_up(&s->dma_dac.wait);
609 }
610 }
611}
612
613/* --------------------------------------------------------------------- */
614
615static void prog_codec(struct solo1_state *s)
616{
617 unsigned long flags;
618 int fdiv, filter;
619 unsigned char c;
620
621 reset_ctrl(s);
622 write_seq(s, 0xd3);
623 /* program sampling rates */
624 filter = s->rate * 9 / 20; /* Set filter roll-off to 90% of rate/2 */
625 fdiv = 256 - 7160000 / (filter * 82);
626 spin_lock_irqsave(&s->lock, flags);
627 write_ctrl(s, 0xa1, s->clkdiv);
628 write_ctrl(s, 0xa2, fdiv);
629 write_mixer(s, 0x70, s->clkdiv);
630 write_mixer(s, 0x72, fdiv);
631 /* program ADC parameters */
632 write_ctrl(s, 0xb8, 0xe);
633 write_ctrl(s, 0xb9, /*0x1*/0);
634 write_ctrl(s, 0xa8, (s->channels > 1) ? 0x11 : 0x12);
635 c = 0xd0;
636 if (s->fmt & (AFMT_S16_LE | AFMT_U16_LE))
637 c |= 0x04;
638 if (s->fmt & (AFMT_S16_LE | AFMT_S8))
639 c |= 0x20;
640 if (s->channels > 1)
641 c ^= 0x48;
642 write_ctrl(s, 0xb7, (c & 0x70) | 1);
643 write_ctrl(s, 0xb7, c);
644 write_ctrl(s, 0xb1, 0x50);
645 write_ctrl(s, 0xb2, 0x50);
646 /* program DAC parameters */
647 c = 0x40;
648 if (s->fmt & (AFMT_S16_LE | AFMT_U16_LE))
649 c |= 1;
650 if (s->fmt & (AFMT_S16_LE | AFMT_S8))
651 c |= 4;
652 if (s->channels > 1)
653 c |= 2;
654 write_mixer(s, 0x7a, c);
655 write_mixer(s, 0x78, 0x10);
656 s->ena = 0;
657 spin_unlock_irqrestore(&s->lock, flags);
658}
659
660/* --------------------------------------------------------------------- */
661
662static const char invalid_magic[] = KERN_CRIT "solo1: invalid magic value\n";
663
664#define VALIDATE_STATE(s) \
665({ \
666 if (!(s) || (s)->magic != SOLO1_MAGIC) { \
667 printk(invalid_magic); \
668 return -ENXIO; \
669 } \
670})
671
672/* --------------------------------------------------------------------- */
673
674static int mixer_ioctl(struct solo1_state *s, unsigned int cmd, unsigned long arg)
675{
676 static const unsigned int mixer_src[8] = {
677 SOUND_MASK_MIC, SOUND_MASK_MIC, SOUND_MASK_CD, SOUND_MASK_VOLUME,
678 SOUND_MASK_MIC, 0, SOUND_MASK_LINE, 0
679 };
680 static const unsigned char mixtable1[SOUND_MIXER_NRDEVICES] = {
681 [SOUND_MIXER_PCM] = 1, /* voice */
682 [SOUND_MIXER_SYNTH] = 2, /* FM */
683 [SOUND_MIXER_CD] = 3, /* CD */
684 [SOUND_MIXER_LINE] = 4, /* Line */
685 [SOUND_MIXER_LINE1] = 5, /* AUX */
686 [SOUND_MIXER_MIC] = 6, /* Mic */
687 [SOUND_MIXER_LINE2] = 7, /* Mono in */
688 [SOUND_MIXER_SPEAKER] = 8, /* Speaker */
689 [SOUND_MIXER_RECLEV] = 9, /* Recording level */
690 [SOUND_MIXER_VOLUME] = 10 /* Master Volume */
691 };
692 static const unsigned char mixreg[] = {
693 0x7c, /* voice */
694 0x36, /* FM */
695 0x38, /* CD */
696 0x3e, /* Line */
697 0x3a, /* AUX */
698 0x1a, /* Mic */
699 0x6d /* Mono in */
700 };
701 unsigned char l, r, rl, rr, vidx;
702 int i, val;
703 int __user *p = (int __user *)arg;
704
705 VALIDATE_STATE(s);
706
707 if (cmd == SOUND_MIXER_PRIVATE1) {
708 /* enable/disable/query mixer preamp */
709 if (get_user(val, p))
710 return -EFAULT;
711 if (val != -1) {
712 val = val ? 0xff : 0xf7;
713 write_mixer(s, 0x7d, (read_mixer(s, 0x7d) | 0x08) & val);
714 }
715 val = (read_mixer(s, 0x7d) & 0x08) ? 1 : 0;
716 return put_user(val, p);
717 }
718 if (cmd == SOUND_MIXER_PRIVATE2) {
719 /* enable/disable/query spatializer */
720 if (get_user(val, p))
721 return -EFAULT;
722 if (val != -1) {
723 val &= 0x3f;
724 write_mixer(s, 0x52, val);
725 write_mixer(s, 0x50, val ? 0x08 : 0);
726 }
727 return put_user(read_mixer(s, 0x52), p);
728 }
729 if (cmd == SOUND_MIXER_INFO) {
730 mixer_info info;
731 strncpy(info.id, "Solo1", sizeof(info.id));
732 strncpy(info.name, "ESS Solo1", sizeof(info.name));
733 info.modify_counter = s->mix.modcnt;
734 if (copy_to_user((void __user *)arg, &info, sizeof(info)))
735 return -EFAULT;
736 return 0;
737 }
738 if (cmd == SOUND_OLD_MIXER_INFO) {
739 _old_mixer_info info;
740 strncpy(info.id, "Solo1", sizeof(info.id));
741 strncpy(info.name, "ESS Solo1", sizeof(info.name));
742 if (copy_to_user((void __user *)arg, &info, sizeof(info)))
743 return -EFAULT;
744 return 0;
745 }
746 if (cmd == OSS_GETVERSION)
747 return put_user(SOUND_VERSION, p);
748 if (_IOC_TYPE(cmd) != 'M' || _SIOC_SIZE(cmd) != sizeof(int))
749 return -EINVAL;
750 if (_SIOC_DIR(cmd) == _SIOC_READ) {
751 switch (_IOC_NR(cmd)) {
752 case SOUND_MIXER_RECSRC: /* Arg contains a bit for each recording source */
753 return put_user(mixer_src[read_mixer(s, 0x1c) & 7], p);
754
755 case SOUND_MIXER_DEVMASK: /* Arg contains a bit for each supported device */
756 return put_user(SOUND_MASK_PCM | SOUND_MASK_SYNTH | SOUND_MASK_CD |
757 SOUND_MASK_LINE | SOUND_MASK_LINE1 | SOUND_MASK_MIC |
758 SOUND_MASK_VOLUME | SOUND_MASK_LINE2 | SOUND_MASK_RECLEV |
759 SOUND_MASK_SPEAKER, p);
760
761 case SOUND_MIXER_RECMASK: /* Arg contains a bit for each supported recording source */
762 return put_user(SOUND_MASK_LINE | SOUND_MASK_MIC | SOUND_MASK_CD | SOUND_MASK_VOLUME, p);
763
764 case SOUND_MIXER_STEREODEVS: /* Mixer channels supporting stereo */
765 return put_user(SOUND_MASK_PCM | SOUND_MASK_SYNTH | SOUND_MASK_CD |
766 SOUND_MASK_LINE | SOUND_MASK_LINE1 | SOUND_MASK_MIC |
767 SOUND_MASK_VOLUME | SOUND_MASK_LINE2 | SOUND_MASK_RECLEV, p);
768
769 case SOUND_MIXER_CAPS:
770 return put_user(SOUND_CAP_EXCL_INPUT, p);
771
772 default:
773 i = _IOC_NR(cmd);
774 if (i >= SOUND_MIXER_NRDEVICES || !(vidx = mixtable1[i]))
775 return -EINVAL;
776 return put_user(s->mix.vol[vidx-1], p);
777 }
778 }
779 if (_SIOC_DIR(cmd) != (_SIOC_READ|_SIOC_WRITE))
780 return -EINVAL;
781 s->mix.modcnt++;
782 switch (_IOC_NR(cmd)) {
783 case SOUND_MIXER_RECSRC: /* Arg contains a bit for each recording source */
784#if 0
785 {
786 static const unsigned char regs[] = {
787 0x1c, 0x1a, 0x36, 0x38, 0x3a, 0x3c, 0x3e, 0x60, 0x62, 0x6d, 0x7c
788 };
789 int i;
790
791 for (i = 0; i < sizeof(regs); i++)
792 printk(KERN_DEBUG "solo1: mixer reg 0x%02x: 0x%02x\n",
793 regs[i], read_mixer(s, regs[i]));
794 printk(KERN_DEBUG "solo1: ctrl reg 0x%02x: 0x%02x\n",
795 0xb4, read_ctrl(s, 0xb4));
796 }
797#endif
798 if (get_user(val, p))
799 return -EFAULT;
800 i = hweight32(val);
801 if (i == 0)
802 return 0;
803 else if (i > 1)
804 val &= ~mixer_src[read_mixer(s, 0x1c) & 7];
805 for (i = 0; i < 8; i++) {
806 if (mixer_src[i] & val)
807 break;
808 }
809 if (i > 7)
810 return 0;
811 write_mixer(s, 0x1c, i);
812 return 0;
813
814 case SOUND_MIXER_VOLUME:
815 if (get_user(val, p))
816 return -EFAULT;
817 l = val & 0xff;
818 if (l > 100)
819 l = 100;
820 r = (val >> 8) & 0xff;
821 if (r > 100)
822 r = 100;
823 if (l < 6) {
824 rl = 0x40;
825 l = 0;
826 } else {
827 rl = (l * 2 - 11) / 3;
828 l = (rl * 3 + 11) / 2;
829 }
830 if (r < 6) {
831 rr = 0x40;
832 r = 0;
833 } else {
834 rr = (r * 2 - 11) / 3;
835 r = (rr * 3 + 11) / 2;
836 }
837 write_mixer(s, 0x60, rl);
838 write_mixer(s, 0x62, rr);
839#ifdef OSS_DOCUMENTED_MIXER_SEMANTICS
840 s->mix.vol[9] = ((unsigned int)r << 8) | l;
841#else
842 s->mix.vol[9] = val;
843#endif
844 return put_user(s->mix.vol[9], p);
845
846 case SOUND_MIXER_SPEAKER:
847 if (get_user(val, p))
848 return -EFAULT;
849 l = val & 0xff;
850 if (l > 100)
851 l = 100;
852 else if (l < 2)
853 l = 2;
854 rl = (l - 2) / 14;
855 l = rl * 14 + 2;
856 write_mixer(s, 0x3c, rl);
857#ifdef OSS_DOCUMENTED_MIXER_SEMANTICS
858 s->mix.vol[7] = l * 0x101;
859#else
860 s->mix.vol[7] = val;
861#endif
862 return put_user(s->mix.vol[7], p);
863
864 case SOUND_MIXER_RECLEV:
865 if (get_user(val, p))
866 return -EFAULT;
867 l = (val << 1) & 0x1fe;
868 if (l > 200)
869 l = 200;
870 else if (l < 5)
871 l = 5;
872 r = (val >> 7) & 0x1fe;
873 if (r > 200)
874 r = 200;
875 else if (r < 5)
876 r = 5;
877 rl = (l - 5) / 13;
878 rr = (r - 5) / 13;
879 r = (rl * 13 + 5) / 2;
880 l = (rr * 13 + 5) / 2;
881 write_ctrl(s, 0xb4, (rl << 4) | rr);
882#ifdef OSS_DOCUMENTED_MIXER_SEMANTICS
883 s->mix.vol[8] = ((unsigned int)r << 8) | l;
884#else
885 s->mix.vol[8] = val;
886#endif
887 return put_user(s->mix.vol[8], p);
888
889 default:
890 i = _IOC_NR(cmd);
891 if (i >= SOUND_MIXER_NRDEVICES || !(vidx = mixtable1[i]))
892 return -EINVAL;
893 if (get_user(val, p))
894 return -EFAULT;
895 l = (val << 1) & 0x1fe;
896 if (l > 200)
897 l = 200;
898 else if (l < 5)
899 l = 5;
900 r = (val >> 7) & 0x1fe;
901 if (r > 200)
902 r = 200;
903 else if (r < 5)
904 r = 5;
905 rl = (l - 5) / 13;
906 rr = (r - 5) / 13;
907 r = (rl * 13 + 5) / 2;
908 l = (rr * 13 + 5) / 2;
909 write_mixer(s, mixreg[vidx-1], (rl << 4) | rr);
910#ifdef OSS_DOCUMENTED_MIXER_SEMANTICS
911 s->mix.vol[vidx-1] = ((unsigned int)r << 8) | l;
912#else
913 s->mix.vol[vidx-1] = val;
914#endif
915 return put_user(s->mix.vol[vidx-1], p);
916 }
917}
918
919/* --------------------------------------------------------------------- */
920
921static int solo1_open_mixdev(struct inode *inode, struct file *file)
922{
923 unsigned int minor = iminor(inode);
924 struct solo1_state *s = NULL;
925 struct pci_dev *pci_dev = NULL;
926
927 while ((pci_dev = pci_find_device(PCI_ANY_ID, PCI_ANY_ID, pci_dev)) != NULL) {
928 struct pci_driver *drvr;
929 drvr = pci_dev_driver (pci_dev);
930 if (drvr != &solo1_driver)
931 continue;
932 s = (struct solo1_state*)pci_get_drvdata(pci_dev);
933 if (!s)
934 continue;
935 if (s->dev_mixer == minor)
936 break;
937 }
938 if (!s)
939 return -ENODEV;
940 VALIDATE_STATE(s);
941 file->private_data = s;
942 return nonseekable_open(inode, file);
943}
944
945static int solo1_release_mixdev(struct inode *inode, struct file *file)
946{
947 struct solo1_state *s = (struct solo1_state *)file->private_data;
948
949 VALIDATE_STATE(s);
950 return 0;
951}
952
953static int solo1_ioctl_mixdev(struct inode *inode, struct file *file, unsigned int cmd, unsigned long arg)
954{
955 return mixer_ioctl((struct solo1_state *)file->private_data, cmd, arg);
956}
957
958static /*const*/ struct file_operations solo1_mixer_fops = {
959 .owner = THIS_MODULE,
960 .llseek = no_llseek,
961 .ioctl = solo1_ioctl_mixdev,
962 .open = solo1_open_mixdev,
963 .release = solo1_release_mixdev,
964};
965
966/* --------------------------------------------------------------------- */
967
968static int drain_dac(struct solo1_state *s, int nonblock)
969{
970 DECLARE_WAITQUEUE(wait, current);
971 unsigned long flags;
972 int count;
973 unsigned tmo;
974
975 if (s->dma_dac.mapped)
976 return 0;
977 add_wait_queue(&s->dma_dac.wait, &wait);
978 for (;;) {
979 set_current_state(TASK_INTERRUPTIBLE);
980 spin_lock_irqsave(&s->lock, flags);
981 count = s->dma_dac.count;
982 spin_unlock_irqrestore(&s->lock, flags);
983 if (count <= 0)
984 break;
985 if (signal_pending(current))
986 break;
987 if (nonblock) {
988 remove_wait_queue(&s->dma_dac.wait, &wait);
989 set_current_state(TASK_RUNNING);
990 return -EBUSY;
991 }
992 tmo = 3 * HZ * (count + s->dma_dac.fragsize) / 2 / s->rate;
993 if (s->fmt & (AFMT_S16_LE | AFMT_U16_LE))
994 tmo >>= 1;
995 if (s->channels > 1)
996 tmo >>= 1;
997 if (!schedule_timeout(tmo + 1))
998 printk(KERN_DEBUG "solo1: dma timed out??\n");
999 }
1000 remove_wait_queue(&s->dma_dac.wait, &wait);
1001 set_current_state(TASK_RUNNING);
1002 if (signal_pending(current))
1003 return -ERESTARTSYS;
1004 return 0;
1005}
1006
1007/* --------------------------------------------------------------------- */
1008
1009static ssize_t solo1_read(struct file *file, char __user *buffer, size_t count, loff_t *ppos)
1010{
1011 struct solo1_state *s = (struct solo1_state *)file->private_data;
1012 DECLARE_WAITQUEUE(wait, current);
1013 ssize_t ret;
1014 unsigned long flags;
1015 unsigned swptr;
1016 int cnt;
1017
1018 VALIDATE_STATE(s);
1019 if (s->dma_adc.mapped)
1020 return -ENXIO;
1021 if (!s->dma_adc.ready && (ret = prog_dmabuf_adc(s)))
1022 return ret;
1023 if (!access_ok(VERIFY_WRITE, buffer, count))
1024 return -EFAULT;
1025 ret = 0;
1026 add_wait_queue(&s->dma_adc.wait, &wait);
1027 while (count > 0) {
1028 spin_lock_irqsave(&s->lock, flags);
1029 swptr = s->dma_adc.swptr;
1030 cnt = s->dma_adc.dmasize-swptr;
1031 if (s->dma_adc.count < cnt)
1032 cnt = s->dma_adc.count;
1033 if (cnt <= 0)
1034 __set_current_state(TASK_INTERRUPTIBLE);
1035 spin_unlock_irqrestore(&s->lock, flags);
1036 if (cnt > count)
1037 cnt = count;
1038#ifdef DEBUGREC
1039 printk(KERN_DEBUG "solo1_read: reg B8: 0x%02x DMAstat: 0x%02x DMAcnt: 0x%04x SBstat: 0x%02x cnt: %u\n",
1040 read_ctrl(s, 0xb8), inb(s->ddmabase+8), inw(s->ddmabase+4), inb(s->sbbase+0xc), cnt);
1041#endif
1042 if (cnt <= 0) {
1043 if (s->dma_adc.enabled)
1044 start_adc(s);
1045#ifdef DEBUGREC
1046 printk(KERN_DEBUG "solo1_read: regs: A1: 0x%02x A2: 0x%02x A4: 0x%02x A5: 0x%02x A8: 0x%02x\n"
1047 KERN_DEBUG "solo1_read: regs: B1: 0x%02x B2: 0x%02x B7: 0x%02x B8: 0x%02x B9: 0x%02x\n"
1048 KERN_DEBUG "solo1_read: DMA: addr: 0x%08x cnt: 0x%04x stat: 0x%02x mask: 0x%02x\n"
1049 KERN_DEBUG "solo1_read: SBstat: 0x%02x cnt: %u\n",
1050 read_ctrl(s, 0xa1), read_ctrl(s, 0xa2), read_ctrl(s, 0xa4), read_ctrl(s, 0xa5), read_ctrl(s, 0xa8),
1051 read_ctrl(s, 0xb1), read_ctrl(s, 0xb2), read_ctrl(s, 0xb7), read_ctrl(s, 0xb8), read_ctrl(s, 0xb9),
1052 inl(s->ddmabase), inw(s->ddmabase+4), inb(s->ddmabase+8), inb(s->ddmabase+15), inb(s->sbbase+0xc), cnt);
1053#endif
1054 if (inb(s->ddmabase+15) & 1)
1055 printk(KERN_ERR "solo1: cannot start recording, DDMA mask bit stuck at 1\n");
1056 if (file->f_flags & O_NONBLOCK) {
1057 if (!ret)
1058 ret = -EAGAIN;
1059 break;
1060 }
1061 schedule();
1062#ifdef DEBUGREC
1063 printk(KERN_DEBUG "solo1_read: regs: A1: 0x%02x A2: 0x%02x A4: 0x%02x A5: 0x%02x A8: 0x%02x\n"
1064 KERN_DEBUG "solo1_read: regs: B1: 0x%02x B2: 0x%02x B7: 0x%02x B8: 0x%02x B9: 0x%02x\n"
1065 KERN_DEBUG "solo1_read: DMA: addr: 0x%08x cnt: 0x%04x stat: 0x%02x mask: 0x%02x\n"
1066 KERN_DEBUG "solo1_read: SBstat: 0x%02x cnt: %u\n",
1067 read_ctrl(s, 0xa1), read_ctrl(s, 0xa2), read_ctrl(s, 0xa4), read_ctrl(s, 0xa5), read_ctrl(s, 0xa8),
1068 read_ctrl(s, 0xb1), read_ctrl(s, 0xb2), read_ctrl(s, 0xb7), read_ctrl(s, 0xb8), read_ctrl(s, 0xb9),
1069 inl(s->ddmabase), inw(s->ddmabase+4), inb(s->ddmabase+8), inb(s->ddmabase+15), inb(s->sbbase+0xc), cnt);
1070#endif
1071 if (signal_pending(current)) {
1072 if (!ret)
1073 ret = -ERESTARTSYS;
1074 break;
1075 }
1076 continue;
1077 }
1078 if (copy_to_user(buffer, s->dma_adc.rawbuf + swptr, cnt)) {
1079 if (!ret)
1080 ret = -EFAULT;
1081 break;
1082 }
1083 swptr = (swptr + cnt) % s->dma_adc.dmasize;
1084 spin_lock_irqsave(&s->lock, flags);
1085 s->dma_adc.swptr = swptr;
1086 s->dma_adc.count -= cnt;
1087 spin_unlock_irqrestore(&s->lock, flags);
1088 count -= cnt;
1089 buffer += cnt;
1090 ret += cnt;
1091 if (s->dma_adc.enabled)
1092 start_adc(s);
1093#ifdef DEBUGREC
1094 printk(KERN_DEBUG "solo1_read: reg B8: 0x%02x DMAstat: 0x%02x DMAcnt: 0x%04x SBstat: 0x%02x\n",
1095 read_ctrl(s, 0xb8), inb(s->ddmabase+8), inw(s->ddmabase+4), inb(s->sbbase+0xc));
1096#endif
1097 }
1098 remove_wait_queue(&s->dma_adc.wait, &wait);
1099 set_current_state(TASK_RUNNING);
1100 return ret;
1101}
1102
1103static ssize_t solo1_write(struct file *file, const char __user *buffer, size_t count, loff_t *ppos)
1104{
1105 struct solo1_state *s = (struct solo1_state *)file->private_data;
1106 DECLARE_WAITQUEUE(wait, current);
1107 ssize_t ret;
1108 unsigned long flags;
1109 unsigned swptr;
1110 int cnt;
1111
1112 VALIDATE_STATE(s);
1113 if (s->dma_dac.mapped)
1114 return -ENXIO;
1115 if (!s->dma_dac.ready && (ret = prog_dmabuf_dac(s)))
1116 return ret;
1117 if (!access_ok(VERIFY_READ, buffer, count))
1118 return -EFAULT;
1119#if 0
1120 printk(KERN_DEBUG "solo1_write: reg 70: 0x%02x 71: 0x%02x 72: 0x%02x 74: 0x%02x 76: 0x%02x 78: 0x%02x 7A: 0x%02x\n"
1121 KERN_DEBUG "solo1_write: DMA: addr: 0x%08x cnt: 0x%04x stat: 0x%02x SBstat: 0x%02x\n",
1122 read_mixer(s, 0x70), read_mixer(s, 0x71), read_mixer(s, 0x72), read_mixer(s, 0x74), read_mixer(s, 0x76),
1123 read_mixer(s, 0x78), read_mixer(s, 0x7a), inl(s->iobase), inw(s->iobase+4), inb(s->iobase+6), inb(s->sbbase+0xc));
1124 printk(KERN_DEBUG "solo1_write: reg 78: 0x%02x reg 7A: 0x%02x DMAcnt: 0x%04x DMAstat: 0x%02x SBstat: 0x%02x\n",
1125 read_mixer(s, 0x78), read_mixer(s, 0x7a), inw(s->iobase+4), inb(s->iobase+6), inb(s->sbbase+0xc));
1126#endif
1127 ret = 0;
1128 add_wait_queue(&s->dma_dac.wait, &wait);
1129 while (count > 0) {
1130 spin_lock_irqsave(&s->lock, flags);
1131 if (s->dma_dac.count < 0) {
1132 s->dma_dac.count = 0;
1133 s->dma_dac.swptr = s->dma_dac.hwptr;
1134 }
1135 swptr = s->dma_dac.swptr;
1136 cnt = s->dma_dac.dmasize-swptr;
1137 if (s->dma_dac.count + cnt > s->dma_dac.dmasize)
1138 cnt = s->dma_dac.dmasize - s->dma_dac.count;
1139 if (cnt <= 0)
1140 __set_current_state(TASK_INTERRUPTIBLE);
1141 spin_unlock_irqrestore(&s->lock, flags);
1142 if (cnt > count)
1143 cnt = count;
1144 if (cnt <= 0) {
1145 if (s->dma_dac.enabled)
1146 start_dac(s);
1147 if (file->f_flags & O_NONBLOCK) {
1148 if (!ret)
1149 ret = -EAGAIN;
1150 break;
1151 }
1152 schedule();
1153 if (signal_pending(current)) {
1154 if (!ret)
1155 ret = -ERESTARTSYS;
1156 break;
1157 }
1158 continue;
1159 }
1160 if (copy_from_user(s->dma_dac.rawbuf + swptr, buffer, cnt)) {
1161 if (!ret)
1162 ret = -EFAULT;
1163 break;
1164 }
1165 swptr = (swptr + cnt) % s->dma_dac.dmasize;
1166 spin_lock_irqsave(&s->lock, flags);
1167 s->dma_dac.swptr = swptr;
1168 s->dma_dac.count += cnt;
1169 s->dma_dac.endcleared = 0;
1170 spin_unlock_irqrestore(&s->lock, flags);
1171 count -= cnt;
1172 buffer += cnt;
1173 ret += cnt;
1174 if (s->dma_dac.enabled)
1175 start_dac(s);
1176 }
1177 remove_wait_queue(&s->dma_dac.wait, &wait);
1178 set_current_state(TASK_RUNNING);
1179 return ret;
1180}
1181
1182/* No kernel lock - we have our own spinlock */
1183static unsigned int solo1_poll(struct file *file, struct poll_table_struct *wait)
1184{
1185 struct solo1_state *s = (struct solo1_state *)file->private_data;
1186 unsigned long flags;
1187 unsigned int mask = 0;
1188
1189 VALIDATE_STATE(s);
1190 if (file->f_mode & FMODE_WRITE) {
1191 if (!s->dma_dac.ready && prog_dmabuf_dac(s))
1192 return 0;
1193 poll_wait(file, &s->dma_dac.wait, wait);
1194 }
1195 if (file->f_mode & FMODE_READ) {
1196 if (!s->dma_adc.ready && prog_dmabuf_adc(s))
1197 return 0;
1198 poll_wait(file, &s->dma_adc.wait, wait);
1199 }
1200 spin_lock_irqsave(&s->lock, flags);
1201 solo1_update_ptr(s);
1202 if (file->f_mode & FMODE_READ) {
1203 if (s->dma_adc.mapped) {
1204 if (s->dma_adc.count >= (signed)s->dma_adc.fragsize)
1205 mask |= POLLIN | POLLRDNORM;
1206 } else {
1207 if (s->dma_adc.count > 0)
1208 mask |= POLLIN | POLLRDNORM;
1209 }
1210 }
1211 if (file->f_mode & FMODE_WRITE) {
1212 if (s->dma_dac.mapped) {
1213 if (s->dma_dac.count >= (signed)s->dma_dac.fragsize)
1214 mask |= POLLOUT | POLLWRNORM;
1215 } else {
1216 if ((signed)s->dma_dac.dmasize > s->dma_dac.count)
1217 mask |= POLLOUT | POLLWRNORM;
1218 }
1219 }
1220 spin_unlock_irqrestore(&s->lock, flags);
1221 return mask;
1222}
1223
1224
1225static int solo1_mmap(struct file *file, struct vm_area_struct *vma)
1226{
1227 struct solo1_state *s = (struct solo1_state *)file->private_data;
1228 struct dmabuf *db;
1229 int ret = -EINVAL;
1230 unsigned long size;
1231
1232 VALIDATE_STATE(s);
1233 lock_kernel();
1234 if (vma->vm_flags & VM_WRITE) {
1235 if ((ret = prog_dmabuf_dac(s)) != 0)
1236 goto out;
1237 db = &s->dma_dac;
1238 } else if (vma->vm_flags & VM_READ) {
1239 if ((ret = prog_dmabuf_adc(s)) != 0)
1240 goto out;
1241 db = &s->dma_adc;
1242 } else
1243 goto out;
1244 ret = -EINVAL;
1245 if (vma->vm_pgoff != 0)
1246 goto out;
1247 size = vma->vm_end - vma->vm_start;
1248 if (size > (PAGE_SIZE << db->buforder))
1249 goto out;
1250 ret = -EAGAIN;
1251 if (remap_pfn_range(vma, vma->vm_start,
1252 virt_to_phys(db->rawbuf) >> PAGE_SHIFT,
1253 size, vma->vm_page_prot))
1254 goto out;
1255 db->mapped = 1;
1256 ret = 0;
1257out:
1258 unlock_kernel();
1259 return ret;
1260}
1261
1262static int solo1_ioctl(struct inode *inode, struct file *file, unsigned int cmd, unsigned long arg)
1263{
1264 struct solo1_state *s = (struct solo1_state *)file->private_data;
1265 unsigned long flags;
1266 audio_buf_info abinfo;
1267 count_info cinfo;
1268 int val, mapped, ret, count;
1269 int div1, div2;
1270 unsigned rate1, rate2;
1271 void __user *argp = (void __user *)arg;
1272 int __user *p = argp;
1273
1274 VALIDATE_STATE(s);
1275 mapped = ((file->f_mode & FMODE_WRITE) && s->dma_dac.mapped) ||
1276 ((file->f_mode & FMODE_READ) && s->dma_adc.mapped);
1277 switch (cmd) {
1278 case OSS_GETVERSION:
1279 return put_user(SOUND_VERSION, p);
1280
1281 case SNDCTL_DSP_SYNC:
1282 if (file->f_mode & FMODE_WRITE)
1283 return drain_dac(s, 0/*file->f_flags & O_NONBLOCK*/);
1284 return 0;
1285
1286 case SNDCTL_DSP_SETDUPLEX:
1287 return 0;
1288
1289 case SNDCTL_DSP_GETCAPS:
1290 return put_user(DSP_CAP_DUPLEX | DSP_CAP_REALTIME | DSP_CAP_TRIGGER | DSP_CAP_MMAP, p);
1291
1292 case SNDCTL_DSP_RESET:
1293 if (file->f_mode & FMODE_WRITE) {
1294 stop_dac(s);
1295 synchronize_irq(s->irq);
1296 s->dma_dac.swptr = s->dma_dac.hwptr = s->dma_dac.count = s->dma_dac.total_bytes = 0;
1297 }
1298 if (file->f_mode & FMODE_READ) {
1299 stop_adc(s);
1300 synchronize_irq(s->irq);
1301 s->dma_adc.swptr = s->dma_adc.hwptr = s->dma_adc.count = s->dma_adc.total_bytes = 0;
1302 }
1303 prog_codec(s);
1304 return 0;
1305
1306 case SNDCTL_DSP_SPEED:
1307 if (get_user(val, p))
1308 return -EFAULT;
1309 if (val >= 0) {
1310 stop_adc(s);
1311 stop_dac(s);
1312 s->dma_adc.ready = s->dma_dac.ready = 0;
1313 /* program sampling rates */
1314 if (val > 48000)
1315 val = 48000;
1316 if (val < 6300)
1317 val = 6300;
1318 div1 = (768000 + val / 2) / val;
1319 rate1 = (768000 + div1 / 2) / div1;
1320 div1 = -div1;
1321 div2 = (793800 + val / 2) / val;
1322 rate2 = (793800 + div2 / 2) / div2;
1323 div2 = (-div2) & 0x7f;
1324 if (abs(val - rate2) < abs(val - rate1)) {
1325 rate1 = rate2;
1326 div1 = div2;
1327 }
1328 s->rate = rate1;
1329 s->clkdiv = div1;
1330 prog_codec(s);
1331 }
1332 return put_user(s->rate, p);
1333
1334 case SNDCTL_DSP_STEREO:
1335 if (get_user(val, p))
1336 return -EFAULT;
1337 stop_adc(s);
1338 stop_dac(s);
1339 s->dma_adc.ready = s->dma_dac.ready = 0;
1340 /* program channels */
1341 s->channels = val ? 2 : 1;
1342 prog_codec(s);
1343 return 0;
1344
1345 case SNDCTL_DSP_CHANNELS:
1346 if (get_user(val, p))
1347 return -EFAULT;
1348 if (val != 0) {
1349 stop_adc(s);
1350 stop_dac(s);
1351 s->dma_adc.ready = s->dma_dac.ready = 0;
1352 /* program channels */
1353 s->channels = (val >= 2) ? 2 : 1;
1354 prog_codec(s);
1355 }
1356 return put_user(s->channels, p);
1357
1358 case SNDCTL_DSP_GETFMTS: /* Returns a mask */
1359 return put_user(AFMT_S16_LE|AFMT_U16_LE|AFMT_S8|AFMT_U8, p);
1360
1361 case SNDCTL_DSP_SETFMT: /* Selects ONE fmt*/
1362 if (get_user(val, p))
1363 return -EFAULT;
1364 if (val != AFMT_QUERY) {
1365 stop_adc(s);
1366 stop_dac(s);
1367 s->dma_adc.ready = s->dma_dac.ready = 0;
1368 /* program format */
1369 if (val != AFMT_S16_LE && val != AFMT_U16_LE &&
1370 val != AFMT_S8 && val != AFMT_U8)
1371 val = AFMT_U8;
1372 s->fmt = val;
1373 prog_codec(s);
1374 }
1375 return put_user(s->fmt, p);
1376
1377 case SNDCTL_DSP_POST:
1378 return 0;
1379
1380 case SNDCTL_DSP_GETTRIGGER:
1381 val = 0;
1382 if (file->f_mode & s->ena & FMODE_READ)
1383 val |= PCM_ENABLE_INPUT;
1384 if (file->f_mode & s->ena & FMODE_WRITE)
1385 val |= PCM_ENABLE_OUTPUT;
1386 return put_user(val, p);
1387
1388 case SNDCTL_DSP_SETTRIGGER:
1389 if (get_user(val, p))
1390 return -EFAULT;
1391 if (file->f_mode & FMODE_READ) {
1392 if (val & PCM_ENABLE_INPUT) {
1393 if (!s->dma_adc.ready && (ret = prog_dmabuf_adc(s)))
1394 return ret;
1395 s->dma_dac.enabled = 1;
1396 start_adc(s);
1397 if (inb(s->ddmabase+15) & 1)
1398 printk(KERN_ERR "solo1: cannot start recording, DDMA mask bit stuck at 1\n");
1399 } else {
1400 s->dma_dac.enabled = 0;
1401 stop_adc(s);
1402 }
1403 }
1404 if (file->f_mode & FMODE_WRITE) {
1405 if (val & PCM_ENABLE_OUTPUT) {
1406 if (!s->dma_dac.ready && (ret = prog_dmabuf_dac(s)))
1407 return ret;
1408 s->dma_dac.enabled = 1;
1409 start_dac(s);
1410 } else {
1411 s->dma_dac.enabled = 0;
1412 stop_dac(s);
1413 }
1414 }
1415 return 0;
1416
1417 case SNDCTL_DSP_GETOSPACE:
1418 if (!(file->f_mode & FMODE_WRITE))
1419 return -EINVAL;
1420 if (!s->dma_dac.ready && (val = prog_dmabuf_dac(s)) != 0)
1421 return val;
1422 spin_lock_irqsave(&s->lock, flags);
1423 solo1_update_ptr(s);
1424 abinfo.fragsize = s->dma_dac.fragsize;
1425 count = s->dma_dac.count;
1426 if (count < 0)
1427 count = 0;
1428 abinfo.bytes = s->dma_dac.dmasize - count;
1429 abinfo.fragstotal = s->dma_dac.numfrag;
1430 abinfo.fragments = abinfo.bytes >> s->dma_dac.fragshift;
1431 spin_unlock_irqrestore(&s->lock, flags);
1432 return copy_to_user(argp, &abinfo, sizeof(abinfo)) ? -EFAULT : 0;
1433
1434 case SNDCTL_DSP_GETISPACE:
1435 if (!(file->f_mode & FMODE_READ))
1436 return -EINVAL;
1437 if (!s->dma_adc.ready && (val = prog_dmabuf_adc(s)) != 0)
1438 return val;
1439 spin_lock_irqsave(&s->lock, flags);
1440 solo1_update_ptr(s);
1441 abinfo.fragsize = s->dma_adc.fragsize;
1442 abinfo.bytes = s->dma_adc.count;
1443 abinfo.fragstotal = s->dma_adc.numfrag;
1444 abinfo.fragments = abinfo.bytes >> s->dma_adc.fragshift;
1445 spin_unlock_irqrestore(&s->lock, flags);
1446 return copy_to_user(argp, &abinfo, sizeof(abinfo)) ? -EFAULT : 0;
1447
1448 case SNDCTL_DSP_NONBLOCK:
1449 file->f_flags |= O_NONBLOCK;
1450 return 0;
1451
1452 case SNDCTL_DSP_GETODELAY:
1453 if (!(file->f_mode & FMODE_WRITE))
1454 return -EINVAL;
1455 if (!s->dma_dac.ready && (val = prog_dmabuf_dac(s)) != 0)
1456 return val;
1457 spin_lock_irqsave(&s->lock, flags);
1458 solo1_update_ptr(s);
1459 count = s->dma_dac.count;
1460 spin_unlock_irqrestore(&s->lock, flags);
1461 if (count < 0)
1462 count = 0;
1463 return put_user(count, p);
1464
1465 case SNDCTL_DSP_GETIPTR:
1466 if (!(file->f_mode & FMODE_READ))
1467 return -EINVAL;
1468 if (!s->dma_adc.ready && (val = prog_dmabuf_adc(s)) != 0)
1469 return val;
1470 spin_lock_irqsave(&s->lock, flags);
1471 solo1_update_ptr(s);
1472 cinfo.bytes = s->dma_adc.total_bytes;
1473 cinfo.blocks = s->dma_adc.count >> s->dma_adc.fragshift;
1474 cinfo.ptr = s->dma_adc.hwptr;
1475 if (s->dma_adc.mapped)
1476 s->dma_adc.count &= s->dma_adc.fragsize-1;
1477 spin_unlock_irqrestore(&s->lock, flags);
1478 if (copy_to_user(argp, &cinfo, sizeof(cinfo)))
1479 return -EFAULT;
1480 return 0;
1481
1482 case SNDCTL_DSP_GETOPTR:
1483 if (!(file->f_mode & FMODE_WRITE))
1484 return -EINVAL;
1485 if (!s->dma_dac.ready && (val = prog_dmabuf_dac(s)) != 0)
1486 return val;
1487 spin_lock_irqsave(&s->lock, flags);
1488 solo1_update_ptr(s);
1489 cinfo.bytes = s->dma_dac.total_bytes;
1490 count = s->dma_dac.count;
1491 if (count < 0)
1492 count = 0;
1493 cinfo.blocks = count >> s->dma_dac.fragshift;
1494 cinfo.ptr = s->dma_dac.hwptr;
1495 if (s->dma_dac.mapped)
1496 s->dma_dac.count &= s->dma_dac.fragsize-1;
1497 spin_unlock_irqrestore(&s->lock, flags);
1498#if 0
1499 printk(KERN_DEBUG "esssolo1: GETOPTR: bytes %u blocks %u ptr %u, buforder %u numfrag %u fragshift %u\n"
1500 KERN_DEBUG "esssolo1: swptr %u count %u fragsize %u dmasize %u fragsamples %u\n",
1501 cinfo.bytes, cinfo.blocks, cinfo.ptr, s->dma_dac.buforder, s->dma_dac.numfrag, s->dma_dac.fragshift,
1502 s->dma_dac.swptr, s->dma_dac.count, s->dma_dac.fragsize, s->dma_dac.dmasize, s->dma_dac.fragsamples);
1503#endif
1504 if (copy_to_user(argp, &cinfo, sizeof(cinfo)))
1505 return -EFAULT;
1506 return 0;
1507
1508 case SNDCTL_DSP_GETBLKSIZE:
1509 if (file->f_mode & FMODE_WRITE) {
1510 if ((val = prog_dmabuf_dac(s)))
1511 return val;
1512 return put_user(s->dma_dac.fragsize, p);
1513 }
1514 if ((val = prog_dmabuf_adc(s)))
1515 return val;
1516 return put_user(s->dma_adc.fragsize, p);
1517
1518 case SNDCTL_DSP_SETFRAGMENT:
1519 if (get_user(val, p))
1520 return -EFAULT;
1521 if (file->f_mode & FMODE_READ) {
1522 s->dma_adc.ossfragshift = val & 0xffff;
1523 s->dma_adc.ossmaxfrags = (val >> 16) & 0xffff;
1524 if (s->dma_adc.ossfragshift < 4)
1525 s->dma_adc.ossfragshift = 4;
1526 if (s->dma_adc.ossfragshift > 15)
1527 s->dma_adc.ossfragshift = 15;
1528 if (s->dma_adc.ossmaxfrags < 4)
1529 s->dma_adc.ossmaxfrags = 4;
1530 }
1531 if (file->f_mode & FMODE_WRITE) {
1532 s->dma_dac.ossfragshift = val & 0xffff;
1533 s->dma_dac.ossmaxfrags = (val >> 16) & 0xffff;
1534 if (s->dma_dac.ossfragshift < 4)
1535 s->dma_dac.ossfragshift = 4;
1536 if (s->dma_dac.ossfragshift > 15)
1537 s->dma_dac.ossfragshift = 15;
1538 if (s->dma_dac.ossmaxfrags < 4)
1539 s->dma_dac.ossmaxfrags = 4;
1540 }
1541 return 0;
1542
1543 case SNDCTL_DSP_SUBDIVIDE:
1544 if ((file->f_mode & FMODE_READ && s->dma_adc.subdivision) ||
1545 (file->f_mode & FMODE_WRITE && s->dma_dac.subdivision))
1546 return -EINVAL;
1547 if (get_user(val, p))
1548 return -EFAULT;
1549 if (val != 1 && val != 2 && val != 4)
1550 return -EINVAL;
1551 if (file->f_mode & FMODE_READ)
1552 s->dma_adc.subdivision = val;
1553 if (file->f_mode & FMODE_WRITE)
1554 s->dma_dac.subdivision = val;
1555 return 0;
1556
1557 case SOUND_PCM_READ_RATE:
1558 return put_user(s->rate, p);
1559
1560 case SOUND_PCM_READ_CHANNELS:
1561 return put_user(s->channels, p);
1562
1563 case SOUND_PCM_READ_BITS:
1564 return put_user((s->fmt & (AFMT_S8|AFMT_U8)) ? 8 : 16, p);
1565
1566 case SOUND_PCM_WRITE_FILTER:
1567 case SNDCTL_DSP_SETSYNCRO:
1568 case SOUND_PCM_READ_FILTER:
1569 return -EINVAL;
1570
1571 }
1572 return mixer_ioctl(s, cmd, arg);
1573}
1574
1575static int solo1_release(struct inode *inode, struct file *file)
1576{
1577 struct solo1_state *s = (struct solo1_state *)file->private_data;
1578
1579 VALIDATE_STATE(s);
1580 lock_kernel();
1581 if (file->f_mode & FMODE_WRITE)
1582 drain_dac(s, file->f_flags & O_NONBLOCK);
1583 down(&s->open_sem);
1584 if (file->f_mode & FMODE_WRITE) {
1585 stop_dac(s);
1586 outb(0, s->iobase+6); /* disable DMA */
1587 dealloc_dmabuf(s, &s->dma_dac);
1588 }
1589 if (file->f_mode & FMODE_READ) {
1590 stop_adc(s);
1591 outb(1, s->ddmabase+0xf); /* mask DMA channel */
1592 outb(0, s->ddmabase+0xd); /* DMA master clear */
1593 dealloc_dmabuf(s, &s->dma_adc);
1594 }
1595 s->open_mode &= ~(FMODE_READ | FMODE_WRITE);
1596 wake_up(&s->open_wait);
1597 up(&s->open_sem);
1598 unlock_kernel();
1599 return 0;
1600}
1601
1602static int solo1_open(struct inode *inode, struct file *file)
1603{
1604 unsigned int minor = iminor(inode);
1605 DECLARE_WAITQUEUE(wait, current);
1606 struct solo1_state *s = NULL;
1607 struct pci_dev *pci_dev = NULL;
1608
1609 while ((pci_dev = pci_find_device(PCI_ANY_ID, PCI_ANY_ID, pci_dev)) != NULL) {
1610 struct pci_driver *drvr;
1611
1612 drvr = pci_dev_driver(pci_dev);
1613 if (drvr != &solo1_driver)
1614 continue;
1615 s = (struct solo1_state*)pci_get_drvdata(pci_dev);
1616 if (!s)
1617 continue;
1618 if (!((s->dev_audio ^ minor) & ~0xf))
1619 break;
1620 }
1621 if (!s)
1622 return -ENODEV;
1623 VALIDATE_STATE(s);
1624 file->private_data = s;
1625 /* wait for device to become free */
1626 down(&s->open_sem);
1627 while (s->open_mode & (FMODE_READ | FMODE_WRITE)) {
1628 if (file->f_flags & O_NONBLOCK) {
1629 up(&s->open_sem);
1630 return -EBUSY;
1631 }
1632 add_wait_queue(&s->open_wait, &wait);
1633 __set_current_state(TASK_INTERRUPTIBLE);
1634 up(&s->open_sem);
1635 schedule();
1636 remove_wait_queue(&s->open_wait, &wait);
1637 set_current_state(TASK_RUNNING);
1638 if (signal_pending(current))
1639 return -ERESTARTSYS;
1640 down(&s->open_sem);
1641 }
1642 s->fmt = AFMT_U8;
1643 s->channels = 1;
1644 s->rate = 8000;
1645 s->clkdiv = 96 | 0x80;
1646 s->ena = 0;
1647 s->dma_adc.ossfragshift = s->dma_adc.ossmaxfrags = s->dma_adc.subdivision = 0;
1648 s->dma_adc.enabled = 1;
1649 s->dma_dac.ossfragshift = s->dma_dac.ossmaxfrags = s->dma_dac.subdivision = 0;
1650 s->dma_dac.enabled = 1;
1651 s->open_mode |= file->f_mode & (FMODE_READ | FMODE_WRITE);
1652 up(&s->open_sem);
1653 prog_codec(s);
1654 return nonseekable_open(inode, file);
1655}
1656
1657static /*const*/ struct file_operations solo1_audio_fops = {
1658 .owner = THIS_MODULE,
1659 .llseek = no_llseek,
1660 .read = solo1_read,
1661 .write = solo1_write,
1662 .poll = solo1_poll,
1663 .ioctl = solo1_ioctl,
1664 .mmap = solo1_mmap,
1665 .open = solo1_open,
1666 .release = solo1_release,
1667};
1668
1669/* --------------------------------------------------------------------- */
1670
1671/* hold spinlock for the following! */
1672static void solo1_handle_midi(struct solo1_state *s)
1673{
1674 unsigned char ch;
1675 int wake;
1676
1677 if (!(s->mpubase))
1678 return;
1679 wake = 0;
1680 while (!(inb(s->mpubase+1) & 0x80)) {
1681 ch = inb(s->mpubase);
1682 if (s->midi.icnt < MIDIINBUF) {
1683 s->midi.ibuf[s->midi.iwr] = ch;
1684 s->midi.iwr = (s->midi.iwr + 1) % MIDIINBUF;
1685 s->midi.icnt++;
1686 }
1687 wake = 1;
1688 }
1689 if (wake)
1690 wake_up(&s->midi.iwait);
1691 wake = 0;
1692 while (!(inb(s->mpubase+1) & 0x40) && s->midi.ocnt > 0) {
1693 outb(s->midi.obuf[s->midi.ord], s->mpubase);
1694 s->midi.ord = (s->midi.ord + 1) % MIDIOUTBUF;
1695 s->midi.ocnt--;
1696 if (s->midi.ocnt < MIDIOUTBUF-16)
1697 wake = 1;
1698 }
1699 if (wake)
1700 wake_up(&s->midi.owait);
1701}
1702
1703static irqreturn_t solo1_interrupt(int irq, void *dev_id, struct pt_regs *regs)
1704{
1705 struct solo1_state *s = (struct solo1_state *)dev_id;
1706 unsigned int intsrc;
1707
1708 /* fastpath out, to ease interrupt sharing */
1709 intsrc = inb(s->iobase+7); /* get interrupt source(s) */
1710 if (!intsrc)
1711 return IRQ_NONE;
1712 (void)inb(s->sbbase+0xe); /* clear interrupt */
1713 spin_lock(&s->lock);
1714 /* clear audio interrupts first */
1715 if (intsrc & 0x20)
1716 write_mixer(s, 0x7a, read_mixer(s, 0x7a) & 0x7f);
1717 solo1_update_ptr(s);
1718 solo1_handle_midi(s);
1719 spin_unlock(&s->lock);
1720 return IRQ_HANDLED;
1721}
1722
1723static void solo1_midi_timer(unsigned long data)
1724{
1725 struct solo1_state *s = (struct solo1_state *)data;
1726 unsigned long flags;
1727
1728 spin_lock_irqsave(&s->lock, flags);
1729 solo1_handle_midi(s);
1730 spin_unlock_irqrestore(&s->lock, flags);
1731 s->midi.timer.expires = jiffies+1;
1732 add_timer(&s->midi.timer);
1733}
1734
1735/* --------------------------------------------------------------------- */
1736
1737static ssize_t solo1_midi_read(struct file *file, char __user *buffer, size_t count, loff_t *ppos)
1738{
1739 struct solo1_state *s = (struct solo1_state *)file->private_data;
1740 DECLARE_WAITQUEUE(wait, current);
1741 ssize_t ret;
1742 unsigned long flags;
1743 unsigned ptr;
1744 int cnt;
1745
1746 VALIDATE_STATE(s);
1747 if (!access_ok(VERIFY_WRITE, buffer, count))
1748 return -EFAULT;
1749 if (count == 0)
1750 return 0;
1751 ret = 0;
1752 add_wait_queue(&s->midi.iwait, &wait);
1753 while (count > 0) {
1754 spin_lock_irqsave(&s->lock, flags);
1755 ptr = s->midi.ird;
1756 cnt = MIDIINBUF - ptr;
1757 if (s->midi.icnt < cnt)
1758 cnt = s->midi.icnt;
1759 if (cnt <= 0)
1760 __set_current_state(TASK_INTERRUPTIBLE);
1761 spin_unlock_irqrestore(&s->lock, flags);
1762 if (cnt > count)
1763 cnt = count;
1764 if (cnt <= 0) {
1765 if (file->f_flags & O_NONBLOCK) {
1766 if (!ret)
1767 ret = -EAGAIN;
1768 break;
1769 }
1770 schedule();
1771 if (signal_pending(current)) {
1772 if (!ret)
1773 ret = -ERESTARTSYS;
1774 break;
1775 }
1776 continue;
1777 }
1778 if (copy_to_user(buffer, s->midi.ibuf + ptr, cnt)) {
1779 if (!ret)
1780 ret = -EFAULT;
1781 break;
1782 }
1783 ptr = (ptr + cnt) % MIDIINBUF;
1784 spin_lock_irqsave(&s->lock, flags);
1785 s->midi.ird = ptr;
1786 s->midi.icnt -= cnt;
1787 spin_unlock_irqrestore(&s->lock, flags);
1788 count -= cnt;
1789 buffer += cnt;
1790 ret += cnt;
1791 break;
1792 }
1793 __set_current_state(TASK_RUNNING);
1794 remove_wait_queue(&s->midi.iwait, &wait);
1795 return ret;
1796}
1797
1798static ssize_t solo1_midi_write(struct file *file, const char __user *buffer, size_t count, loff_t *ppos)
1799{
1800 struct solo1_state *s = (struct solo1_state *)file->private_data;
1801 DECLARE_WAITQUEUE(wait, current);
1802 ssize_t ret;
1803 unsigned long flags;
1804 unsigned ptr;
1805 int cnt;
1806
1807 VALIDATE_STATE(s);
1808 if (!access_ok(VERIFY_READ, buffer, count))
1809 return -EFAULT;
1810 if (count == 0)
1811 return 0;
1812 ret = 0;
1813 add_wait_queue(&s->midi.owait, &wait);
1814 while (count > 0) {
1815 spin_lock_irqsave(&s->lock, flags);
1816 ptr = s->midi.owr;
1817 cnt = MIDIOUTBUF - ptr;
1818 if (s->midi.ocnt + cnt > MIDIOUTBUF)
1819 cnt = MIDIOUTBUF - s->midi.ocnt;
1820 if (cnt <= 0) {
1821 __set_current_state(TASK_INTERRUPTIBLE);
1822 solo1_handle_midi(s);
1823 }
1824 spin_unlock_irqrestore(&s->lock, flags);
1825 if (cnt > count)
1826 cnt = count;
1827 if (cnt <= 0) {
1828 if (file->f_flags & O_NONBLOCK) {
1829 if (!ret)
1830 ret = -EAGAIN;
1831 break;
1832 }
1833 schedule();
1834 if (signal_pending(current)) {
1835 if (!ret)
1836 ret = -ERESTARTSYS;
1837 break;
1838 }
1839 continue;
1840 }
1841 if (copy_from_user(s->midi.obuf + ptr, buffer, cnt)) {
1842 if (!ret)
1843 ret = -EFAULT;
1844 break;
1845 }
1846 ptr = (ptr + cnt) % MIDIOUTBUF;
1847 spin_lock_irqsave(&s->lock, flags);
1848 s->midi.owr = ptr;
1849 s->midi.ocnt += cnt;
1850 spin_unlock_irqrestore(&s->lock, flags);
1851 count -= cnt;
1852 buffer += cnt;
1853 ret += cnt;
1854 spin_lock_irqsave(&s->lock, flags);
1855 solo1_handle_midi(s);
1856 spin_unlock_irqrestore(&s->lock, flags);
1857 }
1858 __set_current_state(TASK_RUNNING);
1859 remove_wait_queue(&s->midi.owait, &wait);
1860 return ret;
1861}
1862
1863/* No kernel lock - we have our own spinlock */
1864static unsigned int solo1_midi_poll(struct file *file, struct poll_table_struct *wait)
1865{
1866 struct solo1_state *s = (struct solo1_state *)file->private_data;
1867 unsigned long flags;
1868 unsigned int mask = 0;
1869
1870 VALIDATE_STATE(s);
1871 if (file->f_flags & FMODE_WRITE)
1872 poll_wait(file, &s->midi.owait, wait);
1873 if (file->f_flags & FMODE_READ)
1874 poll_wait(file, &s->midi.iwait, wait);
1875 spin_lock_irqsave(&s->lock, flags);
1876 if (file->f_flags & FMODE_READ) {
1877 if (s->midi.icnt > 0)
1878 mask |= POLLIN | POLLRDNORM;
1879 }
1880 if (file->f_flags & FMODE_WRITE) {
1881 if (s->midi.ocnt < MIDIOUTBUF)
1882 mask |= POLLOUT | POLLWRNORM;
1883 }
1884 spin_unlock_irqrestore(&s->lock, flags);
1885 return mask;
1886}
1887
1888static int solo1_midi_open(struct inode *inode, struct file *file)
1889{
1890 unsigned int minor = iminor(inode);
1891 DECLARE_WAITQUEUE(wait, current);
1892 unsigned long flags;
1893 struct solo1_state *s = NULL;
1894 struct pci_dev *pci_dev = NULL;
1895
1896 while ((pci_dev = pci_find_device(PCI_ANY_ID, PCI_ANY_ID, pci_dev)) != NULL) {
1897 struct pci_driver *drvr;
1898
1899 drvr = pci_dev_driver(pci_dev);
1900 if (drvr != &solo1_driver)
1901 continue;
1902 s = (struct solo1_state*)pci_get_drvdata(pci_dev);
1903 if (!s)
1904 continue;
1905 if (s->dev_midi == minor)
1906 break;
1907 }
1908 if (!s)
1909 return -ENODEV;
1910 VALIDATE_STATE(s);
1911 file->private_data = s;
1912 /* wait for device to become free */
1913 down(&s->open_sem);
1914 while (s->open_mode & (file->f_mode << FMODE_MIDI_SHIFT)) {
1915 if (file->f_flags & O_NONBLOCK) {
1916 up(&s->open_sem);
1917 return -EBUSY;
1918 }
1919 add_wait_queue(&s->open_wait, &wait);
1920 __set_current_state(TASK_INTERRUPTIBLE);
1921 up(&s->open_sem);
1922 schedule();
1923 remove_wait_queue(&s->open_wait, &wait);
1924 set_current_state(TASK_RUNNING);
1925 if (signal_pending(current))
1926 return -ERESTARTSYS;
1927 down(&s->open_sem);
1928 }
1929 spin_lock_irqsave(&s->lock, flags);
1930 if (!(s->open_mode & (FMODE_MIDI_READ | FMODE_MIDI_WRITE))) {
1931 s->midi.ird = s->midi.iwr = s->midi.icnt = 0;
1932 s->midi.ord = s->midi.owr = s->midi.ocnt = 0;
1933 outb(0xff, s->mpubase+1); /* reset command */
1934 outb(0x3f, s->mpubase+1); /* uart command */
1935 if (!(inb(s->mpubase+1) & 0x80))
1936 inb(s->mpubase);
1937 s->midi.ird = s->midi.iwr = s->midi.icnt = 0;
1938 outb(0xb0, s->iobase + 7); /* enable A1, A2, MPU irq's */
1939 init_timer(&s->midi.timer);
1940 s->midi.timer.expires = jiffies+1;
1941 s->midi.timer.data = (unsigned long)s;
1942 s->midi.timer.function = solo1_midi_timer;
1943 add_timer(&s->midi.timer);
1944 }
1945 if (file->f_mode & FMODE_READ) {
1946 s->midi.ird = s->midi.iwr = s->midi.icnt = 0;
1947 }
1948 if (file->f_mode & FMODE_WRITE) {
1949 s->midi.ord = s->midi.owr = s->midi.ocnt = 0;
1950 }
1951 spin_unlock_irqrestore(&s->lock, flags);
1952 s->open_mode |= (file->f_mode << FMODE_MIDI_SHIFT) & (FMODE_MIDI_READ | FMODE_MIDI_WRITE);
1953 up(&s->open_sem);
1954 return nonseekable_open(inode, file);
1955}
1956
1957static int solo1_midi_release(struct inode *inode, struct file *file)
1958{
1959 struct solo1_state *s = (struct solo1_state *)file->private_data;
1960 DECLARE_WAITQUEUE(wait, current);
1961 unsigned long flags;
1962 unsigned count, tmo;
1963
1964 VALIDATE_STATE(s);
1965
1966 lock_kernel();
1967 if (file->f_mode & FMODE_WRITE) {
1968 add_wait_queue(&s->midi.owait, &wait);
1969 for (;;) {
1970 __set_current_state(TASK_INTERRUPTIBLE);
1971 spin_lock_irqsave(&s->lock, flags);
1972 count = s->midi.ocnt;
1973 spin_unlock_irqrestore(&s->lock, flags);
1974 if (count <= 0)
1975 break;
1976 if (signal_pending(current))
1977 break;
1978 if (file->f_flags & O_NONBLOCK)
1979 break;
1980 tmo = (count * HZ) / 3100;
1981 if (!schedule_timeout(tmo ? : 1) && tmo)
1982 printk(KERN_DEBUG "solo1: midi timed out??\n");
1983 }
1984 remove_wait_queue(&s->midi.owait, &wait);
1985 set_current_state(TASK_RUNNING);
1986 }
1987 down(&s->open_sem);
1988 s->open_mode &= ~((file->f_mode << FMODE_MIDI_SHIFT) & (FMODE_MIDI_READ|FMODE_MIDI_WRITE));
1989 spin_lock_irqsave(&s->lock, flags);
1990 if (!(s->open_mode & (FMODE_MIDI_READ | FMODE_MIDI_WRITE))) {
1991 outb(0x30, s->iobase + 7); /* enable A1, A2 irq's */
1992 del_timer(&s->midi.timer);
1993 }
1994 spin_unlock_irqrestore(&s->lock, flags);
1995 wake_up(&s->open_wait);
1996 up(&s->open_sem);
1997 unlock_kernel();
1998 return 0;
1999}
2000
2001static /*const*/ struct file_operations solo1_midi_fops = {
2002 .owner = THIS_MODULE,
2003 .llseek = no_llseek,
2004 .read = solo1_midi_read,
2005 .write = solo1_midi_write,
2006 .poll = solo1_midi_poll,
2007 .open = solo1_midi_open,
2008 .release = solo1_midi_release,
2009};
2010
2011/* --------------------------------------------------------------------- */
2012
2013static int solo1_dmfm_ioctl(struct inode *inode, struct file *file, unsigned int cmd, unsigned long arg)
2014{
2015 static const unsigned char op_offset[18] = {
2016 0x00, 0x01, 0x02, 0x03, 0x04, 0x05,
2017 0x08, 0x09, 0x0A, 0x0B, 0x0C, 0x0D,
2018 0x10, 0x11, 0x12, 0x13, 0x14, 0x15
2019 };
2020 struct solo1_state *s = (struct solo1_state *)file->private_data;
2021 struct dm_fm_voice v;
2022 struct dm_fm_note n;
2023 struct dm_fm_params p;
2024 unsigned int io;
2025 unsigned int regb;
2026
2027 switch (cmd) {
2028 case FM_IOCTL_RESET:
2029 for (regb = 0xb0; regb < 0xb9; regb++) {
2030 outb(regb, s->sbbase);
2031 outb(0, s->sbbase+1);
2032 outb(regb, s->sbbase+2);
2033 outb(0, s->sbbase+3);
2034 }
2035 return 0;
2036
2037 case FM_IOCTL_PLAY_NOTE:
2038 if (copy_from_user(&n, (void __user *)arg, sizeof(n)))
2039 return -EFAULT;
2040 if (n.voice >= 18)
2041 return -EINVAL;
2042 if (n.voice >= 9) {
2043 regb = n.voice - 9;
2044 io = s->sbbase+2;
2045 } else {
2046 regb = n.voice;
2047 io = s->sbbase;
2048 }
2049 outb(0xa0 + regb, io);
2050 outb(n.fnum & 0xff, io+1);
2051 outb(0xb0 + regb, io);
2052 outb(((n.fnum >> 8) & 3) | ((n.octave & 7) << 2) | ((n.key_on & 1) << 5), io+1);
2053 return 0;
2054
2055 case FM_IOCTL_SET_VOICE:
2056 if (copy_from_user(&v, (void __user *)arg, sizeof(v)))
2057 return -EFAULT;
2058 if (v.voice >= 18)
2059 return -EINVAL;
2060 regb = op_offset[v.voice];
2061 io = s->sbbase + ((v.op & 1) << 1);
2062 outb(0x20 + regb, io);
2063 outb(((v.am & 1) << 7) | ((v.vibrato & 1) << 6) | ((v.do_sustain & 1) << 5) |
2064 ((v.kbd_scale & 1) << 4) | (v.harmonic & 0xf), io+1);
2065 outb(0x40 + regb, io);
2066 outb(((v.scale_level & 0x3) << 6) | (v.volume & 0x3f), io+1);
2067 outb(0x60 + regb, io);
2068 outb(((v.attack & 0xf) << 4) | (v.decay & 0xf), io+1);
2069 outb(0x80 + regb, io);
2070 outb(((v.sustain & 0xf) << 4) | (v.release & 0xf), io+1);
2071 outb(0xe0 + regb, io);
2072 outb(v.waveform & 0x7, io+1);
2073 if (n.voice >= 9) {
2074 regb = n.voice - 9;
2075 io = s->sbbase+2;
2076 } else {
2077 regb = n.voice;
2078 io = s->sbbase;
2079 }
2080 outb(0xc0 + regb, io);
2081 outb(((v.right & 1) << 5) | ((v.left & 1) << 4) | ((v.feedback & 7) << 1) |
2082 (v.connection & 1), io+1);
2083 return 0;
2084
2085 case FM_IOCTL_SET_PARAMS:
2086 if (copy_from_user(&p, (void __user *)arg, sizeof(p)))
2087 return -EFAULT;
2088 outb(0x08, s->sbbase);
2089 outb((p.kbd_split & 1) << 6, s->sbbase+1);
2090 outb(0xbd, s->sbbase);
2091 outb(((p.am_depth & 1) << 7) | ((p.vib_depth & 1) << 6) | ((p.rhythm & 1) << 5) | ((p.bass & 1) << 4) |
2092 ((p.snare & 1) << 3) | ((p.tomtom & 1) << 2) | ((p.cymbal & 1) << 1) | (p.hihat & 1), s->sbbase+1);
2093 return 0;
2094
2095 case FM_IOCTL_SET_OPL:
2096 outb(4, s->sbbase+2);
2097 outb(arg, s->sbbase+3);
2098 return 0;
2099
2100 case FM_IOCTL_SET_MODE:
2101 outb(5, s->sbbase+2);
2102 outb(arg & 1, s->sbbase+3);
2103 return 0;
2104
2105 default:
2106 return -EINVAL;
2107 }
2108}
2109
2110static int solo1_dmfm_open(struct inode *inode, struct file *file)
2111{
2112 unsigned int minor = iminor(inode);
2113 DECLARE_WAITQUEUE(wait, current);
2114 struct solo1_state *s = NULL;
2115 struct pci_dev *pci_dev = NULL;
2116
2117 while ((pci_dev = pci_find_device(PCI_ANY_ID, PCI_ANY_ID, pci_dev)) != NULL) {
2118 struct pci_driver *drvr;
2119
2120 drvr = pci_dev_driver(pci_dev);
2121 if (drvr != &solo1_driver)
2122 continue;
2123 s = (struct solo1_state*)pci_get_drvdata(pci_dev);
2124 if (!s)
2125 continue;
2126 if (s->dev_dmfm == minor)
2127 break;
2128 }
2129 if (!s)
2130 return -ENODEV;
2131 VALIDATE_STATE(s);
2132 file->private_data = s;
2133 /* wait for device to become free */
2134 down(&s->open_sem);
2135 while (s->open_mode & FMODE_DMFM) {
2136 if (file->f_flags & O_NONBLOCK) {
2137 up(&s->open_sem);
2138 return -EBUSY;
2139 }
2140 add_wait_queue(&s->open_wait, &wait);
2141 __set_current_state(TASK_INTERRUPTIBLE);
2142 up(&s->open_sem);
2143 schedule();
2144 remove_wait_queue(&s->open_wait, &wait);
2145 set_current_state(TASK_RUNNING);
2146 if (signal_pending(current))
2147 return -ERESTARTSYS;
2148 down(&s->open_sem);
2149 }
2150 if (!request_region(s->sbbase, FMSYNTH_EXTENT, "ESS Solo1")) {
2151 up(&s->open_sem);
2152 printk(KERN_ERR "solo1: FM synth io ports in use, opl3 loaded?\n");
2153 return -EBUSY;
2154 }
2155 /* init the stuff */
2156 outb(1, s->sbbase);
2157 outb(0x20, s->sbbase+1); /* enable waveforms */
2158 outb(4, s->sbbase+2);
2159 outb(0, s->sbbase+3); /* no 4op enabled */
2160 outb(5, s->sbbase+2);
2161 outb(1, s->sbbase+3); /* enable OPL3 */
2162 s->open_mode |= FMODE_DMFM;
2163 up(&s->open_sem);
2164 return nonseekable_open(inode, file);
2165}
2166
2167static int solo1_dmfm_release(struct inode *inode, struct file *file)
2168{
2169 struct solo1_state *s = (struct solo1_state *)file->private_data;
2170 unsigned int regb;
2171
2172 VALIDATE_STATE(s);
2173 lock_kernel();
2174 down(&s->open_sem);
2175 s->open_mode &= ~FMODE_DMFM;
2176 for (regb = 0xb0; regb < 0xb9; regb++) {
2177 outb(regb, s->sbbase);
2178 outb(0, s->sbbase+1);
2179 outb(regb, s->sbbase+2);
2180 outb(0, s->sbbase+3);
2181 }
2182 release_region(s->sbbase, FMSYNTH_EXTENT);
2183 wake_up(&s->open_wait);
2184 up(&s->open_sem);
2185 unlock_kernel();
2186 return 0;
2187}
2188
2189static /*const*/ struct file_operations solo1_dmfm_fops = {
2190 .owner = THIS_MODULE,
2191 .llseek = no_llseek,
2192 .ioctl = solo1_dmfm_ioctl,
2193 .open = solo1_dmfm_open,
2194 .release = solo1_dmfm_release,
2195};
2196
2197/* --------------------------------------------------------------------- */
2198
2199static struct initvol {
2200 int mixch;
2201 int vol;
2202} initvol[] __devinitdata = {
2203 { SOUND_MIXER_WRITE_VOLUME, 0x4040 },
2204 { SOUND_MIXER_WRITE_PCM, 0x4040 },
2205 { SOUND_MIXER_WRITE_SYNTH, 0x4040 },
2206 { SOUND_MIXER_WRITE_CD, 0x4040 },
2207 { SOUND_MIXER_WRITE_LINE, 0x4040 },
2208 { SOUND_MIXER_WRITE_LINE1, 0x4040 },
2209 { SOUND_MIXER_WRITE_LINE2, 0x4040 },
2210 { SOUND_MIXER_WRITE_RECLEV, 0x4040 },
2211 { SOUND_MIXER_WRITE_SPEAKER, 0x4040 },
2212 { SOUND_MIXER_WRITE_MIC, 0x4040 }
2213};
2214
2215static int setup_solo1(struct solo1_state *s)
2216{
2217 struct pci_dev *pcidev = s->dev;
2218 mm_segment_t fs;
2219 int i, val;
2220
2221 /* initialize DDMA base address */
2222 printk(KERN_DEBUG "solo1: ddma base address: 0x%lx\n", s->ddmabase);
2223 pci_write_config_word(pcidev, 0x60, (s->ddmabase & (~0xf)) | 1);
2224 /* set DMA policy to DDMA, IRQ emulation off (CLKRUN disabled for now) */
2225 pci_write_config_dword(pcidev, 0x50, 0);
2226 /* disable legacy audio address decode */
2227 pci_write_config_word(pcidev, 0x40, 0x907f);
2228
2229 /* initialize the chips */
2230 if (!reset_ctrl(s)) {
2231 printk(KERN_ERR "esssolo1: cannot reset controller\n");
2232 return -1;
2233 }
2234 outb(0xb0, s->iobase+7); /* enable A1, A2, MPU irq's */
2235
2236 /* initialize mixer regs */
2237 write_mixer(s, 0x7f, 0); /* disable music digital recording */
2238 write_mixer(s, 0x7d, 0x0c); /* enable mic preamp, MONO_OUT is 2nd DAC right channel */
2239 write_mixer(s, 0x64, 0x45); /* volume control */
2240 write_mixer(s, 0x48, 0x10); /* enable music DAC/ES6xx interface */
2241 write_mixer(s, 0x50, 0); /* disable spatializer */
2242 write_mixer(s, 0x52, 0);
2243 write_mixer(s, 0x14, 0); /* DAC1 minimum volume */
2244 write_mixer(s, 0x71, 0x20); /* enable new 0xA1 reg format */
2245 outb(0, s->ddmabase+0xd); /* DMA master clear */
2246 outb(1, s->ddmabase+0xf); /* mask channel */
2247 /*outb(0, s->ddmabase+0x8);*/ /* enable controller (enable is low active!!) */
2248
2249 pci_set_master(pcidev); /* enable bus mastering */
2250
2251 fs = get_fs();
2252 set_fs(KERNEL_DS);
2253 val = SOUND_MASK_LINE;
2254 mixer_ioctl(s, SOUND_MIXER_WRITE_RECSRC, (unsigned long)&val);
2255 for (i = 0; i < sizeof(initvol)/sizeof(initvol[0]); i++) {
2256 val = initvol[i].vol;
2257 mixer_ioctl(s, initvol[i].mixch, (unsigned long)&val);
2258 }
2259 val = 1; /* enable mic preamp */
2260 mixer_ioctl(s, SOUND_MIXER_PRIVATE1, (unsigned long)&val);
2261 set_fs(fs);
2262 return 0;
2263}
2264
2265static int
2266solo1_suspend(struct pci_dev *pci_dev, pm_message_t state) {
2267 struct solo1_state *s = (struct solo1_state*)pci_get_drvdata(pci_dev);
2268 if (!s)
2269 return 1;
2270 outb(0, s->iobase+6);
2271 /* DMA master clear */
2272 outb(0, s->ddmabase+0xd);
2273 /* reset sequencer and FIFO */
2274 outb(3, s->sbbase+6);
2275 /* turn off DDMA controller address space */
2276 pci_write_config_word(s->dev, 0x60, 0);
2277 return 0;
2278}
2279
2280static int
2281solo1_resume(struct pci_dev *pci_dev) {
2282 struct solo1_state *s = (struct solo1_state*)pci_get_drvdata(pci_dev);
2283 if (!s)
2284 return 1;
2285 setup_solo1(s);
2286 return 0;
2287}
2288
Dmitry Torokhov04b63892005-06-01 02:38:33 -05002289#ifdef SUPPORT_JOYSTICK
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290static int __devinit solo1_register_gameport(struct solo1_state *s, int io_port)
2291{
2292 struct gameport *gp;
2293
2294 if (!request_region(io_port, GAMEPORT_EXTENT, "ESS Solo1")) {
2295 printk(KERN_ERR "solo1: gameport io ports are in use\n");
2296 return -EBUSY;
2297 }
2298
2299 s->gameport = gp = gameport_allocate_port();
2300 if (!gp) {
2301 printk(KERN_ERR "solo1: can not allocate memory for gameport\n");
2302 release_region(io_port, GAMEPORT_EXTENT);
2303 return -ENOMEM;
2304 }
2305
2306 gameport_set_name(gp, "ESS Solo1 Gameport");
2307 gameport_set_phys(gp, "isa%04x/gameport0", io_port);
2308 gp->dev.parent = &s->dev->dev;
2309 gp->io = io_port;
2310
2311 gameport_register_port(gp);
2312
2313 return 0;
2314}
2315
Dmitry Torokhov04b63892005-06-01 02:38:33 -05002316static inline void solo1_unregister_gameport(struct solo1_state *s)
2317{
2318 if (s->gameport) {
2319 int gpio = s->gameport->io;
2320 gameport_unregister_port(s->gameport);
2321 release_region(gpio, GAMEPORT_EXTENT);
2322 }
2323}
2324#else
2325static inline int solo1_register_gameport(struct solo1_state *s, int io_port) { return -ENOSYS; }
2326static inline void solo1_unregister_gameport(struct solo1_state *s) { }
2327#endif /* SUPPORT_JOYSTICK */
2328
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329static int __devinit solo1_probe(struct pci_dev *pcidev, const struct pci_device_id *pciid)
2330{
2331 struct solo1_state *s;
2332 int gpio;
2333 int ret;
2334
2335 if ((ret=pci_enable_device(pcidev)))
2336 return ret;
2337 if (!(pci_resource_flags(pcidev, 0) & IORESOURCE_IO) ||
2338 !(pci_resource_flags(pcidev, 1) & IORESOURCE_IO) ||
2339 !(pci_resource_flags(pcidev, 2) & IORESOURCE_IO) ||
2340 !(pci_resource_flags(pcidev, 3) & IORESOURCE_IO))
2341 return -ENODEV;
2342 if (pcidev->irq == 0)
2343 return -ENODEV;
2344
2345 /* Recording requires 24-bit DMA, so attempt to set dma mask
2346 * to 24 bits first, then 32 bits (playback only) if that fails.
2347 */
2348 if (pci_set_dma_mask(pcidev, 0x00ffffff) &&
2349 pci_set_dma_mask(pcidev, 0xffffffff)) {
2350 printk(KERN_WARNING "solo1: architecture does not support 24bit or 32bit PCI busmaster DMA\n");
2351 return -ENODEV;
2352 }
2353
2354 if (!(s = kmalloc(sizeof(struct solo1_state), GFP_KERNEL))) {
2355 printk(KERN_WARNING "solo1: out of memory\n");
2356 return -ENOMEM;
2357 }
2358 memset(s, 0, sizeof(struct solo1_state));
2359 init_waitqueue_head(&s->dma_adc.wait);
2360 init_waitqueue_head(&s->dma_dac.wait);
2361 init_waitqueue_head(&s->open_wait);
2362 init_waitqueue_head(&s->midi.iwait);
2363 init_waitqueue_head(&s->midi.owait);
2364 init_MUTEX(&s->open_sem);
2365 spin_lock_init(&s->lock);
2366 s->magic = SOLO1_MAGIC;
2367 s->dev = pcidev;
2368 s->iobase = pci_resource_start(pcidev, 0);
2369 s->sbbase = pci_resource_start(pcidev, 1);
2370 s->vcbase = pci_resource_start(pcidev, 2);
2371 s->ddmabase = s->vcbase + DDMABASE_OFFSET;
2372 s->mpubase = pci_resource_start(pcidev, 3);
2373 gpio = pci_resource_start(pcidev, 4);
2374 s->irq = pcidev->irq;
2375 ret = -EBUSY;
2376 if (!request_region(s->iobase, IOBASE_EXTENT, "ESS Solo1")) {
2377 printk(KERN_ERR "solo1: io ports in use\n");
2378 goto err_region1;
2379 }
2380 if (!request_region(s->sbbase+FMSYNTH_EXTENT, SBBASE_EXTENT-FMSYNTH_EXTENT, "ESS Solo1")) {
2381 printk(KERN_ERR "solo1: io ports in use\n");
2382 goto err_region2;
2383 }
2384 if (!request_region(s->ddmabase, DDMABASE_EXTENT, "ESS Solo1")) {
2385 printk(KERN_ERR "solo1: io ports in use\n");
2386 goto err_region3;
2387 }
2388 if (!request_region(s->mpubase, MPUBASE_EXTENT, "ESS Solo1")) {
2389 printk(KERN_ERR "solo1: io ports in use\n");
2390 goto err_region4;
2391 }
2392 if ((ret=request_irq(s->irq,solo1_interrupt,SA_SHIRQ,"ESS Solo1",s))) {
2393 printk(KERN_ERR "solo1: irq %u in use\n", s->irq);
2394 goto err_irq;
2395 }
2396 /* register devices */
2397 if ((s->dev_audio = register_sound_dsp(&solo1_audio_fops, -1)) < 0) {
2398 ret = s->dev_audio;
2399 goto err_dev1;
2400 }
2401 if ((s->dev_mixer = register_sound_mixer(&solo1_mixer_fops, -1)) < 0) {
2402 ret = s->dev_mixer;
2403 goto err_dev2;
2404 }
2405 if ((s->dev_midi = register_sound_midi(&solo1_midi_fops, -1)) < 0) {
2406 ret = s->dev_midi;
2407 goto err_dev3;
2408 }
2409 if ((s->dev_dmfm = register_sound_special(&solo1_dmfm_fops, 15 /* ?? */)) < 0) {
2410 ret = s->dev_dmfm;
2411 goto err_dev4;
2412 }
2413 if (setup_solo1(s)) {
2414 ret = -EIO;
2415 goto err;
2416 }
2417 /* register gameport */
2418 solo1_register_gameport(s, gpio);
2419 /* store it in the driver field */
2420 pci_set_drvdata(pcidev, s);
2421 return 0;
2422
2423 err:
2424 unregister_sound_special(s->dev_dmfm);
2425 err_dev4:
2426 unregister_sound_midi(s->dev_midi);
2427 err_dev3:
2428 unregister_sound_mixer(s->dev_mixer);
2429 err_dev2:
2430 unregister_sound_dsp(s->dev_audio);
2431 err_dev1:
2432 printk(KERN_ERR "solo1: initialisation error\n");
2433 free_irq(s->irq, s);
2434 err_irq:
2435 release_region(s->mpubase, MPUBASE_EXTENT);
2436 err_region4:
2437 release_region(s->ddmabase, DDMABASE_EXTENT);
2438 err_region3:
2439 release_region(s->sbbase+FMSYNTH_EXTENT, SBBASE_EXTENT-FMSYNTH_EXTENT);
2440 err_region2:
2441 release_region(s->iobase, IOBASE_EXTENT);
2442 err_region1:
2443 kfree(s);
2444 return ret;
2445}
2446
2447static void __devexit solo1_remove(struct pci_dev *dev)
2448{
2449 struct solo1_state *s = pci_get_drvdata(dev);
2450
2451 if (!s)
2452 return;
2453 /* stop DMA controller */
2454 outb(0, s->iobase+6);
2455 outb(0, s->ddmabase+0xd); /* DMA master clear */
2456 outb(3, s->sbbase+6); /* reset sequencer and FIFO */
2457 synchronize_irq(s->irq);
2458 pci_write_config_word(s->dev, 0x60, 0); /* turn off DDMA controller address space */
2459 free_irq(s->irq, s);
Dmitry Torokhov04b63892005-06-01 02:38:33 -05002460 solo1_unregister_gameport(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 release_region(s->iobase, IOBASE_EXTENT);
2462 release_region(s->sbbase+FMSYNTH_EXTENT, SBBASE_EXTENT-FMSYNTH_EXTENT);
2463 release_region(s->ddmabase, DDMABASE_EXTENT);
2464 release_region(s->mpubase, MPUBASE_EXTENT);
2465 unregister_sound_dsp(s->dev_audio);
2466 unregister_sound_mixer(s->dev_mixer);
2467 unregister_sound_midi(s->dev_midi);
2468 unregister_sound_special(s->dev_dmfm);
2469 kfree(s);
2470 pci_set_drvdata(dev, NULL);
2471}
2472
2473static struct pci_device_id id_table[] = {
2474 { PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_SOLO1, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
2475 { 0, }
2476};
2477
2478MODULE_DEVICE_TABLE(pci, id_table);
2479
2480static struct pci_driver solo1_driver = {
2481 .name = "ESS Solo1",
2482 .id_table = id_table,
2483 .probe = solo1_probe,
2484 .remove = __devexit_p(solo1_remove),
2485 .suspend = solo1_suspend,
2486 .resume = solo1_resume,
2487};
2488
2489
2490static int __init init_solo1(void)
2491{
2492 printk(KERN_INFO "solo1: version v0.20 time " __TIME__ " " __DATE__ "\n");
2493 return pci_register_driver(&solo1_driver);
2494}
2495
2496/* --------------------------------------------------------------------- */
2497
2498MODULE_AUTHOR("Thomas M. Sailer, sailer@ife.ee.ethz.ch, hb9jnx@hb9w.che.eu");
2499MODULE_DESCRIPTION("ESS Solo1 Driver");
2500MODULE_LICENSE("GPL");
2501
2502
2503static void __exit cleanup_solo1(void)
2504{
2505 printk(KERN_INFO "solo1: unloading\n");
2506 pci_unregister_driver(&solo1_driver);
2507}
2508
2509/* --------------------------------------------------------------------- */
2510
2511module_init(init_solo1);
2512module_exit(cleanup_solo1);
2513