blob: 3736367089a168c3f8275e4daa69b49983d1d97d [file] [log] [blame]
Archit Tanejae1ef4d22010-09-15 18:47:29 +05301/*
2 * linux/drivers/video/omap2/dss/dss_features.h
3 *
4 * Copyright (C) 2010 Texas Instruments
5 * Author: Archit Taneja <archit@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef __OMAP2_DSS_FEATURES_H
21#define __OMAP2_DSS_FEATURES_H
22
Mythri P K60634a22011-09-08 19:06:26 +053023#if defined(CONFIG_OMAP4_DSS_HDMI)
24#include "ti_hdmi.h"
25#endif
26
Archit Tanejad50cd032010-12-02 11:27:08 +000027#define MAX_DSS_MANAGERS 3
Archit Tanejab8c095b2011-09-13 18:20:33 +053028#define MAX_DSS_OVERLAYS 4
Taneja, Architea751592011-03-08 05:50:35 -060029#define MAX_DSS_LCD_MANAGERS 2
Archit Tanejaa72b64b2011-05-12 17:26:26 +053030#define MAX_NUM_DSI 2
Archit Tanejae1ef4d22010-09-15 18:47:29 +053031
32/* DSS has feature id */
33enum dss_feat_id {
Archit Tanejac124f232012-01-30 10:52:39 +053034 FEAT_LCDENABLEPOL,
35 FEAT_LCDENABLESIGNAL,
36 FEAT_PCKFREEENABLE,
37 FEAT_FUNCGATED,
38 FEAT_MGR_LCD2,
39 FEAT_LINEBUFFERSPLIT,
40 FEAT_ROWREPEATENABLE,
41 FEAT_RESIZECONF,
Murthy, Raghuveer5c6366e2011-03-03 09:27:58 -060042 /* Independent core clk divider */
Archit Tanejac124f232012-01-30 10:52:39 +053043 FEAT_CORE_CLK_DIV,
44 FEAT_LCD_CLK_SRC,
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +030045 /* DSI-PLL power command 0x3 is not working */
Archit Tanejac124f232012-01-30 10:52:39 +053046 FEAT_DSI_PLL_PWR_BUG,
47 FEAT_DSI_PLL_FREQSEL,
48 FEAT_DSI_DCS_CMD_CONFIG_VC,
49 FEAT_DSI_VC_OCP_WIDTH,
50 FEAT_DSI_REVERSE_TXCLKESC,
51 FEAT_DSI_GNQ,
52 FEAT_HDMI_CTS_SWMODE,
Ricardo Neri70988192012-02-16 09:20:57 -060053 FEAT_HDMI_AUDIO_USE_MCLK,
Archit Tanejac124f232012-01-30 10:52:39 +053054 FEAT_HANDLE_UV_SEPARATE,
55 FEAT_ATTR2,
56 FEAT_VENC_REQUIRES_TV_DAC_CLK,
57 FEAT_CPR,
58 FEAT_PRELOAD,
59 FEAT_FIR_COEF_V,
60 FEAT_ALPHA_FIXED_ZORDER,
61 FEAT_ALPHA_FREE_ZORDER,
62 FEAT_FIFO_MERGE,
Tomi Valkeinene0e405b2012-01-13 13:18:11 +020063 /* An unknown HW bug causing the normal FIFO thresholds not to work */
Archit Tanejac124f232012-01-30 10:52:39 +053064 FEAT_OMAP3_DSI_FIFO_BUG,
Archit Tanejae1ef4d22010-09-15 18:47:29 +053065};
66
67/* DSS register field id */
68enum dss_feat_reg_field {
69 FEAT_REG_FIRHINC,
70 FEAT_REG_FIRVINC,
71 FEAT_REG_FIFOHIGHTHRESHOLD,
72 FEAT_REG_FIFOLOWTHRESHOLD,
73 FEAT_REG_FIFOSIZE,
Archit Taneja87a74842011-03-02 11:19:50 +053074 FEAT_REG_HORIZONTALACCU,
75 FEAT_REG_VERTICALACCU,
Taneja, Architea751592011-03-08 05:50:35 -060076 FEAT_REG_DISPC_CLK_SWITCH,
Taneja, Archit49641112011-03-14 23:28:23 -050077 FEAT_REG_DSIPLL_REGN,
78 FEAT_REG_DSIPLL_REGM,
79 FEAT_REG_DSIPLL_REGM_DISPC,
80 FEAT_REG_DSIPLL_REGM_DSI,
Archit Tanejae1ef4d22010-09-15 18:47:29 +053081};
82
Taneja, Archit31ef8232011-03-14 23:28:22 -050083enum dss_range_param {
84 FEAT_PARAM_DSS_FCK,
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +030085 FEAT_PARAM_DSS_PCD,
Taneja, Archit49641112011-03-14 23:28:23 -050086 FEAT_PARAM_DSIPLL_REGN,
87 FEAT_PARAM_DSIPLL_REGM,
88 FEAT_PARAM_DSIPLL_REGM_DISPC,
89 FEAT_PARAM_DSIPLL_REGM_DSI,
90 FEAT_PARAM_DSIPLL_FINT,
91 FEAT_PARAM_DSIPLL_LPDIV,
Archit Taneja0373cac2011-09-08 13:25:17 +053092 FEAT_PARAM_DOWNSCALE,
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +053093 FEAT_PARAM_LINEWIDTH,
Archit Taneja8f366162012-04-16 12:53:44 +053094 FEAT_PARAM_MGR_WIDTH,
95 FEAT_PARAM_MGR_HEIGHT,
Taneja, Archit31ef8232011-03-14 23:28:22 -050096};
97
Archit Tanejae1ef4d22010-09-15 18:47:29 +053098/* DSS Feature Functions */
99int dss_feat_get_num_mgrs(void);
100int dss_feat_get_num_ovls(void);
Taneja, Archit31ef8232011-03-14 23:28:22 -0500101unsigned long dss_feat_get_param_min(enum dss_range_param param);
102unsigned long dss_feat_get_param_max(enum dss_range_param param);
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530103enum omap_display_type dss_feat_get_supported_displays(enum omap_channel channel);
104enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300105enum omap_overlay_caps dss_feat_get_overlay_caps(enum omap_plane plane);
Archit Taneja8dad2ab2010-11-25 17:58:10 +0530106bool dss_feat_color_mode_supported(enum omap_plane plane,
107 enum omap_color_mode color_mode);
Archit Taneja89a35e52011-04-12 13:52:23 +0530108const char *dss_feat_get_clk_source_name(enum omap_dss_clk_source id);
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530109
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300110u32 dss_feat_get_buffer_size_unit(void); /* in bytes */
111u32 dss_feat_get_burst_size_unit(void); /* in bytes */
112
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530113bool dss_has_feature(enum dss_feat_id id);
114void dss_feat_get_reg_field(enum dss_feat_reg_field id, u8 *start, u8 *end);
115void dss_features_init(void);
Mythri P K60634a22011-09-08 19:06:26 +0530116#if defined(CONFIG_OMAP4_DSS_HDMI)
117void dss_init_hdmi_ip_ops(struct hdmi_ip_data *ip_data);
118#endif
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530119#endif