blob: fb5c01e46f4b85400f95b235a8f9efc40817f6a2 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020098static const int chv_rates[] = { 162000, 202500, 210000, 216000,
99 243000, 270000, 324000, 405000,
100 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200101static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300102
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700103/**
104 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
105 * @intel_dp: DP struct
106 *
107 * If a CPU or PCH DP output is attached to an eDP panel, this function
108 * will return true, and false otherwise.
109 */
110static bool is_edp(struct intel_dp *intel_dp)
111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Imre Deak68b4d822013-05-08 13:14:06 +0300117static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118{
Imre Deak68b4d822013-05-08 13:14:06 +0300119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
120
121 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700122}
123
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127}
128
Chris Wilsonea5b2132010-08-04 13:50:23 +0100129static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300130static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100131static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300132static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300133static void vlv_steal_power_sequencer(struct drm_device *dev,
134 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200136static int
137intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700139 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140
141 switch (max_link_bw) {
142 case DP_LINK_BW_1_62:
143 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200144 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
148 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149 max_link_bw = DP_LINK_BW_1_62;
150 break;
151 }
152 return max_link_bw;
153}
154
Paulo Zanonieeb63242014-05-06 14:56:50 +0300155static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
156{
157 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
158 struct drm_device *dev = intel_dig_port->base.base.dev;
159 u8 source_max, sink_max;
160
161 source_max = 4;
162 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
163 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
164 source_max = 2;
165
166 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 return min(source_max, sink_max);
169}
170
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171/*
172 * The units on the numbers in the next two are... bizarre. Examples will
173 * make it clearer; this one parallels an example in the eDP spec.
174 *
175 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
176 *
177 * 270000 * 1 * 8 / 10 == 216000
178 *
179 * The actual data capacity of that configuration is 2.16Gbit/s, so the
180 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
181 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
182 * 119000. At 18bpp that's 2142000 kilobits per second.
183 *
184 * Thus the strange-looking division by 10 in intel_dp_link_required, to
185 * get the result in decakilobits instead of kilobits.
186 */
187
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188static int
Keith Packardc8982612012-01-25 08:16:25 -0800189intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400191 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192}
193
194static int
Dave Airliefe27d532010-06-30 11:46:17 +1000195intel_dp_max_data_rate(int max_link_clock, int max_lanes)
196{
197 return (max_link_clock * max_lanes * 8) / 10;
198}
199
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000200static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201intel_dp_mode_valid(struct drm_connector *connector,
202 struct drm_display_mode *mode)
203{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100204 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300205 struct intel_connector *intel_connector = to_intel_connector(connector);
206 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100207 int target_clock = mode->clock;
208 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209
Jani Nikuladd06f902012-10-19 14:51:50 +0300210 if (is_edp(intel_dp) && fixed_mode) {
211 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 return MODE_PANEL;
213
Jani Nikuladd06f902012-10-19 14:51:50 +0300214 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100215 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200216
217 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 }
219
Ville Syrjälä50fec212015-03-12 17:10:34 +0200220 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300221 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100222
223 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
224 mode_rate = intel_dp_link_required(target_clock, 18);
225
226 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200227 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700228
229 if (mode->clock < 10000)
230 return MODE_CLOCK_LOW;
231
Daniel Vetter0af78a22012-05-23 11:30:55 +0200232 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
233 return MODE_H_ILLEGAL;
234
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700235 return MODE_OK;
236}
237
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800238uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700239{
240 int i;
241 uint32_t v = 0;
242
243 if (src_bytes > 4)
244 src_bytes = 4;
245 for (i = 0; i < src_bytes; i++)
246 v |= ((uint32_t) src[i]) << ((3-i) * 8);
247 return v;
248}
249
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000250static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Jani Nikulabf13e812013-09-06 07:40:05 +0300293static void
294intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300295 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300296static void
297intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300298 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300299
Ville Syrjälä773538e82014-09-04 14:54:56 +0300300static void pps_lock(struct intel_dp *intel_dp)
301{
302 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
303 struct intel_encoder *encoder = &intel_dig_port->base;
304 struct drm_device *dev = encoder->base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum intel_display_power_domain power_domain;
307
308 /*
309 * See vlv_power_sequencer_reset() why we need
310 * a power domain reference here.
311 */
312 power_domain = intel_display_port_power_domain(encoder);
313 intel_display_power_get(dev_priv, power_domain);
314
315 mutex_lock(&dev_priv->pps_mutex);
316}
317
318static void pps_unlock(struct intel_dp *intel_dp)
319{
320 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
321 struct intel_encoder *encoder = &intel_dig_port->base;
322 struct drm_device *dev = encoder->base.dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 enum intel_display_power_domain power_domain;
325
326 mutex_unlock(&dev_priv->pps_mutex);
327
328 power_domain = intel_display_port_power_domain(encoder);
329 intel_display_power_put(dev_priv, power_domain);
330}
331
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332static void
333vlv_power_sequencer_kick(struct intel_dp *intel_dp)
334{
335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
336 struct drm_device *dev = intel_dig_port->base.base.dev;
337 struct drm_i915_private *dev_priv = dev->dev_private;
338 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200339 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300340 uint32_t DP;
341
342 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
343 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
344 pipe_name(pipe), port_name(intel_dig_port->port)))
345 return;
346
347 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
348 pipe_name(pipe), port_name(intel_dig_port->port));
349
350 /* Preserve the BIOS-computed detected bit. This is
351 * supposed to be read-only.
352 */
353 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
354 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
355 DP |= DP_PORT_WIDTH(1);
356 DP |= DP_LINK_TRAIN_PAT_1;
357
358 if (IS_CHERRYVIEW(dev))
359 DP |= DP_PIPE_SELECT_CHV(pipe);
360 else if (pipe == PIPE_B)
361 DP |= DP_PIPEB_SELECT;
362
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
364
365 /*
366 * The DPLL for the pipe must be enabled for this to work.
367 * So enable temporarily it if it's not already enabled.
368 */
369 if (!pll_enabled)
370 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
371 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
372
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300373 /*
374 * Similar magic as in intel_dp_enable_port().
375 * We _must_ do this port enable + disable trick
376 * to make this power seqeuencer lock onto the port.
377 * Otherwise even VDD force bit won't work.
378 */
379 I915_WRITE(intel_dp->output_reg, DP);
380 POSTING_READ(intel_dp->output_reg);
381
382 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
383 POSTING_READ(intel_dp->output_reg);
384
385 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
386 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200387
388 if (!pll_enabled)
389 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300390}
391
Jani Nikulabf13e812013-09-06 07:40:05 +0300392static enum pipe
393vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
394{
395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300396 struct drm_device *dev = intel_dig_port->base.base.dev;
397 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300398 struct intel_encoder *encoder;
399 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300400 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300402 lockdep_assert_held(&dev_priv->pps_mutex);
403
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300404 /* We should never land here with regular DP ports */
405 WARN_ON(!is_edp(intel_dp));
406
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300407 if (intel_dp->pps_pipe != INVALID_PIPE)
408 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300409
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410 /*
411 * We don't have power sequencer currently.
412 * Pick one that's not used by other ports.
413 */
414 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
415 base.head) {
416 struct intel_dp *tmp;
417
418 if (encoder->type != INTEL_OUTPUT_EDP)
419 continue;
420
421 tmp = enc_to_intel_dp(&encoder->base);
422
423 if (tmp->pps_pipe != INVALID_PIPE)
424 pipes &= ~(1 << tmp->pps_pipe);
425 }
426
427 /*
428 * Didn't find one. This should not happen since there
429 * are two power sequencers and up to two eDP ports.
430 */
431 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300432 pipe = PIPE_A;
433 else
434 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300435
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300436 vlv_steal_power_sequencer(dev, pipe);
437 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
439 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
440 pipe_name(intel_dp->pps_pipe),
441 port_name(intel_dig_port->port));
442
443 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300444 intel_dp_init_panel_power_sequencer(dev, intel_dp);
445 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300446
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300447 /*
448 * Even vdd force doesn't work until we've made
449 * the power sequencer lock in on the port.
450 */
451 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300452
453 return intel_dp->pps_pipe;
454}
455
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
457 enum pipe pipe);
458
459static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
460 enum pipe pipe)
461{
462 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
463}
464
465static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
468 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
469}
470
471static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
474 return true;
475}
476
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300477static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300478vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
479 enum port port,
480 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481{
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 enum pipe pipe;
483
Jani Nikulabf13e812013-09-06 07:40:05 +0300484 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
485 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
486 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487
488 if (port_sel != PANEL_PORT_SELECT_VLV(port))
489 continue;
490
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300491 if (!pipe_check(dev_priv, pipe))
492 continue;
493
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300494 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300495 }
496
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300497 return INVALID_PIPE;
498}
499
500static void
501vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
502{
503 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
504 struct drm_device *dev = intel_dig_port->base.base.dev;
505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300506 enum port port = intel_dig_port->port;
507
508 lockdep_assert_held(&dev_priv->pps_mutex);
509
510 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300511 /* first pick one where the panel is on */
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_has_pp_on);
514 /* didn't find one? pick one where vdd is on */
515 if (intel_dp->pps_pipe == INVALID_PIPE)
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_vdd_on);
518 /* didn't find one? pick one with just the correct port */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300522
523 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
524 if (intel_dp->pps_pipe == INVALID_PIPE) {
525 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
526 port_name(port));
527 return;
528 }
529
530 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
531 port_name(port), pipe_name(intel_dp->pps_pipe));
532
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300533 intel_dp_init_panel_power_sequencer(dev, intel_dp);
534 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300535}
536
Ville Syrjälä773538e82014-09-04 14:54:56 +0300537void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
538{
539 struct drm_device *dev = dev_priv->dev;
540 struct intel_encoder *encoder;
541
542 if (WARN_ON(!IS_VALLEYVIEW(dev)))
543 return;
544
545 /*
546 * We can't grab pps_mutex here due to deadlock with power_domain
547 * mutex when power_domain functions are called while holding pps_mutex.
548 * That also means that in order to use pps_pipe the code needs to
549 * hold both a power domain reference and pps_mutex, and the power domain
550 * reference get/put must be done while _not_ holding pps_mutex.
551 * pps_{lock,unlock}() do these steps in the correct order, so one
552 * should use them always.
553 */
554
555 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
556 struct intel_dp *intel_dp;
557
558 if (encoder->type != INTEL_OUTPUT_EDP)
559 continue;
560
561 intel_dp = enc_to_intel_dp(&encoder->base);
562 intel_dp->pps_pipe = INVALID_PIPE;
563 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300564}
565
566static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
567{
568 struct drm_device *dev = intel_dp_to_dev(intel_dp);
569
570 if (HAS_PCH_SPLIT(dev))
571 return PCH_PP_CONTROL;
572 else
573 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
574}
575
576static u32 _pp_stat_reg(struct intel_dp *intel_dp)
577{
578 struct drm_device *dev = intel_dp_to_dev(intel_dp);
579
580 if (HAS_PCH_SPLIT(dev))
581 return PCH_PP_STATUS;
582 else
583 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
584}
585
Clint Taylor01527b32014-07-07 13:01:46 -0700586/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
587 This function only applicable when panel PM state is not to be tracked */
588static int edp_notify_handler(struct notifier_block *this, unsigned long code,
589 void *unused)
590{
591 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
592 edp_notifier);
593 struct drm_device *dev = intel_dp_to_dev(intel_dp);
594 struct drm_i915_private *dev_priv = dev->dev_private;
595 u32 pp_div;
596 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700597
598 if (!is_edp(intel_dp) || code != SYS_RESTART)
599 return 0;
600
Ville Syrjälä773538e82014-09-04 14:54:56 +0300601 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300602
Clint Taylor01527b32014-07-07 13:01:46 -0700603 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300604 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
605
Clint Taylor01527b32014-07-07 13:01:46 -0700606 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
607 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
608 pp_div = I915_READ(pp_div_reg);
609 pp_div &= PP_REFERENCE_DIVIDER_MASK;
610
611 /* 0x1F write to PP_DIV_REG sets max cycle delay */
612 I915_WRITE(pp_div_reg, pp_div | 0x1F);
613 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
614 msleep(intel_dp->panel_power_cycle_delay);
615 }
616
Ville Syrjälä773538e82014-09-04 14:54:56 +0300617 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300618
Clint Taylor01527b32014-07-07 13:01:46 -0700619 return 0;
620}
621
Daniel Vetter4be73782014-01-17 14:39:48 +0100622static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700623{
Paulo Zanoni30add222012-10-26 19:05:45 -0200624 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700625 struct drm_i915_private *dev_priv = dev->dev_private;
626
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300627 lockdep_assert_held(&dev_priv->pps_mutex);
628
Ville Syrjälä9a423562014-10-16 21:29:48 +0300629 if (IS_VALLEYVIEW(dev) &&
630 intel_dp->pps_pipe == INVALID_PIPE)
631 return false;
632
Jani Nikulabf13e812013-09-06 07:40:05 +0300633 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700634}
635
Daniel Vetter4be73782014-01-17 14:39:48 +0100636static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700637{
Paulo Zanoni30add222012-10-26 19:05:45 -0200638 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700639 struct drm_i915_private *dev_priv = dev->dev_private;
640
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300641 lockdep_assert_held(&dev_priv->pps_mutex);
642
Ville Syrjälä9a423562014-10-16 21:29:48 +0300643 if (IS_VALLEYVIEW(dev) &&
644 intel_dp->pps_pipe == INVALID_PIPE)
645 return false;
646
Ville Syrjälä773538e82014-09-04 14:54:56 +0300647 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700648}
649
Keith Packard9b984da2011-09-19 13:54:47 -0700650static void
651intel_dp_check_edp(struct intel_dp *intel_dp)
652{
Paulo Zanoni30add222012-10-26 19:05:45 -0200653 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700654 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700655
Keith Packard9b984da2011-09-19 13:54:47 -0700656 if (!is_edp(intel_dp))
657 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700658
Daniel Vetter4be73782014-01-17 14:39:48 +0100659 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700660 WARN(1, "eDP powered off while attempting aux channel communication.\n");
661 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300662 I915_READ(_pp_stat_reg(intel_dp)),
663 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700664 }
665}
666
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100667static uint32_t
668intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
669{
670 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
671 struct drm_device *dev = intel_dig_port->base.base.dev;
672 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300673 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100674 uint32_t status;
675 bool done;
676
Daniel Vetteref04f002012-12-01 21:03:59 +0100677#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100678 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300679 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300680 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100681 else
682 done = wait_for_atomic(C, 10) == 0;
683 if (!done)
684 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
685 has_aux_irq);
686#undef C
687
688 return status;
689}
690
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000691static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
692{
693 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
694 struct drm_device *dev = intel_dig_port->base.base.dev;
695
696 /*
697 * The clock divider is based off the hrawclk, and would like to run at
698 * 2MHz. So, take the hrawclk value and divide by 2 and use that
699 */
700 return index ? 0 : intel_hrawclk(dev) / 2;
701}
702
703static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
704{
705 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
706 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300707 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000708
709 if (index)
710 return 0;
711
712 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300713 return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000714 } else {
715 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
716 }
717}
718
719static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300720{
721 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
722 struct drm_device *dev = intel_dig_port->base.base.dev;
723 struct drm_i915_private *dev_priv = dev->dev_private;
724
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000725 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100726 if (index)
727 return 0;
Ville Syrjälä1652d192015-03-31 14:12:01 +0300728 return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300729 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
730 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 switch (index) {
732 case 0: return 63;
733 case 1: return 72;
734 default: return 0;
735 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000736 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100737 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300738 }
739}
740
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000741static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
742{
743 return index ? 0 : 100;
744}
745
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000746static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
747{
748 /*
749 * SKL doesn't need us to program the AUX clock divider (Hardware will
750 * derive the clock from CDCLK automatically). We still implement the
751 * get_aux_clock_divider vfunc to plug-in into the existing code.
752 */
753 return index ? 0 : 1;
754}
755
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000756static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
757 bool has_aux_irq,
758 int send_bytes,
759 uint32_t aux_clock_divider)
760{
761 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
762 struct drm_device *dev = intel_dig_port->base.base.dev;
763 uint32_t precharge, timeout;
764
765 if (IS_GEN6(dev))
766 precharge = 3;
767 else
768 precharge = 5;
769
770 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
771 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
772 else
773 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
774
775 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000776 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000777 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000778 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000779 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000780 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000781 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
782 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000783 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000784}
785
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000786static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
787 bool has_aux_irq,
788 int send_bytes,
789 uint32_t unused)
790{
791 return DP_AUX_CH_CTL_SEND_BUSY |
792 DP_AUX_CH_CTL_DONE |
793 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
794 DP_AUX_CH_CTL_TIME_OUT_ERROR |
795 DP_AUX_CH_CTL_TIME_OUT_1600us |
796 DP_AUX_CH_CTL_RECEIVE_ERROR |
797 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
798 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
799}
800
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100802intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200803 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 uint8_t *recv, int recv_size)
805{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200806 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
807 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300809 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700810 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100811 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100812 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000814 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100815 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200816 bool vdd;
817
Ville Syrjälä773538e82014-09-04 14:54:56 +0300818 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300819
Ville Syrjälä72c35002014-08-18 22:16:00 +0300820 /*
821 * We will be called with VDD already enabled for dpcd/edid/oui reads.
822 * In such cases we want to leave VDD enabled and it's up to upper layers
823 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
824 * ourselves.
825 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300826 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100827
828 /* dp aux is extremely sensitive to irq latency, hence request the
829 * lowest possible wakeup latency and so prevent the cpu from going into
830 * deep sleep states.
831 */
832 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833
Keith Packard9b984da2011-09-19 13:54:47 -0700834 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800835
Paulo Zanonic67a4702013-08-19 13:18:09 -0300836 intel_aux_display_runtime_get(dev_priv);
837
Jesse Barnes11bee432011-08-01 15:02:20 -0700838 /* Try to wait for any previous AUX channel activity */
839 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100840 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700841 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
842 break;
843 msleep(1);
844 }
845
846 if (try == 3) {
847 WARN(1, "dp_aux_ch not started status 0x%08x\n",
848 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100849 ret = -EBUSY;
850 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100851 }
852
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300853 /* Only 5 data registers! */
854 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
855 ret = -E2BIG;
856 goto out;
857 }
858
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000859 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000860 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
861 has_aux_irq,
862 send_bytes,
863 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000864
Chris Wilsonbc866252013-07-21 16:00:03 +0100865 /* Must try at least 3 times according to DP spec */
866 for (try = 0; try < 5; try++) {
867 /* Load the send data into the aux channel data registers */
868 for (i = 0; i < send_bytes; i += 4)
869 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800870 intel_dp_pack_aux(send + i,
871 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400872
Chris Wilsonbc866252013-07-21 16:00:03 +0100873 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000874 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100875
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400877
Chris Wilsonbc866252013-07-21 16:00:03 +0100878 /* Clear done status and any errors */
879 I915_WRITE(ch_ctl,
880 status |
881 DP_AUX_CH_CTL_DONE |
882 DP_AUX_CH_CTL_TIME_OUT_ERROR |
883 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400884
Todd Previte74ebf292015-04-15 08:38:41 -0700885 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100886 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700887
888 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
889 * 400us delay required for errors and timeouts
890 * Timeout errors from the HW already meet this
891 * requirement so skip to next iteration
892 */
893 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
894 usleep_range(400, 500);
895 continue;
896 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100897 if (status & DP_AUX_CH_CTL_DONE)
898 break;
899 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100900 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700901 break;
902 }
903
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700905 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100906 ret = -EBUSY;
907 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700908 }
909
910 /* Check for timeout or receive error.
911 * Timeouts occur when the sink is not connected
912 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700913 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700914 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100915 ret = -EIO;
916 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700917 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700918
919 /* Timeouts occur when the device isn't connected, so they're
920 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700921 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800922 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100923 ret = -ETIMEDOUT;
924 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700925 }
926
927 /* Unload any bytes sent back from the other side */
928 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
929 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700930 if (recv_bytes > recv_size)
931 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400932
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100933 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800934 intel_dp_unpack_aux(I915_READ(ch_data + i),
935 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100937 ret = recv_bytes;
938out:
939 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300940 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100941
Jani Nikula884f19e2014-03-14 16:51:14 +0200942 if (vdd)
943 edp_panel_vdd_off(intel_dp, false);
944
Ville Syrjälä773538e82014-09-04 14:54:56 +0300945 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300946
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100947 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948}
949
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300950#define BARE_ADDRESS_SIZE 3
951#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200952static ssize_t
953intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
956 uint8_t txbuf[20], rxbuf[20];
957 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200960 txbuf[0] = (msg->request << 4) |
961 ((msg->address >> 16) & 0xf);
962 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200963 txbuf[2] = msg->address & 0xff;
964 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300965
Jani Nikula9d1a1032014-03-14 16:51:15 +0200966 switch (msg->request & ~DP_AUX_I2C_MOT) {
967 case DP_AUX_NATIVE_WRITE:
968 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300969 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200970 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200971
Jani Nikula9d1a1032014-03-14 16:51:15 +0200972 if (WARN_ON(txsize > 20))
973 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Jani Nikula9d1a1032014-03-14 16:51:15 +0200975 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700976
Jani Nikula9d1a1032014-03-14 16:51:15 +0200977 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
978 if (ret > 0) {
979 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700980
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200981 if (ret > 1) {
982 /* Number of bytes written in a short write. */
983 ret = clamp_t(int, rxbuf[1], 0, msg->size);
984 } else {
985 /* Return payload size. */
986 ret = msg->size;
987 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700988 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200989 break;
990
991 case DP_AUX_NATIVE_READ:
992 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300993 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200994 rxsize = msg->size + 1;
995
996 if (WARN_ON(rxsize > 20))
997 return -E2BIG;
998
999 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1000 if (ret > 0) {
1001 msg->reply = rxbuf[0] >> 4;
1002 /*
1003 * Assume happy day, and copy the data. The caller is
1004 * expected to check msg->reply before touching it.
1005 *
1006 * Return payload size.
1007 */
1008 ret--;
1009 memcpy(msg->buffer, rxbuf + 1, ret);
1010 }
1011 break;
1012
1013 default:
1014 ret = -EINVAL;
1015 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001016 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001017
Jani Nikula9d1a1032014-03-14 16:51:15 +02001018 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001019}
1020
Jani Nikula9d1a1032014-03-14 16:51:15 +02001021static void
1022intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001023{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001024 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001025 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1026 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001027 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001028 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001029
Jani Nikula33ad6622014-03-14 16:51:16 +02001030 switch (port) {
1031 case PORT_A:
1032 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001033 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001034 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001035 case PORT_B:
1036 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001037 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001038 break;
1039 case PORT_C:
1040 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001041 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001042 break;
1043 case PORT_D:
1044 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001045 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001046 break;
1047 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001048 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001049 }
1050
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001051 /*
1052 * The AUX_CTL register is usually DP_CTL + 0x10.
1053 *
1054 * On Haswell and Broadwell though:
1055 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1056 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1057 *
1058 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1059 */
1060 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001061 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001062
Jani Nikula0b998362014-03-14 16:51:17 +02001063 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001064 intel_dp->aux.dev = dev->dev;
1065 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001066
Jani Nikula0b998362014-03-14 16:51:17 +02001067 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1068 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001069
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001070 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001071 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001072 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001073 name, ret);
1074 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001075 }
David Flynn8316f332010-12-08 16:10:21 +00001076
Jani Nikula0b998362014-03-14 16:51:17 +02001077 ret = sysfs_create_link(&connector->base.kdev->kobj,
1078 &intel_dp->aux.ddc.dev.kobj,
1079 intel_dp->aux.ddc.dev.kobj.name);
1080 if (ret < 0) {
1081 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001082 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001083 }
1084}
1085
Imre Deak80f65de2014-02-11 17:12:49 +02001086static void
1087intel_dp_connector_unregister(struct intel_connector *intel_connector)
1088{
1089 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1090
Dave Airlie0e32b392014-05-02 14:02:48 +10001091 if (!intel_connector->mst_port)
1092 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1093 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001094 intel_connector_unregister(intel_connector);
1095}
1096
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001097static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301098skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001099{
1100 u32 ctrl1;
1101
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001102 memset(&pipe_config->dpll_hw_state, 0,
1103 sizeof(pipe_config->dpll_hw_state));
1104
Damien Lespiau5416d872014-11-14 17:24:33 +00001105 pipe_config->ddi_pll_sel = SKL_DPLL0;
1106 pipe_config->dpll_hw_state.cfgcr1 = 0;
1107 pipe_config->dpll_hw_state.cfgcr2 = 0;
1108
1109 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301110 switch (link_clock / 2) {
1111 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001112 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001113 SKL_DPLL0);
1114 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301115 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001116 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001117 SKL_DPLL0);
1118 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301119 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001120 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001121 SKL_DPLL0);
1122 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301123 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001124 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301125 SKL_DPLL0);
1126 break;
1127 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1128 results in CDCLK change. Need to handle the change of CDCLK by
1129 disabling pipes and re-enabling them */
1130 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001131 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301132 SKL_DPLL0);
1133 break;
1134 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001135 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301136 SKL_DPLL0);
1137 break;
1138
Damien Lespiau5416d872014-11-14 17:24:33 +00001139 }
1140 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1141}
1142
1143static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001144hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001145{
1146 switch (link_bw) {
1147 case DP_LINK_BW_1_62:
1148 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1149 break;
1150 case DP_LINK_BW_2_7:
1151 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1152 break;
1153 case DP_LINK_BW_5_4:
1154 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1155 break;
1156 }
1157}
1158
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301159static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001160intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301161{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001162 if (intel_dp->num_sink_rates) {
1163 *sink_rates = intel_dp->sink_rates;
1164 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301165 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001166
1167 *sink_rates = default_rates;
1168
1169 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301170}
1171
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301172static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001173intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301174{
Sonika Jindal64987fc2015-05-26 17:50:13 +05301175 if (IS_BROXTON(dev)) {
1176 *source_rates = bxt_rates;
1177 return ARRAY_SIZE(bxt_rates);
1178 } else if (IS_SKYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301179 *source_rates = skl_rates;
1180 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001181 } else if (IS_CHERRYVIEW(dev)) {
1182 *source_rates = chv_rates;
1183 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301184 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001185
1186 *source_rates = default_rates;
1187
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001188 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1189 /* WaDisableHBR2:skl */
1190 return (DP_LINK_BW_2_7 >> 3) + 1;
1191 else if (INTEL_INFO(dev)->gen >= 8 ||
1192 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1193 return (DP_LINK_BW_5_4 >> 3) + 1;
1194 else
1195 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301196}
1197
Daniel Vetter0e503382014-07-04 11:26:04 -03001198static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001199intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001200 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001201{
1202 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001203 const struct dp_link_dpll *divisor = NULL;
1204 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001205
1206 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001207 divisor = gen4_dpll;
1208 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001209 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001210 divisor = pch_dpll;
1211 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001212 } else if (IS_CHERRYVIEW(dev)) {
1213 divisor = chv_dpll;
1214 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001215 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001216 divisor = vlv_dpll;
1217 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001218 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001219
1220 if (divisor && count) {
1221 for (i = 0; i < count; i++) {
1222 if (link_bw == divisor[i].link_bw) {
1223 pipe_config->dpll = divisor[i].dpll;
1224 pipe_config->clock_set = true;
1225 break;
1226 }
1227 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001228 }
1229}
1230
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001231static int intersect_rates(const int *source_rates, int source_len,
1232 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001233 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301234{
1235 int i = 0, j = 0, k = 0;
1236
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301237 while (i < source_len && j < sink_len) {
1238 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001239 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1240 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001241 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301242 ++k;
1243 ++i;
1244 ++j;
1245 } else if (source_rates[i] < sink_rates[j]) {
1246 ++i;
1247 } else {
1248 ++j;
1249 }
1250 }
1251 return k;
1252}
1253
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001254static int intel_dp_common_rates(struct intel_dp *intel_dp,
1255 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001256{
1257 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1258 const int *source_rates, *sink_rates;
1259 int source_len, sink_len;
1260
1261 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1262 source_len = intel_dp_source_rates(dev, &source_rates);
1263
1264 return intersect_rates(source_rates, source_len,
1265 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001266 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001267}
1268
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001269static void snprintf_int_array(char *str, size_t len,
1270 const int *array, int nelem)
1271{
1272 int i;
1273
1274 str[0] = '\0';
1275
1276 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001277 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001278 if (r >= len)
1279 return;
1280 str += r;
1281 len -= r;
1282 }
1283}
1284
1285static void intel_dp_print_rates(struct intel_dp *intel_dp)
1286{
1287 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1288 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001289 int source_len, sink_len, common_len;
1290 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001291 char str[128]; /* FIXME: too big for stack? */
1292
1293 if ((drm_debug & DRM_UT_KMS) == 0)
1294 return;
1295
1296 source_len = intel_dp_source_rates(dev, &source_rates);
1297 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1298 DRM_DEBUG_KMS("source rates: %s\n", str);
1299
1300 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1301 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1302 DRM_DEBUG_KMS("sink rates: %s\n", str);
1303
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001304 common_len = intel_dp_common_rates(intel_dp, common_rates);
1305 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1306 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001307}
1308
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001309static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301310{
1311 int i = 0;
1312
1313 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1314 if (find == rates[i])
1315 break;
1316
1317 return i;
1318}
1319
Ville Syrjälä50fec212015-03-12 17:10:34 +02001320int
1321intel_dp_max_link_rate(struct intel_dp *intel_dp)
1322{
1323 int rates[DP_MAX_SUPPORTED_RATES] = {};
1324 int len;
1325
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001326 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001327 if (WARN_ON(len <= 0))
1328 return 162000;
1329
1330 return rates[rate_to_index(0, rates) - 1];
1331}
1332
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001333int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1334{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001335 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001336}
1337
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001338bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001339intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001340 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001341{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001342 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001343 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001344 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001345 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001346 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001347 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001348 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001349 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001350 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001351 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001352 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001353 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301354 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001355 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001356 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001357 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1358 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301359
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001360 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301361
1362 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001363 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301364
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001365 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001366
Imre Deakbc7d38a2013-05-16 14:40:36 +03001367 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001368 pipe_config->has_pch_encoder = true;
1369
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001370 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001371 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001372 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001373
Jani Nikuladd06f902012-10-19 14:51:50 +03001374 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1375 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1376 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001377
1378 if (INTEL_INFO(dev)->gen >= 9) {
1379 int ret;
1380 ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
1381 if (ret)
1382 return ret;
1383 }
1384
Jesse Barnes2dd24552013-04-25 12:55:01 -07001385 if (!HAS_PCH_SPLIT(dev))
1386 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1387 intel_connector->panel.fitting_mode);
1388 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001389 intel_pch_panel_fitting(intel_crtc, pipe_config,
1390 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001391 }
1392
Daniel Vettercb1793c2012-06-04 18:39:21 +02001393 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001394 return false;
1395
Daniel Vetter083f9562012-04-20 20:23:49 +02001396 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301397 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001398 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001399 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001400
Daniel Vetter36008362013-03-27 00:44:59 +01001401 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1402 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001403 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001404 if (is_edp(intel_dp)) {
1405 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1406 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1407 dev_priv->vbt.edp_bpp);
1408 bpp = dev_priv->vbt.edp_bpp;
1409 }
1410
Jani Nikula344c5bb2014-09-09 11:25:13 +03001411 /*
1412 * Use the maximum clock and number of lanes the eDP panel
1413 * advertizes being capable of. The panels are generally
1414 * designed to support only a single clock and lane
1415 * configuration, and typically these values correspond to the
1416 * native resolution of the panel.
1417 */
1418 min_lane_count = max_lane_count;
1419 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001420 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001421
Daniel Vetter36008362013-03-27 00:44:59 +01001422 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001423 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1424 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001425
Dave Airliec6930992014-07-14 11:04:39 +10001426 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301427 for (lane_count = min_lane_count;
1428 lane_count <= max_lane_count;
1429 lane_count <<= 1) {
1430
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001431 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001432 link_avail = intel_dp_max_data_rate(link_clock,
1433 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001434
Daniel Vetter36008362013-03-27 00:44:59 +01001435 if (mode_rate <= link_avail) {
1436 goto found;
1437 }
1438 }
1439 }
1440 }
1441
1442 return false;
1443
1444found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001445 if (intel_dp->color_range_auto) {
1446 /*
1447 * See:
1448 * CEA-861-E - 5.1 Default Encoding Parameters
1449 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1450 */
Thierry Reding18316c82012-12-20 15:41:44 +01001451 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001452 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1453 else
1454 intel_dp->color_range = 0;
1455 }
1456
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001457 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001458 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001459
Daniel Vetter36008362013-03-27 00:44:59 +01001460 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301461
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001462 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001463 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301464 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001465 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001466 } else {
1467 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001468 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001469 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301470 }
1471
Daniel Vetter657445f2013-05-04 10:09:18 +02001472 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001473 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001474
Daniel Vetter36008362013-03-27 00:44:59 +01001475 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1476 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001477 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001478 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1479 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001480
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001481 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001482 adjusted_mode->crtc_clock,
1483 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001484 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001485
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301486 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301487 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001488 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301489 intel_link_compute_m_n(bpp, lane_count,
1490 intel_connector->panel.downclock_mode->clock,
1491 pipe_config->port_clock,
1492 &pipe_config->dp_m2_n2);
1493 }
1494
Damien Lespiau5416d872014-11-14 17:24:33 +00001495 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001496 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301497 else if (IS_BROXTON(dev))
1498 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001499 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001500 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1501 else
1502 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001503
Daniel Vetter36008362013-03-27 00:44:59 +01001504 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001505}
1506
Daniel Vetter7c62a162013-06-01 17:16:20 +02001507static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001508{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001509 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1510 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1511 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001512 struct drm_i915_private *dev_priv = dev->dev_private;
1513 u32 dpa_ctl;
1514
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001515 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1516 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001517 dpa_ctl = I915_READ(DP_A);
1518 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1519
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001520 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001521 /* For a long time we've carried around a ILK-DevA w/a for the
1522 * 160MHz clock. If we're really unlucky, it's still required.
1523 */
1524 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001525 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001526 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001527 } else {
1528 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001529 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001530 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001531
Daniel Vetterea9b6002012-11-29 15:59:31 +01001532 I915_WRITE(DP_A, dpa_ctl);
1533
1534 POSTING_READ(DP_A);
1535 udelay(500);
1536}
1537
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001538static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001539{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001540 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001541 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001542 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001543 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001544 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001545 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001546
Keith Packard417e8222011-11-01 19:54:11 -07001547 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001548 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001549 *
1550 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001551 * SNB CPU
1552 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001553 * CPT PCH
1554 *
1555 * IBX PCH and CPU are the same for almost everything,
1556 * except that the CPU DP PLL is configured in this
1557 * register
1558 *
1559 * CPT PCH is quite different, having many bits moved
1560 * to the TRANS_DP_CTL register instead. That
1561 * configuration happens (oddly) in ironlake_pch_enable
1562 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001563
Keith Packard417e8222011-11-01 19:54:11 -07001564 /* Preserve the BIOS-computed detected bit. This is
1565 * supposed to be read-only.
1566 */
1567 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001568
Keith Packard417e8222011-11-01 19:54:11 -07001569 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001570 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001571 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001572
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001573 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001574 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001575
Keith Packard417e8222011-11-01 19:54:11 -07001576 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001577
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001578 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001579 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1580 intel_dp->DP |= DP_SYNC_HS_HIGH;
1581 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1582 intel_dp->DP |= DP_SYNC_VS_HIGH;
1583 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1584
Jani Nikula6aba5b62013-10-04 15:08:10 +03001585 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001586 intel_dp->DP |= DP_ENHANCED_FRAMING;
1587
Daniel Vetter7c62a162013-06-01 17:16:20 +02001588 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001589 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001590 u32 trans_dp;
1591
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001592 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001593
1594 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1595 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1596 trans_dp |= TRANS_DP_ENH_FRAMING;
1597 else
1598 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1599 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001600 } else {
Jesse Barnesb2634012013-03-28 09:55:40 -07001601 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001602 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001603
1604 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1605 intel_dp->DP |= DP_SYNC_HS_HIGH;
1606 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1607 intel_dp->DP |= DP_SYNC_VS_HIGH;
1608 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1609
Jani Nikula6aba5b62013-10-04 15:08:10 +03001610 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001611 intel_dp->DP |= DP_ENHANCED_FRAMING;
1612
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001613 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001614 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001615 else if (crtc->pipe == PIPE_B)
1616 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001617 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001618}
1619
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001620#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1621#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001622
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001623#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1624#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001625
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001626#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1627#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001628
Daniel Vetter4be73782014-01-17 14:39:48 +01001629static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001630 u32 mask,
1631 u32 value)
1632{
Paulo Zanoni30add222012-10-26 19:05:45 -02001633 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001634 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001635 u32 pp_stat_reg, pp_ctrl_reg;
1636
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001637 lockdep_assert_held(&dev_priv->pps_mutex);
1638
Jani Nikulabf13e812013-09-06 07:40:05 +03001639 pp_stat_reg = _pp_stat_reg(intel_dp);
1640 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001641
1642 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001643 mask, value,
1644 I915_READ(pp_stat_reg),
1645 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001646
Jesse Barnes453c5422013-03-28 09:55:41 -07001647 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001648 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001649 I915_READ(pp_stat_reg),
1650 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001651 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001652
1653 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001654}
1655
Daniel Vetter4be73782014-01-17 14:39:48 +01001656static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001657{
1658 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001659 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001660}
1661
Daniel Vetter4be73782014-01-17 14:39:48 +01001662static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001663{
Keith Packardbd943152011-09-18 23:09:52 -07001664 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001665 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001666}
Keith Packardbd943152011-09-18 23:09:52 -07001667
Daniel Vetter4be73782014-01-17 14:39:48 +01001668static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001669{
1670 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001671
1672 /* When we disable the VDD override bit last we have to do the manual
1673 * wait. */
1674 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1675 intel_dp->panel_power_cycle_delay);
1676
Daniel Vetter4be73782014-01-17 14:39:48 +01001677 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001678}
Keith Packardbd943152011-09-18 23:09:52 -07001679
Daniel Vetter4be73782014-01-17 14:39:48 +01001680static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001681{
1682 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1683 intel_dp->backlight_on_delay);
1684}
1685
Daniel Vetter4be73782014-01-17 14:39:48 +01001686static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001687{
1688 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1689 intel_dp->backlight_off_delay);
1690}
Keith Packard99ea7122011-11-01 19:57:50 -07001691
Keith Packard832dd3c2011-11-01 19:34:06 -07001692/* Read the current pp_control value, unlocking the register if it
1693 * is locked
1694 */
1695
Jesse Barnes453c5422013-03-28 09:55:41 -07001696static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001697{
Jesse Barnes453c5422013-03-28 09:55:41 -07001698 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1699 struct drm_i915_private *dev_priv = dev->dev_private;
1700 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001701
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001702 lockdep_assert_held(&dev_priv->pps_mutex);
1703
Jani Nikulabf13e812013-09-06 07:40:05 +03001704 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001705 control &= ~PANEL_UNLOCK_MASK;
1706 control |= PANEL_UNLOCK_REGS;
1707 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001708}
1709
Ville Syrjälä951468f2014-09-04 14:55:31 +03001710/*
1711 * Must be paired with edp_panel_vdd_off().
1712 * Must hold pps_mutex around the whole on/off sequence.
1713 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1714 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001715static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001716{
Paulo Zanoni30add222012-10-26 19:05:45 -02001717 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001718 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1719 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001720 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001721 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001722 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001723 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001724 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001725
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001726 lockdep_assert_held(&dev_priv->pps_mutex);
1727
Keith Packard97af61f572011-09-28 16:23:51 -07001728 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001729 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001730
Egbert Eich2c623c12014-11-25 12:54:57 +01001731 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001732 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001733
Daniel Vetter4be73782014-01-17 14:39:48 +01001734 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001735 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001736
Imre Deak4e6e1a52014-03-27 17:45:11 +02001737 power_domain = intel_display_port_power_domain(intel_encoder);
1738 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001739
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001740 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1741 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001742
Daniel Vetter4be73782014-01-17 14:39:48 +01001743 if (!edp_have_panel_power(intel_dp))
1744 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001745
Jesse Barnes453c5422013-03-28 09:55:41 -07001746 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001747 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001748
Jani Nikulabf13e812013-09-06 07:40:05 +03001749 pp_stat_reg = _pp_stat_reg(intel_dp);
1750 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001751
1752 I915_WRITE(pp_ctrl_reg, pp);
1753 POSTING_READ(pp_ctrl_reg);
1754 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1755 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001756 /*
1757 * If the panel wasn't on, delay before accessing aux channel
1758 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001759 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001760 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1761 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001762 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001763 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001764
1765 return need_to_disable;
1766}
1767
Ville Syrjälä951468f2014-09-04 14:55:31 +03001768/*
1769 * Must be paired with intel_edp_panel_vdd_off() or
1770 * intel_edp_panel_off().
1771 * Nested calls to these functions are not allowed since
1772 * we drop the lock. Caller must use some higher level
1773 * locking to prevent nested calls from other threads.
1774 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001775void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001776{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001777 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001778
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001779 if (!is_edp(intel_dp))
1780 return;
1781
Ville Syrjälä773538e82014-09-04 14:54:56 +03001782 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001783 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001784 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001785
Rob Clarke2c719b2014-12-15 13:56:32 -05001786 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001787 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001788}
1789
Daniel Vetter4be73782014-01-17 14:39:48 +01001790static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001791{
Paulo Zanoni30add222012-10-26 19:05:45 -02001792 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001793 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001794 struct intel_digital_port *intel_dig_port =
1795 dp_to_dig_port(intel_dp);
1796 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1797 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001798 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001799 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001800
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001801 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001802
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001803 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001804
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001805 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001806 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001807
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001808 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1809 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001810
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001811 pp = ironlake_get_pp_control(intel_dp);
1812 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001813
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001814 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1815 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001816
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001817 I915_WRITE(pp_ctrl_reg, pp);
1818 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001819
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001820 /* Make sure sequencer is idle before allowing subsequent activity */
1821 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1822 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001823
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001824 if ((pp & POWER_TARGET_ON) == 0)
1825 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001826
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001827 power_domain = intel_display_port_power_domain(intel_encoder);
1828 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001829}
1830
Daniel Vetter4be73782014-01-17 14:39:48 +01001831static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001832{
1833 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1834 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001835
Ville Syrjälä773538e82014-09-04 14:54:56 +03001836 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001837 if (!intel_dp->want_panel_vdd)
1838 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001839 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001840}
1841
Imre Deakaba86892014-07-30 15:57:31 +03001842static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1843{
1844 unsigned long delay;
1845
1846 /*
1847 * Queue the timer to fire a long time from now (relative to the power
1848 * down delay) to keep the panel power up across a sequence of
1849 * operations.
1850 */
1851 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1852 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1853}
1854
Ville Syrjälä951468f2014-09-04 14:55:31 +03001855/*
1856 * Must be paired with edp_panel_vdd_on().
1857 * Must hold pps_mutex around the whole on/off sequence.
1858 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1859 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001860static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001861{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001862 struct drm_i915_private *dev_priv =
1863 intel_dp_to_dev(intel_dp)->dev_private;
1864
1865 lockdep_assert_held(&dev_priv->pps_mutex);
1866
Keith Packard97af61f572011-09-28 16:23:51 -07001867 if (!is_edp(intel_dp))
1868 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001869
Rob Clarke2c719b2014-12-15 13:56:32 -05001870 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001871 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001872
Keith Packardbd943152011-09-18 23:09:52 -07001873 intel_dp->want_panel_vdd = false;
1874
Imre Deakaba86892014-07-30 15:57:31 +03001875 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001876 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001877 else
1878 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001879}
1880
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001881static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001882{
Paulo Zanoni30add222012-10-26 19:05:45 -02001883 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001884 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001885 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001886 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001887
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001888 lockdep_assert_held(&dev_priv->pps_mutex);
1889
Keith Packard97af61f572011-09-28 16:23:51 -07001890 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001891 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001892
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001893 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1894 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001895
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001896 if (WARN(edp_have_panel_power(intel_dp),
1897 "eDP port %c panel power already on\n",
1898 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001899 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001900
Daniel Vetter4be73782014-01-17 14:39:48 +01001901 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001902
Jani Nikulabf13e812013-09-06 07:40:05 +03001903 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001904 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001905 if (IS_GEN5(dev)) {
1906 /* ILK workaround: disable reset around power sequence */
1907 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001908 I915_WRITE(pp_ctrl_reg, pp);
1909 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001910 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001911
Keith Packard1c0ae802011-09-19 13:59:29 -07001912 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001913 if (!IS_GEN5(dev))
1914 pp |= PANEL_POWER_RESET;
1915
Jesse Barnes453c5422013-03-28 09:55:41 -07001916 I915_WRITE(pp_ctrl_reg, pp);
1917 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001918
Daniel Vetter4be73782014-01-17 14:39:48 +01001919 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001920 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001921
Keith Packard05ce1a42011-09-29 16:33:01 -07001922 if (IS_GEN5(dev)) {
1923 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001924 I915_WRITE(pp_ctrl_reg, pp);
1925 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001926 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001927}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001928
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001929void intel_edp_panel_on(struct intel_dp *intel_dp)
1930{
1931 if (!is_edp(intel_dp))
1932 return;
1933
1934 pps_lock(intel_dp);
1935 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001936 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001937}
1938
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001939
1940static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001941{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001942 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1943 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001944 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001945 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001946 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001947 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001948 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001949
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001950 lockdep_assert_held(&dev_priv->pps_mutex);
1951
Keith Packard97af61f572011-09-28 16:23:51 -07001952 if (!is_edp(intel_dp))
1953 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001954
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001955 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1956 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001957
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001958 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1959 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001960
Jesse Barnes453c5422013-03-28 09:55:41 -07001961 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001962 /* We need to switch off panel power _and_ force vdd, for otherwise some
1963 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001964 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1965 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001966
Jani Nikulabf13e812013-09-06 07:40:05 +03001967 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001968
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001969 intel_dp->want_panel_vdd = false;
1970
Jesse Barnes453c5422013-03-28 09:55:41 -07001971 I915_WRITE(pp_ctrl_reg, pp);
1972 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001973
Paulo Zanonidce56b32013-12-19 14:29:40 -02001974 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001975 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001976
1977 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001978 power_domain = intel_display_port_power_domain(intel_encoder);
1979 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001980}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001981
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001982void intel_edp_panel_off(struct intel_dp *intel_dp)
1983{
1984 if (!is_edp(intel_dp))
1985 return;
1986
1987 pps_lock(intel_dp);
1988 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001989 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001990}
1991
Jani Nikula1250d102014-08-12 17:11:39 +03001992/* Enable backlight in the panel power control. */
1993static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001994{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001995 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1996 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001997 struct drm_i915_private *dev_priv = dev->dev_private;
1998 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001999 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002000
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002001 /*
2002 * If we enable the backlight right away following a panel power
2003 * on, we may see slight flicker as the panel syncs with the eDP
2004 * link. So delay a bit to make sure the image is solid before
2005 * allowing it to appear.
2006 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002007 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002008
Ville Syrjälä773538e82014-09-04 14:54:56 +03002009 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002010
Jesse Barnes453c5422013-03-28 09:55:41 -07002011 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002012 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002013
Jani Nikulabf13e812013-09-06 07:40:05 +03002014 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002015
2016 I915_WRITE(pp_ctrl_reg, pp);
2017 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002018
Ville Syrjälä773538e82014-09-04 14:54:56 +03002019 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002020}
2021
Jani Nikula1250d102014-08-12 17:11:39 +03002022/* Enable backlight PWM and backlight PP control. */
2023void intel_edp_backlight_on(struct intel_dp *intel_dp)
2024{
2025 if (!is_edp(intel_dp))
2026 return;
2027
2028 DRM_DEBUG_KMS("\n");
2029
2030 intel_panel_enable_backlight(intel_dp->attached_connector);
2031 _intel_edp_backlight_on(intel_dp);
2032}
2033
2034/* Disable backlight in the panel power control. */
2035static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002036{
Paulo Zanoni30add222012-10-26 19:05:45 -02002037 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002038 struct drm_i915_private *dev_priv = dev->dev_private;
2039 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002040 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002041
Keith Packardf01eca22011-09-28 16:48:10 -07002042 if (!is_edp(intel_dp))
2043 return;
2044
Ville Syrjälä773538e82014-09-04 14:54:56 +03002045 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002046
Jesse Barnes453c5422013-03-28 09:55:41 -07002047 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002048 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002049
Jani Nikulabf13e812013-09-06 07:40:05 +03002050 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002051
2052 I915_WRITE(pp_ctrl_reg, pp);
2053 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002054
Ville Syrjälä773538e82014-09-04 14:54:56 +03002055 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002056
Paulo Zanonidce56b32013-12-19 14:29:40 -02002057 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002058 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002059}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002060
Jani Nikula1250d102014-08-12 17:11:39 +03002061/* Disable backlight PP control and backlight PWM. */
2062void intel_edp_backlight_off(struct intel_dp *intel_dp)
2063{
2064 if (!is_edp(intel_dp))
2065 return;
2066
2067 DRM_DEBUG_KMS("\n");
2068
2069 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002070 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002071}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002072
Jani Nikula73580fb72014-08-12 17:11:41 +03002073/*
2074 * Hook for controlling the panel power control backlight through the bl_power
2075 * sysfs attribute. Take care to handle multiple calls.
2076 */
2077static void intel_edp_backlight_power(struct intel_connector *connector,
2078 bool enable)
2079{
2080 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002081 bool is_enabled;
2082
Ville Syrjälä773538e82014-09-04 14:54:56 +03002083 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002084 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002085 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002086
2087 if (is_enabled == enable)
2088 return;
2089
Jani Nikula23ba9372014-08-27 14:08:43 +03002090 DRM_DEBUG_KMS("panel power control backlight %s\n",
2091 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002092
2093 if (enable)
2094 _intel_edp_backlight_on(intel_dp);
2095 else
2096 _intel_edp_backlight_off(intel_dp);
2097}
2098
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002099static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002100{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002101 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2102 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2103 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002104 struct drm_i915_private *dev_priv = dev->dev_private;
2105 u32 dpa_ctl;
2106
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002107 assert_pipe_disabled(dev_priv,
2108 to_intel_crtc(crtc)->pipe);
2109
Jesse Barnesd240f202010-08-13 15:43:26 -07002110 DRM_DEBUG_KMS("\n");
2111 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002112 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2113 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2114
2115 /* We don't adjust intel_dp->DP while tearing down the link, to
2116 * facilitate link retraining (e.g. after hotplug). Hence clear all
2117 * enable bits here to ensure that we don't enable too much. */
2118 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2119 intel_dp->DP |= DP_PLL_ENABLE;
2120 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002121 POSTING_READ(DP_A);
2122 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002123}
2124
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002125static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002126{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002127 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2128 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2129 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002130 struct drm_i915_private *dev_priv = dev->dev_private;
2131 u32 dpa_ctl;
2132
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002133 assert_pipe_disabled(dev_priv,
2134 to_intel_crtc(crtc)->pipe);
2135
Jesse Barnesd240f202010-08-13 15:43:26 -07002136 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002137 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2138 "dp pll off, should be on\n");
2139 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2140
2141 /* We can't rely on the value tracked for the DP register in
2142 * intel_dp->DP because link_down must not change that (otherwise link
2143 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002144 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002145 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002146 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002147 udelay(200);
2148}
2149
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002150/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002151void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002152{
2153 int ret, i;
2154
2155 /* Should have a valid DPCD by this point */
2156 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2157 return;
2158
2159 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002160 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2161 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002162 } else {
2163 /*
2164 * When turning on, we need to retry for 1ms to give the sink
2165 * time to wake up.
2166 */
2167 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002168 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2169 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002170 if (ret == 1)
2171 break;
2172 msleep(1);
2173 }
2174 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002175
2176 if (ret != 1)
2177 DRM_DEBUG_KMS("failed to %s sink power state\n",
2178 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002179}
2180
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002181static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2182 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002183{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002184 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002185 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002186 struct drm_device *dev = encoder->base.dev;
2187 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002188 enum intel_display_power_domain power_domain;
2189 u32 tmp;
2190
2191 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002192 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002193 return false;
2194
2195 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002196
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002197 if (!(tmp & DP_PORT_EN))
2198 return false;
2199
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002200 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002201 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002202 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002203 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002204
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002205 for_each_pipe(dev_priv, p) {
2206 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2207 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2208 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002209 return true;
2210 }
2211 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002212
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002213 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2214 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002215 } else if (IS_CHERRYVIEW(dev)) {
2216 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2217 } else {
2218 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002219 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002220
2221 return true;
2222}
2223
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002224static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002225 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002226{
2227 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002228 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002229 struct drm_device *dev = encoder->base.dev;
2230 struct drm_i915_private *dev_priv = dev->dev_private;
2231 enum port port = dp_to_dig_port(intel_dp)->port;
2232 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002233 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002234
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002235 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002236
2237 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002238
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002239 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002240 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2241 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2242 flags |= DRM_MODE_FLAG_PHSYNC;
2243 else
2244 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002245
Xiong Zhang63000ef2013-06-28 12:59:06 +08002246 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2247 flags |= DRM_MODE_FLAG_PVSYNC;
2248 else
2249 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002250 } else {
2251 if (tmp & DP_SYNC_HS_HIGH)
2252 flags |= DRM_MODE_FLAG_PHSYNC;
2253 else
2254 flags |= DRM_MODE_FLAG_NHSYNC;
2255
2256 if (tmp & DP_SYNC_VS_HIGH)
2257 flags |= DRM_MODE_FLAG_PVSYNC;
2258 else
2259 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002260 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002261
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002262 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002263
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002264 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2265 tmp & DP_COLOR_RANGE_16_235)
2266 pipe_config->limited_color_range = true;
2267
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002268 pipe_config->has_dp_encoder = true;
2269
2270 intel_dp_get_m_n(crtc, pipe_config);
2271
Ville Syrjälä18442d02013-09-13 16:00:08 +03002272 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002273 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2274 pipe_config->port_clock = 162000;
2275 else
2276 pipe_config->port_clock = 270000;
2277 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002278
2279 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2280 &pipe_config->dp_m_n);
2281
2282 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2283 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2284
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002285 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002286
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002287 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2288 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2289 /*
2290 * This is a big fat ugly hack.
2291 *
2292 * Some machines in UEFI boot mode provide us a VBT that has 18
2293 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2294 * unknown we fail to light up. Yet the same BIOS boots up with
2295 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2296 * max, not what it tells us to use.
2297 *
2298 * Note: This will still be broken if the eDP panel is not lit
2299 * up by the BIOS, and thus we can't get the mode at module
2300 * load.
2301 */
2302 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2303 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2304 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2305 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002306}
2307
Daniel Vettere8cb4552012-07-01 13:05:48 +02002308static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002309{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002310 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002311 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002312 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2313
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002314 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002315 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002316
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002317 if (HAS_PSR(dev) && !HAS_DDI(dev))
2318 intel_psr_disable(intel_dp);
2319
Daniel Vetter6cb49832012-05-20 17:14:50 +02002320 /* Make sure the panel is off before trying to change the mode. But also
2321 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002322 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002323 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002324 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002325 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002326
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002327 /* disable the port before the pipe on g4x */
2328 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002329 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002330}
2331
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002332static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002333{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002334 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002335 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002336
Ville Syrjälä49277c32014-03-31 18:21:26 +03002337 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002338 if (port == PORT_A)
2339 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002340}
2341
2342static void vlv_post_disable_dp(struct intel_encoder *encoder)
2343{
2344 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2345
2346 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002347}
2348
Ville Syrjälä580d3812014-04-09 13:29:00 +03002349static void chv_post_disable_dp(struct intel_encoder *encoder)
2350{
2351 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2352 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2353 struct drm_device *dev = encoder->base.dev;
2354 struct drm_i915_private *dev_priv = dev->dev_private;
2355 struct intel_crtc *intel_crtc =
2356 to_intel_crtc(encoder->base.crtc);
2357 enum dpio_channel ch = vlv_dport_to_channel(dport);
2358 enum pipe pipe = intel_crtc->pipe;
2359 u32 val;
2360
2361 intel_dp_link_down(intel_dp);
2362
Ville Syrjäläa5805162015-05-26 20:42:30 +03002363 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002364
2365 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002366 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002367 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002368 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002369
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002370 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2371 val |= CHV_PCS_REQ_SOFTRESET_EN;
2372 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2373
2374 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002375 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002376 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2377
2378 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2379 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2380 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002381
Ville Syrjäläa5805162015-05-26 20:42:30 +03002382 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002383}
2384
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002385static void
2386_intel_dp_set_link_train(struct intel_dp *intel_dp,
2387 uint32_t *DP,
2388 uint8_t dp_train_pat)
2389{
2390 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2391 struct drm_device *dev = intel_dig_port->base.base.dev;
2392 struct drm_i915_private *dev_priv = dev->dev_private;
2393 enum port port = intel_dig_port->port;
2394
2395 if (HAS_DDI(dev)) {
2396 uint32_t temp = I915_READ(DP_TP_CTL(port));
2397
2398 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2399 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2400 else
2401 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2402
2403 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2404 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2405 case DP_TRAINING_PATTERN_DISABLE:
2406 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2407
2408 break;
2409 case DP_TRAINING_PATTERN_1:
2410 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2411 break;
2412 case DP_TRAINING_PATTERN_2:
2413 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2414 break;
2415 case DP_TRAINING_PATTERN_3:
2416 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2417 break;
2418 }
2419 I915_WRITE(DP_TP_CTL(port), temp);
2420
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002421 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2422 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002423 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2424
2425 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2426 case DP_TRAINING_PATTERN_DISABLE:
2427 *DP |= DP_LINK_TRAIN_OFF_CPT;
2428 break;
2429 case DP_TRAINING_PATTERN_1:
2430 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2431 break;
2432 case DP_TRAINING_PATTERN_2:
2433 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2434 break;
2435 case DP_TRAINING_PATTERN_3:
2436 DRM_ERROR("DP training pattern 3 not supported\n");
2437 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2438 break;
2439 }
2440
2441 } else {
2442 if (IS_CHERRYVIEW(dev))
2443 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2444 else
2445 *DP &= ~DP_LINK_TRAIN_MASK;
2446
2447 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2448 case DP_TRAINING_PATTERN_DISABLE:
2449 *DP |= DP_LINK_TRAIN_OFF;
2450 break;
2451 case DP_TRAINING_PATTERN_1:
2452 *DP |= DP_LINK_TRAIN_PAT_1;
2453 break;
2454 case DP_TRAINING_PATTERN_2:
2455 *DP |= DP_LINK_TRAIN_PAT_2;
2456 break;
2457 case DP_TRAINING_PATTERN_3:
2458 if (IS_CHERRYVIEW(dev)) {
2459 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2460 } else {
2461 DRM_ERROR("DP training pattern 3 not supported\n");
2462 *DP |= DP_LINK_TRAIN_PAT_2;
2463 }
2464 break;
2465 }
2466 }
2467}
2468
2469static void intel_dp_enable_port(struct intel_dp *intel_dp)
2470{
2471 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2472 struct drm_i915_private *dev_priv = dev->dev_private;
2473
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002474 /* enable with pattern 1 (as per spec) */
2475 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2476 DP_TRAINING_PATTERN_1);
2477
2478 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2479 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002480
2481 /*
2482 * Magic for VLV/CHV. We _must_ first set up the register
2483 * without actually enabling the port, and then do another
2484 * write to enable the port. Otherwise link training will
2485 * fail when the power sequencer is freshly used for this port.
2486 */
2487 intel_dp->DP |= DP_PORT_EN;
2488
2489 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2490 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002491}
2492
Daniel Vettere8cb4552012-07-01 13:05:48 +02002493static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002494{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002495 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2496 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002498 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002499 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002500 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002501
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002502 if (WARN_ON(dp_reg & DP_PORT_EN))
2503 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002504
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002505 pps_lock(intel_dp);
2506
2507 if (IS_VALLEYVIEW(dev))
2508 vlv_init_panel_power_sequencer(intel_dp);
2509
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002510 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002511
2512 edp_panel_vdd_on(intel_dp);
2513 edp_panel_on(intel_dp);
2514 edp_panel_vdd_off(intel_dp, true);
2515
2516 pps_unlock(intel_dp);
2517
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002518 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002519 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2520 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002521
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002522 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2523 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002524 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002525 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002527 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002528 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2529 pipe_name(crtc->pipe));
2530 intel_audio_codec_enable(encoder);
2531 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002532}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002533
Jani Nikulaecff4f32013-09-06 07:38:29 +03002534static void g4x_enable_dp(struct intel_encoder *encoder)
2535{
Jani Nikula828f5c62013-09-05 16:44:45 +03002536 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2537
Jani Nikulaecff4f32013-09-06 07:38:29 +03002538 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002539 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002540}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002541
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002542static void vlv_enable_dp(struct intel_encoder *encoder)
2543{
Jani Nikula828f5c62013-09-05 16:44:45 +03002544 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2545
Daniel Vetter4be73782014-01-17 14:39:48 +01002546 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002547 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002548}
2549
Jani Nikulaecff4f32013-09-06 07:38:29 +03002550static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002551{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002552 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002553 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002554
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002555 intel_dp_prepare(encoder);
2556
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002557 /* Only ilk+ has port A */
2558 if (dport->port == PORT_A) {
2559 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002560 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002561 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002562}
2563
Ville Syrjälä83b84592014-10-16 21:29:51 +03002564static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2565{
2566 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2567 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2568 enum pipe pipe = intel_dp->pps_pipe;
2569 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2570
2571 edp_panel_vdd_off_sync(intel_dp);
2572
2573 /*
2574 * VLV seems to get confused when multiple power seqeuencers
2575 * have the same port selected (even if only one has power/vdd
2576 * enabled). The failure manifests as vlv_wait_port_ready() failing
2577 * CHV on the other hand doesn't seem to mind having the same port
2578 * selected in multiple power seqeuencers, but let's clear the
2579 * port select always when logically disconnecting a power sequencer
2580 * from a port.
2581 */
2582 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2583 pipe_name(pipe), port_name(intel_dig_port->port));
2584 I915_WRITE(pp_on_reg, 0);
2585 POSTING_READ(pp_on_reg);
2586
2587 intel_dp->pps_pipe = INVALID_PIPE;
2588}
2589
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002590static void vlv_steal_power_sequencer(struct drm_device *dev,
2591 enum pipe pipe)
2592{
2593 struct drm_i915_private *dev_priv = dev->dev_private;
2594 struct intel_encoder *encoder;
2595
2596 lockdep_assert_held(&dev_priv->pps_mutex);
2597
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002598 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2599 return;
2600
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002601 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2602 base.head) {
2603 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002604 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002605
2606 if (encoder->type != INTEL_OUTPUT_EDP)
2607 continue;
2608
2609 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002610 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002611
2612 if (intel_dp->pps_pipe != pipe)
2613 continue;
2614
2615 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002616 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002617
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002618 WARN(encoder->connectors_active,
2619 "stealing pipe %c power sequencer from active eDP port %c\n",
2620 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002621
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002622 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002623 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002624 }
2625}
2626
2627static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2628{
2629 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2630 struct intel_encoder *encoder = &intel_dig_port->base;
2631 struct drm_device *dev = encoder->base.dev;
2632 struct drm_i915_private *dev_priv = dev->dev_private;
2633 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002634
2635 lockdep_assert_held(&dev_priv->pps_mutex);
2636
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002637 if (!is_edp(intel_dp))
2638 return;
2639
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002640 if (intel_dp->pps_pipe == crtc->pipe)
2641 return;
2642
2643 /*
2644 * If another power sequencer was being used on this
2645 * port previously make sure to turn off vdd there while
2646 * we still have control of it.
2647 */
2648 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002649 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002650
2651 /*
2652 * We may be stealing the power
2653 * sequencer from another port.
2654 */
2655 vlv_steal_power_sequencer(dev, crtc->pipe);
2656
2657 /* now it's all ours */
2658 intel_dp->pps_pipe = crtc->pipe;
2659
2660 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2661 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2662
2663 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002664 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2665 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002666}
2667
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002668static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2669{
2670 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2671 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002672 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002673 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002674 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002675 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002676 int pipe = intel_crtc->pipe;
2677 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002678
Ville Syrjäläa5805162015-05-26 20:42:30 +03002679 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002680
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002681 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002682 val = 0;
2683 if (pipe)
2684 val |= (1<<21);
2685 else
2686 val &= ~(1<<21);
2687 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002688 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2689 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2690 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002691
Ville Syrjäläa5805162015-05-26 20:42:30 +03002692 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002693
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002694 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002695}
2696
Jani Nikulaecff4f32013-09-06 07:38:29 +03002697static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002698{
2699 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2700 struct drm_device *dev = encoder->base.dev;
2701 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002702 struct intel_crtc *intel_crtc =
2703 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002704 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002705 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002706
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002707 intel_dp_prepare(encoder);
2708
Jesse Barnes89b667f2013-04-18 14:51:36 -07002709 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002710 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002711 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002712 DPIO_PCS_TX_LANE2_RESET |
2713 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002714 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002715 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2716 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2717 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2718 DPIO_PCS_CLK_SOFT_RESET);
2719
2720 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002721 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2722 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2723 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002724 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002725}
2726
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002727static void chv_pre_enable_dp(struct intel_encoder *encoder)
2728{
2729 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2730 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2731 struct drm_device *dev = encoder->base.dev;
2732 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002733 struct intel_crtc *intel_crtc =
2734 to_intel_crtc(encoder->base.crtc);
2735 enum dpio_channel ch = vlv_dport_to_channel(dport);
2736 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002737 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002738 u32 val;
2739
Ville Syrjäläa5805162015-05-26 20:42:30 +03002740 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002741
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002742 /* allow hardware to manage TX FIFO reset source */
2743 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2744 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2745 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2746
2747 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2748 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2749 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2750
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002751 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002752 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002753 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002754 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002755
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002756 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2757 val |= CHV_PCS_REQ_SOFTRESET_EN;
2758 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2759
2760 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002761 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002762 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2763
2764 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2765 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2766 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002767
2768 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002769 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002770 /* Set the upar bit */
2771 data = (i == 1) ? 0x0 : 0x1;
2772 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2773 data << DPIO_UPAR_SHIFT);
2774 }
2775
2776 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002777 if (intel_crtc->config->port_clock > 270000)
2778 stagger = 0x18;
2779 else if (intel_crtc->config->port_clock > 135000)
2780 stagger = 0xd;
2781 else if (intel_crtc->config->port_clock > 67500)
2782 stagger = 0x7;
2783 else if (intel_crtc->config->port_clock > 33750)
2784 stagger = 0x4;
2785 else
2786 stagger = 0x2;
2787
2788 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2789 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2790 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2791
2792 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2793 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2794 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2795
2796 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2797 DPIO_LANESTAGGER_STRAP(stagger) |
2798 DPIO_LANESTAGGER_STRAP_OVRD |
2799 DPIO_TX1_STAGGER_MASK(0x1f) |
2800 DPIO_TX1_STAGGER_MULT(6) |
2801 DPIO_TX2_STAGGER_MULT(0));
2802
2803 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2804 DPIO_LANESTAGGER_STRAP(stagger) |
2805 DPIO_LANESTAGGER_STRAP_OVRD |
2806 DPIO_TX1_STAGGER_MASK(0x1f) |
2807 DPIO_TX1_STAGGER_MULT(7) |
2808 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002809
Ville Syrjäläa5805162015-05-26 20:42:30 +03002810 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002811
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002812 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002813}
2814
Ville Syrjälä9197c882014-04-09 13:29:05 +03002815static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2816{
2817 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2818 struct drm_device *dev = encoder->base.dev;
2819 struct drm_i915_private *dev_priv = dev->dev_private;
2820 struct intel_crtc *intel_crtc =
2821 to_intel_crtc(encoder->base.crtc);
2822 enum dpio_channel ch = vlv_dport_to_channel(dport);
2823 enum pipe pipe = intel_crtc->pipe;
2824 u32 val;
2825
Ville Syrjälä625695f2014-06-28 02:04:02 +03002826 intel_dp_prepare(encoder);
2827
Ville Syrjäläa5805162015-05-26 20:42:30 +03002828 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002829
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002830 /* program left/right clock distribution */
2831 if (pipe != PIPE_B) {
2832 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2833 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2834 if (ch == DPIO_CH0)
2835 val |= CHV_BUFLEFTENA1_FORCE;
2836 if (ch == DPIO_CH1)
2837 val |= CHV_BUFRIGHTENA1_FORCE;
2838 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2839 } else {
2840 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2841 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2842 if (ch == DPIO_CH0)
2843 val |= CHV_BUFLEFTENA2_FORCE;
2844 if (ch == DPIO_CH1)
2845 val |= CHV_BUFRIGHTENA2_FORCE;
2846 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2847 }
2848
Ville Syrjälä9197c882014-04-09 13:29:05 +03002849 /* program clock channel usage */
2850 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2851 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2852 if (pipe != PIPE_B)
2853 val &= ~CHV_PCS_USEDCLKCHANNEL;
2854 else
2855 val |= CHV_PCS_USEDCLKCHANNEL;
2856 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2857
2858 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2859 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2860 if (pipe != PIPE_B)
2861 val &= ~CHV_PCS_USEDCLKCHANNEL;
2862 else
2863 val |= CHV_PCS_USEDCLKCHANNEL;
2864 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2865
2866 /*
2867 * This a a bit weird since generally CL
2868 * matches the pipe, but here we need to
2869 * pick the CL based on the port.
2870 */
2871 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2872 if (pipe != PIPE_B)
2873 val &= ~CHV_CMN_USEDCLKCHANNEL;
2874 else
2875 val |= CHV_CMN_USEDCLKCHANNEL;
2876 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2877
Ville Syrjäläa5805162015-05-26 20:42:30 +03002878 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002879}
2880
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002881/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002882 * Native read with retry for link status and receiver capability reads for
2883 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002884 *
2885 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2886 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002887 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002888static ssize_t
2889intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2890 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002891{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002892 ssize_t ret;
2893 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002894
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002895 /*
2896 * Sometime we just get the same incorrect byte repeated
2897 * over the entire buffer. Doing just one throw away read
2898 * initially seems to "solve" it.
2899 */
2900 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2901
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002902 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002903 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2904 if (ret == size)
2905 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002906 msleep(1);
2907 }
2908
Jani Nikula9d1a1032014-03-14 16:51:15 +02002909 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002910}
2911
2912/*
2913 * Fetch AUX CH registers 0x202 - 0x207 which contain
2914 * link status information
2915 */
2916static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002917intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002918{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002919 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2920 DP_LANE0_1_STATUS,
2921 link_status,
2922 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002923}
2924
Paulo Zanoni11002442014-06-13 18:45:41 -03002925/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002926static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002927intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002928{
Paulo Zanoni30add222012-10-26 19:05:45 -02002929 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302930 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002931 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002932
Vandana Kannan93147262014-11-18 15:45:29 +05302933 if (IS_BROXTON(dev))
2934 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2935 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302936 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302937 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002938 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302939 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302940 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002941 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302942 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002943 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302944 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002945 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302946 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002947}
2948
2949static uint8_t
2950intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2951{
Paulo Zanoni30add222012-10-26 19:05:45 -02002952 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002953 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002954
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002955 if (INTEL_INFO(dev)->gen >= 9) {
2956 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2957 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2958 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2959 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2960 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2961 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2962 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302963 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2964 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002965 default:
2966 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2967 }
2968 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002969 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302970 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2971 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2972 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2973 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2974 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2975 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2976 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002977 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302978 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002979 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002980 } else if (IS_VALLEYVIEW(dev)) {
2981 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302982 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2983 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2984 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2985 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2986 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2987 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2988 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002989 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302990 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002991 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002992 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002993 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302994 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2995 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2996 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2997 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2998 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002999 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303000 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003001 }
3002 } else {
3003 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3005 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3007 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3009 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3010 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003011 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303012 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003013 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003014 }
3015}
3016
Daniel Vetter5829975c2015-04-16 11:36:52 +02003017static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003018{
3019 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3020 struct drm_i915_private *dev_priv = dev->dev_private;
3021 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003022 struct intel_crtc *intel_crtc =
3023 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003024 unsigned long demph_reg_value, preemph_reg_value,
3025 uniqtranscale_reg_value;
3026 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003027 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003028 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003029
3030 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003032 preemph_reg_value = 0x0004000;
3033 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303034 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003035 demph_reg_value = 0x2B405555;
3036 uniqtranscale_reg_value = 0x552AB83A;
3037 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303038 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003039 demph_reg_value = 0x2B404040;
3040 uniqtranscale_reg_value = 0x5548B83A;
3041 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303042 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003043 demph_reg_value = 0x2B245555;
3044 uniqtranscale_reg_value = 0x5560B83A;
3045 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303046 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003047 demph_reg_value = 0x2B405555;
3048 uniqtranscale_reg_value = 0x5598DA3A;
3049 break;
3050 default:
3051 return 0;
3052 }
3053 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303054 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003055 preemph_reg_value = 0x0002000;
3056 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303057 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003058 demph_reg_value = 0x2B404040;
3059 uniqtranscale_reg_value = 0x5552B83A;
3060 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303061 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003062 demph_reg_value = 0x2B404848;
3063 uniqtranscale_reg_value = 0x5580B83A;
3064 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303065 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003066 demph_reg_value = 0x2B404040;
3067 uniqtranscale_reg_value = 0x55ADDA3A;
3068 break;
3069 default:
3070 return 0;
3071 }
3072 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303073 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003074 preemph_reg_value = 0x0000000;
3075 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303076 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003077 demph_reg_value = 0x2B305555;
3078 uniqtranscale_reg_value = 0x5570B83A;
3079 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303080 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003081 demph_reg_value = 0x2B2B4040;
3082 uniqtranscale_reg_value = 0x55ADDA3A;
3083 break;
3084 default:
3085 return 0;
3086 }
3087 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303088 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003089 preemph_reg_value = 0x0006000;
3090 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003092 demph_reg_value = 0x1B405555;
3093 uniqtranscale_reg_value = 0x55ADDA3A;
3094 break;
3095 default:
3096 return 0;
3097 }
3098 break;
3099 default:
3100 return 0;
3101 }
3102
Ville Syrjäläa5805162015-05-26 20:42:30 +03003103 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003104 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3105 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3106 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003107 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003108 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3109 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3110 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3111 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003112 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003113
3114 return 0;
3115}
3116
Daniel Vetter5829975c2015-04-16 11:36:52 +02003117static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003118{
3119 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3120 struct drm_i915_private *dev_priv = dev->dev_private;
3121 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3122 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003123 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003124 uint8_t train_set = intel_dp->train_set[0];
3125 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003126 enum pipe pipe = intel_crtc->pipe;
3127 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003128
3129 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303130 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003131 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003133 deemph_reg_value = 128;
3134 margin_reg_value = 52;
3135 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303136 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003137 deemph_reg_value = 128;
3138 margin_reg_value = 77;
3139 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303140 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003141 deemph_reg_value = 128;
3142 margin_reg_value = 102;
3143 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003145 deemph_reg_value = 128;
3146 margin_reg_value = 154;
3147 /* FIXME extra to set for 1200 */
3148 break;
3149 default:
3150 return 0;
3151 }
3152 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303153 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003154 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303155 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003156 deemph_reg_value = 85;
3157 margin_reg_value = 78;
3158 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303159 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003160 deemph_reg_value = 85;
3161 margin_reg_value = 116;
3162 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303163 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003164 deemph_reg_value = 85;
3165 margin_reg_value = 154;
3166 break;
3167 default:
3168 return 0;
3169 }
3170 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303171 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003172 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303173 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003174 deemph_reg_value = 64;
3175 margin_reg_value = 104;
3176 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303177 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003178 deemph_reg_value = 64;
3179 margin_reg_value = 154;
3180 break;
3181 default:
3182 return 0;
3183 }
3184 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003186 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003188 deemph_reg_value = 43;
3189 margin_reg_value = 154;
3190 break;
3191 default:
3192 return 0;
3193 }
3194 break;
3195 default:
3196 return 0;
3197 }
3198
Ville Syrjäläa5805162015-05-26 20:42:30 +03003199 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003200
3201 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003202 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3203 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003204 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3205 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003206 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3207
3208 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3209 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003210 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3211 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003212 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003213
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003214 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3215 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3216 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3217 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3218
3219 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3220 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3221 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3222 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3223
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003224 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003225 for (i = 0; i < 4; i++) {
3226 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3227 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3228 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3229 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3230 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003231
3232 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003233 for (i = 0; i < 4; i++) {
3234 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003235 val &= ~DPIO_SWING_MARGIN000_MASK;
3236 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003237 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3238 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003239
3240 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003241 for (i = 0; i < 4; i++) {
3242 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3243 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3244 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3245 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003246
3247 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003249 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303250 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003251
3252 /*
3253 * The document said it needs to set bit 27 for ch0 and bit 26
3254 * for ch1. Might be a typo in the doc.
3255 * For now, for this unique transition scale selection, set bit
3256 * 27 for ch0 and ch1.
3257 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003258 for (i = 0; i < 4; i++) {
3259 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3260 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3261 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3262 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003263
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003264 for (i = 0; i < 4; i++) {
3265 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3266 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3267 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3268 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3269 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003270 }
3271
3272 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003273 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3274 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3275 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3276
3277 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3278 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3279 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003280
3281 /* LRC Bypass */
3282 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3283 val |= DPIO_LRC_BYPASS;
3284 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3285
Ville Syrjäläa5805162015-05-26 20:42:30 +03003286 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003287
3288 return 0;
3289}
3290
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003291static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003292intel_get_adjust_train(struct intel_dp *intel_dp,
3293 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003294{
3295 uint8_t v = 0;
3296 uint8_t p = 0;
3297 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003298 uint8_t voltage_max;
3299 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003300
Jesse Barnes33a34e42010-09-08 12:42:02 -07003301 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003302 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3303 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003304
3305 if (this_v > v)
3306 v = this_v;
3307 if (this_p > p)
3308 p = this_p;
3309 }
3310
Keith Packard1a2eb462011-11-16 16:26:07 -08003311 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003312 if (v >= voltage_max)
3313 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003314
Keith Packard1a2eb462011-11-16 16:26:07 -08003315 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3316 if (p >= preemph_max)
3317 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003318
3319 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003320 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003321}
3322
3323static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003324gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003325{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003326 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003327
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003328 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303329 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003330 default:
3331 signal_levels |= DP_VOLTAGE_0_4;
3332 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003334 signal_levels |= DP_VOLTAGE_0_6;
3335 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337 signal_levels |= DP_VOLTAGE_0_8;
3338 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303339 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003340 signal_levels |= DP_VOLTAGE_1_2;
3341 break;
3342 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003343 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003345 default:
3346 signal_levels |= DP_PRE_EMPHASIS_0;
3347 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303348 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003349 signal_levels |= DP_PRE_EMPHASIS_3_5;
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003352 signal_levels |= DP_PRE_EMPHASIS_6;
3353 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303354 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003355 signal_levels |= DP_PRE_EMPHASIS_9_5;
3356 break;
3357 }
3358 return signal_levels;
3359}
3360
Zhenyu Wange3421a12010-04-08 09:43:27 +08003361/* Gen6's DP voltage swing and pre-emphasis control */
3362static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003363gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003364{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003365 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3366 DP_TRAIN_PRE_EMPHASIS_MASK);
3367 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3369 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003370 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003372 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303373 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003375 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303376 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003378 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303379 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3380 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003381 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003382 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003383 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3384 "0x%x\n", signal_levels);
3385 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003386 }
3387}
3388
Keith Packard1a2eb462011-11-16 16:26:07 -08003389/* Gen7's DP voltage swing and pre-emphasis control */
3390static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003391gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003392{
3393 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3394 DP_TRAIN_PRE_EMPHASIS_MASK);
3395 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303396 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003397 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003399 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303400 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003401 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3402
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003404 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003406 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3407
Sonika Jindalbd600182014-08-08 16:23:41 +05303408 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003409 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303410 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003411 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3412
3413 default:
3414 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3415 "0x%x\n", signal_levels);
3416 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3417 }
3418}
3419
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003420/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3421static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003422hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003423{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003424 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3425 DP_TRAIN_PRE_EMPHASIS_MASK);
3426 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303427 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303428 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303429 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303430 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303431 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303432 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303433 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303434 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003435
Sonika Jindalbd600182014-08-08 16:23:41 +05303436 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303437 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303439 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303441 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003442
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303444 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303445 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303446 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303447
3448 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3449 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003450 default:
3451 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3452 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303453 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003454 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003455}
3456
Daniel Vetter5829975c2015-04-16 11:36:52 +02003457static void bxt_signal_levels(struct intel_dp *intel_dp)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303458{
3459 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3460 enum port port = dport->port;
3461 struct drm_device *dev = dport->base.base.dev;
3462 struct intel_encoder *encoder = &dport->base;
3463 uint8_t train_set = intel_dp->train_set[0];
3464 uint32_t level = 0;
3465
3466 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3467 DP_TRAIN_PRE_EMPHASIS_MASK);
3468 switch (signal_levels) {
3469 default:
3470 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
3471 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3472 level = 0;
3473 break;
3474 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3475 level = 1;
3476 break;
3477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3478 level = 2;
3479 break;
3480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3481 level = 3;
3482 break;
3483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3484 level = 4;
3485 break;
3486 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3487 level = 5;
3488 break;
3489 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3490 level = 6;
3491 break;
3492 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3493 level = 7;
3494 break;
3495 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3496 level = 8;
3497 break;
3498 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3499 level = 9;
3500 break;
3501 }
3502
3503 bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
3504}
3505
Paulo Zanonif0a34242012-12-06 16:51:50 -02003506/* Properly updates "DP" with the correct signal levels. */
3507static void
3508intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3509{
3510 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003511 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003512 struct drm_device *dev = intel_dig_port->base.base.dev;
3513 uint32_t signal_levels, mask;
3514 uint8_t train_set = intel_dp->train_set[0];
3515
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303516 if (IS_BROXTON(dev)) {
3517 signal_levels = 0;
Daniel Vetter5829975c2015-04-16 11:36:52 +02003518 bxt_signal_levels(intel_dp);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303519 mask = 0;
3520 } else if (HAS_DDI(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003521 signal_levels = hsw_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003522 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003523 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003524 signal_levels = chv_signal_levels(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003525 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003526 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003527 signal_levels = vlv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003528 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003529 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003530 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003531 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003532 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003533 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003534 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3535 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003536 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003537 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3538 }
3539
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303540 if (mask)
3541 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3542
3543 DRM_DEBUG_KMS("Using vswing level %d\n",
3544 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3545 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3546 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3547 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003548
3549 *DP = (*DP & ~mask) | signal_levels;
3550}
3551
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003552static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003553intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003554 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003555 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003556{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003557 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3558 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003559 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003560 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3561 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003562
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003563 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003564
Jani Nikula70aff662013-09-27 15:10:44 +03003565 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003566 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003567
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003568 buf[0] = dp_train_pat;
3569 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003570 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003571 /* don't write DP_TRAINING_LANEx_SET on disable */
3572 len = 1;
3573 } else {
3574 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3575 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3576 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003577 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003578
Jani Nikula9d1a1032014-03-14 16:51:15 +02003579 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3580 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003581
3582 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003583}
3584
Jani Nikula70aff662013-09-27 15:10:44 +03003585static bool
3586intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3587 uint8_t dp_train_pat)
3588{
Mika Kahola4e96c972015-04-29 09:17:39 +03003589 if (!intel_dp->train_set_valid)
3590 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003591 intel_dp_set_signal_levels(intel_dp, DP);
3592 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3593}
3594
3595static bool
3596intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003597 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003598{
3599 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3600 struct drm_device *dev = intel_dig_port->base.base.dev;
3601 struct drm_i915_private *dev_priv = dev->dev_private;
3602 int ret;
3603
3604 intel_get_adjust_train(intel_dp, link_status);
3605 intel_dp_set_signal_levels(intel_dp, DP);
3606
3607 I915_WRITE(intel_dp->output_reg, *DP);
3608 POSTING_READ(intel_dp->output_reg);
3609
Jani Nikula9d1a1032014-03-14 16:51:15 +02003610 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3611 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003612
3613 return ret == intel_dp->lane_count;
3614}
3615
Imre Deak3ab9c632013-05-03 12:57:41 +03003616static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3617{
3618 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3619 struct drm_device *dev = intel_dig_port->base.base.dev;
3620 struct drm_i915_private *dev_priv = dev->dev_private;
3621 enum port port = intel_dig_port->port;
3622 uint32_t val;
3623
3624 if (!HAS_DDI(dev))
3625 return;
3626
3627 val = I915_READ(DP_TP_CTL(port));
3628 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3629 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3630 I915_WRITE(DP_TP_CTL(port), val);
3631
3632 /*
3633 * On PORT_A we can have only eDP in SST mode. There the only reason
3634 * we need to set idle transmission mode is to work around a HW issue
3635 * where we enable the pipe while not in idle link-training mode.
3636 * In this case there is requirement to wait for a minimum number of
3637 * idle patterns to be sent.
3638 */
3639 if (port == PORT_A)
3640 return;
3641
3642 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3643 1))
3644 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3645}
3646
Jesse Barnes33a34e42010-09-08 12:42:02 -07003647/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003648void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003649intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003650{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003651 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003652 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003653 int i;
3654 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003655 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003656 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003657 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003658
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003659 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003660 intel_ddi_prepare_link_retrain(encoder);
3661
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003662 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003663 link_config[0] = intel_dp->link_bw;
3664 link_config[1] = intel_dp->lane_count;
3665 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3666 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003667 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003668 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303669 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3670 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003671
3672 link_config[0] = 0;
3673 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003674 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003675
3676 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003677
Jani Nikula70aff662013-09-27 15:10:44 +03003678 /* clock recovery */
3679 if (!intel_dp_reset_link_train(intel_dp, &DP,
3680 DP_TRAINING_PATTERN_1 |
3681 DP_LINK_SCRAMBLING_DISABLE)) {
3682 DRM_ERROR("failed to enable link training\n");
3683 return;
3684 }
3685
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003686 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003687 voltage_tries = 0;
3688 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003689 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003690 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003691
Daniel Vettera7c96552012-10-18 10:15:30 +02003692 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003693 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3694 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003695 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003696 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003697
Daniel Vetter01916272012-10-18 10:15:25 +02003698 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003699 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003700 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003701 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003702
Mika Kahola4e96c972015-04-29 09:17:39 +03003703 /*
3704 * if we used previously trained voltage and pre-emphasis values
3705 * and we don't get clock recovery, reset link training values
3706 */
3707 if (intel_dp->train_set_valid) {
3708 DRM_DEBUG_KMS("clock recovery not ok, reset");
3709 /* clear the flag as we are not reusing train set */
3710 intel_dp->train_set_valid = false;
3711 if (!intel_dp_reset_link_train(intel_dp, &DP,
3712 DP_TRAINING_PATTERN_1 |
3713 DP_LINK_SCRAMBLING_DISABLE)) {
3714 DRM_ERROR("failed to enable link training\n");
3715 return;
3716 }
3717 continue;
3718 }
3719
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003720 /* Check to see if we've tried the max voltage */
3721 for (i = 0; i < intel_dp->lane_count; i++)
3722 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3723 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003724 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003725 ++loop_tries;
3726 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003727 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003728 break;
3729 }
Jani Nikula70aff662013-09-27 15:10:44 +03003730 intel_dp_reset_link_train(intel_dp, &DP,
3731 DP_TRAINING_PATTERN_1 |
3732 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003733 voltage_tries = 0;
3734 continue;
3735 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003736
3737 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003738 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003739 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003740 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003741 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003742 break;
3743 }
3744 } else
3745 voltage_tries = 0;
3746 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003747
Jani Nikula70aff662013-09-27 15:10:44 +03003748 /* Update training set as requested by target */
3749 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3750 DRM_ERROR("failed to update link training\n");
3751 break;
3752 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003753 }
3754
Jesse Barnes33a34e42010-09-08 12:42:02 -07003755 intel_dp->DP = DP;
3756}
3757
Paulo Zanonic19b0662012-10-15 15:51:41 -03003758void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003759intel_dp_complete_link_train(struct intel_dp *intel_dp)
3760{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003761 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003762 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003763 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003764 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3765
3766 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3767 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3768 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003769
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003770 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003771 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003772 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003773 DP_LINK_SCRAMBLING_DISABLE)) {
3774 DRM_ERROR("failed to start channel equalization\n");
3775 return;
3776 }
3777
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003778 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003779 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003780 channel_eq = false;
3781 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003782 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003783
Jesse Barnes37f80972011-01-05 14:45:24 -08003784 if (cr_tries > 5) {
3785 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003786 break;
3787 }
3788
Daniel Vettera7c96552012-10-18 10:15:30 +02003789 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003790 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3791 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003792 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003793 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003794
Jesse Barnes37f80972011-01-05 14:45:24 -08003795 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003796 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003797 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003798 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003799 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003800 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003801 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003802 cr_tries++;
3803 continue;
3804 }
3805
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003806 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003807 channel_eq = true;
3808 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003809 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003810
Jesse Barnes37f80972011-01-05 14:45:24 -08003811 /* Try 5 times, then try clock recovery if that fails */
3812 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003813 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003814 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003815 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003816 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003817 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003818 tries = 0;
3819 cr_tries++;
3820 continue;
3821 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003822
Jani Nikula70aff662013-09-27 15:10:44 +03003823 /* Update training set as requested by target */
3824 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3825 DRM_ERROR("failed to update link training\n");
3826 break;
3827 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003828 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003829 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003830
Imre Deak3ab9c632013-05-03 12:57:41 +03003831 intel_dp_set_idle_link_train(intel_dp);
3832
3833 intel_dp->DP = DP;
3834
Mika Kahola4e96c972015-04-29 09:17:39 +03003835 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003836 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003837 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003838 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003839}
3840
3841void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3842{
Jani Nikula70aff662013-09-27 15:10:44 +03003843 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003844 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003845}
3846
3847static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003848intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003849{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003850 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003851 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003852 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003853 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003854 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003855 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003856
Daniel Vetterbc76e322014-05-20 22:46:50 +02003857 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003858 return;
3859
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003860 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003861 return;
3862
Zhao Yakui28c97732009-10-09 11:39:41 +08003863 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003864
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003865 if ((IS_GEN7(dev) && port == PORT_A) ||
3866 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003867 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003868 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003869 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003870 if (IS_CHERRYVIEW(dev))
3871 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3872 else
3873 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003874 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003875 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003876 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003877 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003878
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003879 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3880 I915_WRITE(intel_dp->output_reg, DP);
3881 POSTING_READ(intel_dp->output_reg);
3882
3883 /*
3884 * HW workaround for IBX, we need to move the port
3885 * to transcoder A after disabling it to allow the
3886 * matching HDMI port to be enabled on transcoder A.
3887 */
3888 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3889 /* always enable with pattern 1 (as per spec) */
3890 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3891 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3892 I915_WRITE(intel_dp->output_reg, DP);
3893 POSTING_READ(intel_dp->output_reg);
3894
3895 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003896 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003897 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003898 }
3899
Keith Packardf01eca22011-09-28 16:48:10 -07003900 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003901}
3902
Keith Packard26d61aa2011-07-25 20:01:09 -07003903static bool
3904intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003905{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003906 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3907 struct drm_device *dev = dig_port->base.base.dev;
3908 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303909 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003910
Jani Nikula9d1a1032014-03-14 16:51:15 +02003911 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3912 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003913 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003914
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003915 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003916
Adam Jacksonedb39242012-09-18 10:58:49 -04003917 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3918 return false; /* DPCD not present */
3919
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003920 /* Check if the panel supports PSR */
3921 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003922 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003923 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3924 intel_dp->psr_dpcd,
3925 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003926 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3927 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003928 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003929 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303930
3931 if (INTEL_INFO(dev)->gen >= 9 &&
3932 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3933 uint8_t frame_sync_cap;
3934
3935 dev_priv->psr.sink_support = true;
3936 intel_dp_dpcd_read_wake(&intel_dp->aux,
3937 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3938 &frame_sync_cap, 1);
3939 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3940 /* PSR2 needs frame sync as well */
3941 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3942 DRM_DEBUG_KMS("PSR2 %s on sink",
3943 dev_priv->psr.psr2_support ? "supported" : "not supported");
3944 }
Jani Nikula50003932013-09-20 16:42:17 +03003945 }
3946
Jani Nikula7809a612014-10-29 11:03:26 +02003947 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003948 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003949 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3950 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003951 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003952 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003953 } else
3954 intel_dp->use_tps3 = false;
3955
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303956 /* Intermediate frequency support */
3957 if (is_edp(intel_dp) &&
3958 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3959 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3960 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003961 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003962 int i;
3963
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303964 intel_dp_dpcd_read_wake(&intel_dp->aux,
3965 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003966 sink_rates,
3967 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003968
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003969 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3970 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003971
3972 if (val == 0)
3973 break;
3974
Sonika Jindalaf77b972015-05-07 13:59:28 +05303975 /* Value read is in kHz while drm clock is saved in deca-kHz */
3976 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003977 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003978 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303979 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003980
3981 intel_dp_print_rates(intel_dp);
3982
Adam Jacksonedb39242012-09-18 10:58:49 -04003983 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3984 DP_DWN_STRM_PORT_PRESENT))
3985 return true; /* native DP sink */
3986
3987 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3988 return true; /* no per-port downstream info */
3989
Jani Nikula9d1a1032014-03-14 16:51:15 +02003990 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3991 intel_dp->downstream_ports,
3992 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003993 return false; /* downstream port status fetch failed */
3994
3995 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003996}
3997
Adam Jackson0d198322012-05-14 16:05:47 -04003998static void
3999intel_dp_probe_oui(struct intel_dp *intel_dp)
4000{
4001 u8 buf[3];
4002
4003 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
4004 return;
4005
Jani Nikula9d1a1032014-03-14 16:51:15 +02004006 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004007 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4008 buf[0], buf[1], buf[2]);
4009
Jani Nikula9d1a1032014-03-14 16:51:15 +02004010 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004011 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4012 buf[0], buf[1], buf[2]);
4013}
4014
Dave Airlie0e32b392014-05-02 14:02:48 +10004015static bool
4016intel_dp_probe_mst(struct intel_dp *intel_dp)
4017{
4018 u8 buf[1];
4019
4020 if (!intel_dp->can_mst)
4021 return false;
4022
4023 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4024 return false;
4025
Dave Airlie0e32b392014-05-02 14:02:48 +10004026 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4027 if (buf[0] & DP_MST_CAP) {
4028 DRM_DEBUG_KMS("Sink is MST capable\n");
4029 intel_dp->is_mst = true;
4030 } else {
4031 DRM_DEBUG_KMS("Sink is not MST capable\n");
4032 intel_dp->is_mst = false;
4033 }
4034 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004035
4036 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4037 return intel_dp->is_mst;
4038}
4039
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004040int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4041{
4042 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4043 struct drm_device *dev = intel_dig_port->base.base.dev;
4044 struct intel_crtc *intel_crtc =
4045 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004046 u8 buf;
4047 int test_crc_count;
4048 int attempts = 6;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004049 int ret = 0;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004050
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004051 hsw_disable_ips(intel_crtc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004052
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004053 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4054 ret = -EIO;
4055 goto out;
4056 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004057
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004058 if (!(buf & DP_TEST_CRC_SUPPORTED)) {
4059 ret = -ENOTTY;
4060 goto out;
4061 }
4062
4063 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4064 ret = -EIO;
4065 goto out;
4066 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004067
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004068 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004069 buf | DP_TEST_SINK_START) < 0) {
4070 ret = -EIO;
4071 goto out;
4072 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004073
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004074 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4075 ret = -EIO;
4076 goto out;
4077 }
4078
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004079 test_crc_count = buf & DP_TEST_COUNT_MASK;
4080
4081 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004082 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004083 DP_TEST_SINK_MISC, &buf) < 0) {
4084 ret = -EIO;
4085 goto out;
4086 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004087 intel_wait_for_vblank(dev, intel_crtc->pipe);
4088 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4089
4090 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004091 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004092 ret = -ETIMEDOUT;
4093 goto out;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004094 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004095
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004096 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4097 ret = -EIO;
4098 goto out;
4099 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004100
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004101 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4102 ret = -EIO;
4103 goto out;
4104 }
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004105 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004106 buf & ~DP_TEST_SINK_START) < 0) {
4107 ret = -EIO;
4108 goto out;
4109 }
4110out:
4111 hsw_enable_ips(intel_crtc);
4112 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004113}
4114
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004115static bool
4116intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4117{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004118 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4119 DP_DEVICE_SERVICE_IRQ_VECTOR,
4120 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004121}
4122
Dave Airlie0e32b392014-05-02 14:02:48 +10004123static bool
4124intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4125{
4126 int ret;
4127
4128 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4129 DP_SINK_COUNT_ESI,
4130 sink_irq_vector, 14);
4131 if (ret != 14)
4132 return false;
4133
4134 return true;
4135}
4136
Todd Previtec5d5ab72015-04-15 08:38:38 -07004137static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004138{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004139 uint8_t test_result = DP_TEST_ACK;
4140 return test_result;
4141}
4142
4143static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4144{
4145 uint8_t test_result = DP_TEST_NAK;
4146 return test_result;
4147}
4148
4149static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4150{
4151 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004152 struct intel_connector *intel_connector = intel_dp->attached_connector;
4153 struct drm_connector *connector = &intel_connector->base;
4154
4155 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004156 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004157 intel_dp->aux.i2c_defer_count > 6) {
4158 /* Check EDID read for NACKs, DEFERs and corruption
4159 * (DP CTS 1.2 Core r1.1)
4160 * 4.2.2.4 : Failed EDID read, I2C_NAK
4161 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4162 * 4.2.2.6 : EDID corruption detected
4163 * Use failsafe mode for all cases
4164 */
4165 if (intel_dp->aux.i2c_nack_count > 0 ||
4166 intel_dp->aux.i2c_defer_count > 0)
4167 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4168 intel_dp->aux.i2c_nack_count,
4169 intel_dp->aux.i2c_defer_count);
4170 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4171 } else {
4172 if (!drm_dp_dpcd_write(&intel_dp->aux,
4173 DP_TEST_EDID_CHECKSUM,
4174 &intel_connector->detect_edid->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004175 1))
Todd Previte559be302015-05-04 07:48:20 -07004176 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4177
4178 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4179 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4180 }
4181
4182 /* Set test active flag here so userspace doesn't interrupt things */
4183 intel_dp->compliance_test_active = 1;
4184
Todd Previtec5d5ab72015-04-15 08:38:38 -07004185 return test_result;
4186}
4187
4188static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4189{
4190 uint8_t test_result = DP_TEST_NAK;
4191 return test_result;
4192}
4193
4194static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4195{
4196 uint8_t response = DP_TEST_NAK;
4197 uint8_t rxdata = 0;
4198 int status = 0;
4199
Todd Previte559be302015-05-04 07:48:20 -07004200 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004201 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004202 intel_dp->compliance_test_data = 0;
4203
Todd Previtec5d5ab72015-04-15 08:38:38 -07004204 intel_dp->aux.i2c_nack_count = 0;
4205 intel_dp->aux.i2c_defer_count = 0;
4206
4207 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4208 if (status <= 0) {
4209 DRM_DEBUG_KMS("Could not read test request from sink\n");
4210 goto update_status;
4211 }
4212
4213 switch (rxdata) {
4214 case DP_TEST_LINK_TRAINING:
4215 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4216 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4217 response = intel_dp_autotest_link_training(intel_dp);
4218 break;
4219 case DP_TEST_LINK_VIDEO_PATTERN:
4220 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4221 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4222 response = intel_dp_autotest_video_pattern(intel_dp);
4223 break;
4224 case DP_TEST_LINK_EDID_READ:
4225 DRM_DEBUG_KMS("EDID test requested\n");
4226 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4227 response = intel_dp_autotest_edid(intel_dp);
4228 break;
4229 case DP_TEST_LINK_PHY_TEST_PATTERN:
4230 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4231 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4232 response = intel_dp_autotest_phy_pattern(intel_dp);
4233 break;
4234 default:
4235 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4236 break;
4237 }
4238
4239update_status:
4240 status = drm_dp_dpcd_write(&intel_dp->aux,
4241 DP_TEST_RESPONSE,
4242 &response, 1);
4243 if (status <= 0)
4244 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004245}
4246
Dave Airlie0e32b392014-05-02 14:02:48 +10004247static int
4248intel_dp_check_mst_status(struct intel_dp *intel_dp)
4249{
4250 bool bret;
4251
4252 if (intel_dp->is_mst) {
4253 u8 esi[16] = { 0 };
4254 int ret = 0;
4255 int retry;
4256 bool handled;
4257 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4258go_again:
4259 if (bret == true) {
4260
4261 /* check link status - esi[10] = 0x200c */
4262 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4263 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4264 intel_dp_start_link_train(intel_dp);
4265 intel_dp_complete_link_train(intel_dp);
4266 intel_dp_stop_link_train(intel_dp);
4267 }
4268
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004269 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004270 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4271
4272 if (handled) {
4273 for (retry = 0; retry < 3; retry++) {
4274 int wret;
4275 wret = drm_dp_dpcd_write(&intel_dp->aux,
4276 DP_SINK_COUNT_ESI+1,
4277 &esi[1], 3);
4278 if (wret == 3) {
4279 break;
4280 }
4281 }
4282
4283 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4284 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004285 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004286 goto go_again;
4287 }
4288 } else
4289 ret = 0;
4290
4291 return ret;
4292 } else {
4293 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4294 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4295 intel_dp->is_mst = false;
4296 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4297 /* send a hotplug event */
4298 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4299 }
4300 }
4301 return -EINVAL;
4302}
4303
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004304/*
4305 * According to DP spec
4306 * 5.1.2:
4307 * 1. Read DPCD
4308 * 2. Configure link according to Receiver Capabilities
4309 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4310 * 4. Check link status on receipt of hot-plug interrupt
4311 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004312static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004313intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004314{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004315 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004316 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004317 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004318 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004319
Dave Airlie5b215bc2014-08-05 10:40:20 +10004320 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4321
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004322 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004323 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004324
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004325 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004326 return;
4327
Imre Deak1a125d82014-08-18 14:42:46 +03004328 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4329 return;
4330
Keith Packard92fd8fd2011-07-25 19:50:10 -07004331 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004332 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004333 return;
4334 }
4335
Keith Packard92fd8fd2011-07-25 19:50:10 -07004336 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004337 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004338 return;
4339 }
4340
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004341 /* Try to read the source of the interrupt */
4342 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4343 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4344 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004345 drm_dp_dpcd_writeb(&intel_dp->aux,
4346 DP_DEVICE_SERVICE_IRQ_VECTOR,
4347 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004348
4349 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004350 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004351 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4352 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4353 }
4354
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004355 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004356 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03004357 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004358 intel_dp_start_link_train(intel_dp);
4359 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004360 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004361 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004362}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004363
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004364/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004365static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004366intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004367{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004368 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004369 uint8_t type;
4370
4371 if (!intel_dp_get_dpcd(intel_dp))
4372 return connector_status_disconnected;
4373
4374 /* if there's no downstream port, we're done */
4375 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004376 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004377
4378 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004379 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4380 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004381 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004382
4383 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4384 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004385 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004386
Adam Jackson23235172012-09-20 16:42:45 -04004387 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4388 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004389 }
4390
4391 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004392 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004393 return connector_status_connected;
4394
4395 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004396 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4397 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4398 if (type == DP_DS_PORT_TYPE_VGA ||
4399 type == DP_DS_PORT_TYPE_NON_EDID)
4400 return connector_status_unknown;
4401 } else {
4402 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4403 DP_DWN_STRM_PORT_TYPE_MASK;
4404 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4405 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4406 return connector_status_unknown;
4407 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004408
4409 /* Anything else is out of spec, warn and ignore */
4410 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004411 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004412}
4413
4414static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004415edp_detect(struct intel_dp *intel_dp)
4416{
4417 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4418 enum drm_connector_status status;
4419
4420 status = intel_panel_detect(dev);
4421 if (status == connector_status_unknown)
4422 status = connector_status_connected;
4423
4424 return status;
4425}
4426
4427static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004428ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004429{
Paulo Zanoni30add222012-10-26 19:05:45 -02004430 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004431 struct drm_i915_private *dev_priv = dev->dev_private;
4432 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004433
Damien Lespiau1b469632012-12-13 16:09:01 +00004434 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4435 return connector_status_disconnected;
4436
Keith Packard26d61aa2011-07-25 20:01:09 -07004437 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004438}
4439
Dave Airlie2a592be2014-09-01 16:58:12 +10004440static int g4x_digital_port_connected(struct drm_device *dev,
4441 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004442{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004443 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004444 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004445
Todd Previte232a6ee2014-01-23 00:13:41 -07004446 if (IS_VALLEYVIEW(dev)) {
4447 switch (intel_dig_port->port) {
4448 case PORT_B:
4449 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4450 break;
4451 case PORT_C:
4452 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4453 break;
4454 case PORT_D:
4455 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4456 break;
4457 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004458 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004459 }
4460 } else {
4461 switch (intel_dig_port->port) {
4462 case PORT_B:
4463 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4464 break;
4465 case PORT_C:
4466 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4467 break;
4468 case PORT_D:
4469 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4470 break;
4471 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004472 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004473 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004474 }
4475
Chris Wilson10f76a32012-05-11 18:01:32 +01004476 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004477 return 0;
4478 return 1;
4479}
4480
4481static enum drm_connector_status
4482g4x_dp_detect(struct intel_dp *intel_dp)
4483{
4484 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4485 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4486 int ret;
4487
4488 /* Can't disconnect eDP, but you can close the lid... */
4489 if (is_edp(intel_dp)) {
4490 enum drm_connector_status status;
4491
4492 status = intel_panel_detect(dev);
4493 if (status == connector_status_unknown)
4494 status = connector_status_connected;
4495 return status;
4496 }
4497
4498 ret = g4x_digital_port_connected(dev, intel_dig_port);
4499 if (ret == -EINVAL)
4500 return connector_status_unknown;
4501 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004502 return connector_status_disconnected;
4503
Keith Packard26d61aa2011-07-25 20:01:09 -07004504 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004505}
4506
Keith Packard8c241fe2011-09-28 16:38:44 -07004507static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004508intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004509{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004510 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004511
Jani Nikula9cd300e2012-10-19 14:51:52 +03004512 /* use cached edid if we have one */
4513 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004514 /* invalid edid */
4515 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004516 return NULL;
4517
Jani Nikula55e9ede2013-10-01 10:38:54 +03004518 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004519 } else
4520 return drm_get_edid(&intel_connector->base,
4521 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004522}
4523
Chris Wilsonbeb60602014-09-02 20:04:00 +01004524static void
4525intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004526{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004527 struct intel_connector *intel_connector = intel_dp->attached_connector;
4528 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004529
Chris Wilsonbeb60602014-09-02 20:04:00 +01004530 edid = intel_dp_get_edid(intel_dp);
4531 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004532
Chris Wilsonbeb60602014-09-02 20:04:00 +01004533 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4534 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4535 else
4536 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4537}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004538
Chris Wilsonbeb60602014-09-02 20:04:00 +01004539static void
4540intel_dp_unset_edid(struct intel_dp *intel_dp)
4541{
4542 struct intel_connector *intel_connector = intel_dp->attached_connector;
4543
4544 kfree(intel_connector->detect_edid);
4545 intel_connector->detect_edid = NULL;
4546
4547 intel_dp->has_audio = false;
4548}
4549
4550static enum intel_display_power_domain
4551intel_dp_power_get(struct intel_dp *dp)
4552{
4553 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4554 enum intel_display_power_domain power_domain;
4555
4556 power_domain = intel_display_port_power_domain(encoder);
4557 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4558
4559 return power_domain;
4560}
4561
4562static void
4563intel_dp_power_put(struct intel_dp *dp,
4564 enum intel_display_power_domain power_domain)
4565{
4566 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4567 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004568}
4569
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004570static enum drm_connector_status
4571intel_dp_detect(struct drm_connector *connector, bool force)
4572{
4573 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004574 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4575 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004576 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004577 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004578 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004579 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004580 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004581
Chris Wilson164c8592013-07-20 20:27:08 +01004582 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004583 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004584 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004585
Dave Airlie0e32b392014-05-02 14:02:48 +10004586 if (intel_dp->is_mst) {
4587 /* MST devices are disconnected from a monitor POV */
4588 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4589 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004590 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004591 }
4592
Chris Wilsonbeb60602014-09-02 20:04:00 +01004593 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004594
Chris Wilsond410b562014-09-02 20:03:59 +01004595 /* Can't disconnect eDP, but you can close the lid... */
4596 if (is_edp(intel_dp))
4597 status = edp_detect(intel_dp);
4598 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004599 status = ironlake_dp_detect(intel_dp);
4600 else
4601 status = g4x_dp_detect(intel_dp);
4602 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004603 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004604
Adam Jackson0d198322012-05-14 16:05:47 -04004605 intel_dp_probe_oui(intel_dp);
4606
Dave Airlie0e32b392014-05-02 14:02:48 +10004607 ret = intel_dp_probe_mst(intel_dp);
4608 if (ret) {
4609 /* if we are in MST mode then this connector
4610 won't appear connected or have anything with EDID on it */
4611 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4612 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4613 status = connector_status_disconnected;
4614 goto out;
4615 }
4616
Chris Wilsonbeb60602014-09-02 20:04:00 +01004617 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004618
Paulo Zanonid63885d2012-10-26 19:05:49 -02004619 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4620 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004621 status = connector_status_connected;
4622
Todd Previte09b1eb12015-04-20 15:27:34 -07004623 /* Try to read the source of the interrupt */
4624 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4625 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4626 /* Clear interrupt source */
4627 drm_dp_dpcd_writeb(&intel_dp->aux,
4628 DP_DEVICE_SERVICE_IRQ_VECTOR,
4629 sink_irq_vector);
4630
4631 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4632 intel_dp_handle_test_request(intel_dp);
4633 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4634 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4635 }
4636
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004637out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004638 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004639 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004640}
4641
Chris Wilsonbeb60602014-09-02 20:04:00 +01004642static void
4643intel_dp_force(struct drm_connector *connector)
4644{
4645 struct intel_dp *intel_dp = intel_attached_dp(connector);
4646 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4647 enum intel_display_power_domain power_domain;
4648
4649 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4650 connector->base.id, connector->name);
4651 intel_dp_unset_edid(intel_dp);
4652
4653 if (connector->status != connector_status_connected)
4654 return;
4655
4656 power_domain = intel_dp_power_get(intel_dp);
4657
4658 intel_dp_set_edid(intel_dp);
4659
4660 intel_dp_power_put(intel_dp, power_domain);
4661
4662 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4663 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4664}
4665
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004666static int intel_dp_get_modes(struct drm_connector *connector)
4667{
Jani Nikuladd06f902012-10-19 14:51:50 +03004668 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004669 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004670
Chris Wilsonbeb60602014-09-02 20:04:00 +01004671 edid = intel_connector->detect_edid;
4672 if (edid) {
4673 int ret = intel_connector_update_modes(connector, edid);
4674 if (ret)
4675 return ret;
4676 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004677
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004678 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004679 if (is_edp(intel_attached_dp(connector)) &&
4680 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004681 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004682
4683 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004684 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004685 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004686 drm_mode_probed_add(connector, mode);
4687 return 1;
4688 }
4689 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004690
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004691 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004692}
4693
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004694static bool
4695intel_dp_detect_audio(struct drm_connector *connector)
4696{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004697 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004698 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004699
Chris Wilsonbeb60602014-09-02 20:04:00 +01004700 edid = to_intel_connector(connector)->detect_edid;
4701 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004702 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004703
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004704 return has_audio;
4705}
4706
Chris Wilsonf6849602010-09-19 09:29:33 +01004707static int
4708intel_dp_set_property(struct drm_connector *connector,
4709 struct drm_property *property,
4710 uint64_t val)
4711{
Chris Wilsone953fd72011-02-21 22:23:52 +00004712 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004713 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004714 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4715 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004716 int ret;
4717
Rob Clark662595d2012-10-11 20:36:04 -05004718 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004719 if (ret)
4720 return ret;
4721
Chris Wilson3f43c482011-05-12 22:17:24 +01004722 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004723 int i = val;
4724 bool has_audio;
4725
4726 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004727 return 0;
4728
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004729 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004730
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004731 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004732 has_audio = intel_dp_detect_audio(connector);
4733 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004734 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004735
4736 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004737 return 0;
4738
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004739 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004740 goto done;
4741 }
4742
Chris Wilsone953fd72011-02-21 22:23:52 +00004743 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004744 bool old_auto = intel_dp->color_range_auto;
4745 uint32_t old_range = intel_dp->color_range;
4746
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004747 switch (val) {
4748 case INTEL_BROADCAST_RGB_AUTO:
4749 intel_dp->color_range_auto = true;
4750 break;
4751 case INTEL_BROADCAST_RGB_FULL:
4752 intel_dp->color_range_auto = false;
4753 intel_dp->color_range = 0;
4754 break;
4755 case INTEL_BROADCAST_RGB_LIMITED:
4756 intel_dp->color_range_auto = false;
4757 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4758 break;
4759 default:
4760 return -EINVAL;
4761 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004762
4763 if (old_auto == intel_dp->color_range_auto &&
4764 old_range == intel_dp->color_range)
4765 return 0;
4766
Chris Wilsone953fd72011-02-21 22:23:52 +00004767 goto done;
4768 }
4769
Yuly Novikov53b41832012-10-26 12:04:00 +03004770 if (is_edp(intel_dp) &&
4771 property == connector->dev->mode_config.scaling_mode_property) {
4772 if (val == DRM_MODE_SCALE_NONE) {
4773 DRM_DEBUG_KMS("no scaling not supported\n");
4774 return -EINVAL;
4775 }
4776
4777 if (intel_connector->panel.fitting_mode == val) {
4778 /* the eDP scaling property is not changed */
4779 return 0;
4780 }
4781 intel_connector->panel.fitting_mode = val;
4782
4783 goto done;
4784 }
4785
Chris Wilsonf6849602010-09-19 09:29:33 +01004786 return -EINVAL;
4787
4788done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004789 if (intel_encoder->base.crtc)
4790 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004791
4792 return 0;
4793}
4794
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004795static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004796intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004797{
Jani Nikula1d508702012-10-19 14:51:49 +03004798 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004799
Chris Wilson10e972d2014-09-04 21:43:45 +01004800 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004801
Jani Nikula9cd300e2012-10-19 14:51:52 +03004802 if (!IS_ERR_OR_NULL(intel_connector->edid))
4803 kfree(intel_connector->edid);
4804
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004805 /* Can't call is_edp() since the encoder may have been destroyed
4806 * already. */
4807 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004808 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004809
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004810 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004811 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004812}
4813
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004814void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004815{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004816 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4817 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004818
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004819 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004820 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004821 if (is_edp(intel_dp)) {
4822 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004823 /*
4824 * vdd might still be enabled do to the delayed vdd off.
4825 * Make sure vdd is actually turned off here.
4826 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004827 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004828 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004829 pps_unlock(intel_dp);
4830
Clint Taylor01527b32014-07-07 13:01:46 -07004831 if (intel_dp->edp_notifier.notifier_call) {
4832 unregister_reboot_notifier(&intel_dp->edp_notifier);
4833 intel_dp->edp_notifier.notifier_call = NULL;
4834 }
Keith Packardbd943152011-09-18 23:09:52 -07004835 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004836 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004837 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004838}
4839
Imre Deak07f9cd02014-08-18 14:42:45 +03004840static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4841{
4842 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4843
4844 if (!is_edp(intel_dp))
4845 return;
4846
Ville Syrjälä951468f2014-09-04 14:55:31 +03004847 /*
4848 * vdd might still be enabled do to the delayed vdd off.
4849 * Make sure vdd is actually turned off here.
4850 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004851 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004852 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004853 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004854 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004855}
4856
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004857static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4858{
4859 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4860 struct drm_device *dev = intel_dig_port->base.base.dev;
4861 struct drm_i915_private *dev_priv = dev->dev_private;
4862 enum intel_display_power_domain power_domain;
4863
4864 lockdep_assert_held(&dev_priv->pps_mutex);
4865
4866 if (!edp_have_panel_vdd(intel_dp))
4867 return;
4868
4869 /*
4870 * The VDD bit needs a power domain reference, so if the bit is
4871 * already enabled when we boot or resume, grab this reference and
4872 * schedule a vdd off, so we don't hold on to the reference
4873 * indefinitely.
4874 */
4875 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4876 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4877 intel_display_power_get(dev_priv, power_domain);
4878
4879 edp_panel_vdd_schedule_off(intel_dp);
4880}
4881
Imre Deak6d93c0c2014-07-31 14:03:36 +03004882static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4883{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004884 struct intel_dp *intel_dp;
4885
4886 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4887 return;
4888
4889 intel_dp = enc_to_intel_dp(encoder);
4890
4891 pps_lock(intel_dp);
4892
4893 /*
4894 * Read out the current power sequencer assignment,
4895 * in case the BIOS did something with it.
4896 */
4897 if (IS_VALLEYVIEW(encoder->dev))
4898 vlv_initial_power_sequencer_setup(intel_dp);
4899
4900 intel_edp_panel_vdd_sanitize(intel_dp);
4901
4902 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004903}
4904
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004905static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004906 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004907 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004908 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004909 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004910 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004911 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004912 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004913 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004914 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004915};
4916
4917static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4918 .get_modes = intel_dp_get_modes,
4919 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004920 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004921};
4922
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004923static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004924 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004925 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004926};
4927
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004928enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004929intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4930{
4931 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004932 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004933 struct drm_device *dev = intel_dig_port->base.base.dev;
4934 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004935 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004936 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004937
Dave Airlie0e32b392014-05-02 14:02:48 +10004938 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4939 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004940
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004941 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4942 /*
4943 * vdd off can generate a long pulse on eDP which
4944 * would require vdd on to handle it, and thus we
4945 * would end up in an endless cycle of
4946 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4947 */
4948 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4949 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004950 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004951 }
4952
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004953 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4954 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004955 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004956
Imre Deak1c767b32014-08-18 14:42:42 +03004957 power_domain = intel_display_port_power_domain(intel_encoder);
4958 intel_display_power_get(dev_priv, power_domain);
4959
Dave Airlie0e32b392014-05-02 14:02:48 +10004960 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004961 /* indicate that we need to restart link training */
4962 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004963
4964 if (HAS_PCH_SPLIT(dev)) {
4965 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4966 goto mst_fail;
4967 } else {
4968 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4969 goto mst_fail;
4970 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004971
4972 if (!intel_dp_get_dpcd(intel_dp)) {
4973 goto mst_fail;
4974 }
4975
4976 intel_dp_probe_oui(intel_dp);
4977
4978 if (!intel_dp_probe_mst(intel_dp))
4979 goto mst_fail;
4980
4981 } else {
4982 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004983 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004984 goto mst_fail;
4985 }
4986
4987 if (!intel_dp->is_mst) {
4988 /*
4989 * we'll check the link status via the normal hot plug path later -
4990 * but for short hpds we should check it now
4991 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004992 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004993 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004994 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004995 }
4996 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004997
4998 ret = IRQ_HANDLED;
4999
Imre Deak1c767b32014-08-18 14:42:42 +03005000 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005001mst_fail:
5002 /* if we were in MST mode, and device is not there get out of MST mode */
5003 if (intel_dp->is_mst) {
5004 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5005 intel_dp->is_mst = false;
5006 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5007 }
Imre Deak1c767b32014-08-18 14:42:42 +03005008put_power:
5009 intel_display_power_put(dev_priv, power_domain);
5010
5011 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005012}
5013
Zhenyu Wange3421a12010-04-08 09:43:27 +08005014/* Return which DP Port should be selected for Transcoder DP control */
5015int
Akshay Joshi0206e352011-08-16 15:34:10 -04005016intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005017{
5018 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005019 struct intel_encoder *intel_encoder;
5020 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005021
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005022 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5023 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005024
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005025 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5026 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005027 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005028 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005029
Zhenyu Wange3421a12010-04-08 09:43:27 +08005030 return -1;
5031}
5032
Zhao Yakui36e83a12010-06-12 14:32:21 +08005033/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005034bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005035{
5036 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005037 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005038 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005039 static const short port_mapping[] = {
5040 [PORT_B] = PORT_IDPB,
5041 [PORT_C] = PORT_IDPC,
5042 [PORT_D] = PORT_IDPD,
5043 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005044
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005045 if (port == PORT_A)
5046 return true;
5047
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005048 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005049 return false;
5050
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005051 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5052 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005053
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005054 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005055 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5056 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005057 return true;
5058 }
5059 return false;
5060}
5061
Dave Airlie0e32b392014-05-02 14:02:48 +10005062void
Chris Wilsonf6849602010-09-19 09:29:33 +01005063intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5064{
Yuly Novikov53b41832012-10-26 12:04:00 +03005065 struct intel_connector *intel_connector = to_intel_connector(connector);
5066
Chris Wilson3f43c482011-05-12 22:17:24 +01005067 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005068 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005069 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005070
5071 if (is_edp(intel_dp)) {
5072 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005073 drm_object_attach_property(
5074 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005075 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005076 DRM_MODE_SCALE_ASPECT);
5077 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005078 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005079}
5080
Imre Deakdada1a92014-01-29 13:25:41 +02005081static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5082{
5083 intel_dp->last_power_cycle = jiffies;
5084 intel_dp->last_power_on = jiffies;
5085 intel_dp->last_backlight_off = jiffies;
5086}
5087
Daniel Vetter67a54562012-10-20 20:57:45 +02005088static void
5089intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005090 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005091{
5092 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005093 struct edp_power_seq cur, vbt, spec,
5094 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02005095 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03005096 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005097
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005098 lockdep_assert_held(&dev_priv->pps_mutex);
5099
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005100 /* already initialized? */
5101 if (final->t11_t12 != 0)
5102 return;
5103
Jesse Barnes453c5422013-03-28 09:55:41 -07005104 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005105 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005106 pp_on_reg = PCH_PP_ON_DELAYS;
5107 pp_off_reg = PCH_PP_OFF_DELAYS;
5108 pp_div_reg = PCH_PP_DIVISOR;
5109 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005110 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5111
5112 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5113 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5114 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5115 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005116 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005117
5118 /* Workaround: Need to write PP_CONTROL with the unlock key as
5119 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005120 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03005121 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005122
Jesse Barnes453c5422013-03-28 09:55:41 -07005123 pp_on = I915_READ(pp_on_reg);
5124 pp_off = I915_READ(pp_off_reg);
5125 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02005126
5127 /* Pull timing values out of registers */
5128 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5129 PANEL_POWER_UP_DELAY_SHIFT;
5130
5131 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5132 PANEL_LIGHT_ON_DELAY_SHIFT;
5133
5134 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5135 PANEL_LIGHT_OFF_DELAY_SHIFT;
5136
5137 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5138 PANEL_POWER_DOWN_DELAY_SHIFT;
5139
5140 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5141 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5142
5143 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5144 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5145
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005146 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005147
5148 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5149 * our hw here, which are all in 100usec. */
5150 spec.t1_t3 = 210 * 10;
5151 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5152 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5153 spec.t10 = 500 * 10;
5154 /* This one is special and actually in units of 100ms, but zero
5155 * based in the hw (so we need to add 100 ms). But the sw vbt
5156 * table multiplies it with 1000 to make it in units of 100usec,
5157 * too. */
5158 spec.t11_t12 = (510 + 100) * 10;
5159
5160 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5161 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5162
5163 /* Use the max of the register settings and vbt. If both are
5164 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005165#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005166 spec.field : \
5167 max(cur.field, vbt.field))
5168 assign_final(t1_t3);
5169 assign_final(t8);
5170 assign_final(t9);
5171 assign_final(t10);
5172 assign_final(t11_t12);
5173#undef assign_final
5174
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005175#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005176 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5177 intel_dp->backlight_on_delay = get_delay(t8);
5178 intel_dp->backlight_off_delay = get_delay(t9);
5179 intel_dp->panel_power_down_delay = get_delay(t10);
5180 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5181#undef get_delay
5182
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005183 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5184 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5185 intel_dp->panel_power_cycle_delay);
5186
5187 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5188 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005189}
5190
5191static void
5192intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005193 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005194{
5195 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005196 u32 pp_on, pp_off, pp_div, port_sel = 0;
5197 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5198 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005199 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005200 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005201
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005202 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005203
5204 if (HAS_PCH_SPLIT(dev)) {
5205 pp_on_reg = PCH_PP_ON_DELAYS;
5206 pp_off_reg = PCH_PP_OFF_DELAYS;
5207 pp_div_reg = PCH_PP_DIVISOR;
5208 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005209 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5210
5211 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5212 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5213 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005214 }
5215
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005216 /*
5217 * And finally store the new values in the power sequencer. The
5218 * backlight delays are set to 1 because we do manual waits on them. For
5219 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5220 * we'll end up waiting for the backlight off delay twice: once when we
5221 * do the manual sleep, and once when we disable the panel and wait for
5222 * the PP_STATUS bit to become zero.
5223 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005224 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005225 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5226 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005227 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005228 /* Compute the divisor for the pp clock, simply match the Bspec
5229 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005230 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005231 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005232 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5233
5234 /* Haswell doesn't have any port selection bits for the panel
5235 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005236 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005237 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005238 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005239 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005240 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005241 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005242 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005243 }
5244
Jesse Barnes453c5422013-03-28 09:55:41 -07005245 pp_on |= port_sel;
5246
5247 I915_WRITE(pp_on_reg, pp_on);
5248 I915_WRITE(pp_off_reg, pp_off);
5249 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005250
Daniel Vetter67a54562012-10-20 20:57:45 +02005251 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005252 I915_READ(pp_on_reg),
5253 I915_READ(pp_off_reg),
5254 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005255}
5256
Vandana Kannanb33a2812015-02-13 15:33:03 +05305257/**
5258 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5259 * @dev: DRM device
5260 * @refresh_rate: RR to be programmed
5261 *
5262 * This function gets called when refresh rate (RR) has to be changed from
5263 * one frequency to another. Switches can be between high and low RR
5264 * supported by the panel or to any other RR based on media playback (in
5265 * this case, RR value needs to be passed from user space).
5266 *
5267 * The caller of this function needs to take a lock on dev_priv->drrs.
5268 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305269static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305270{
5271 struct drm_i915_private *dev_priv = dev->dev_private;
5272 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305273 struct intel_digital_port *dig_port = NULL;
5274 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005275 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305276 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305277 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305278 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305279
5280 if (refresh_rate <= 0) {
5281 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5282 return;
5283 }
5284
Vandana Kannan96178ee2015-01-10 02:25:56 +05305285 if (intel_dp == NULL) {
5286 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305287 return;
5288 }
5289
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005290 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005291 * FIXME: This needs proper synchronization with psr state for some
5292 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005293 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305294
Vandana Kannan96178ee2015-01-10 02:25:56 +05305295 dig_port = dp_to_dig_port(intel_dp);
5296 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005297 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305298
5299 if (!intel_crtc) {
5300 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5301 return;
5302 }
5303
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005304 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305305
Vandana Kannan96178ee2015-01-10 02:25:56 +05305306 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305307 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5308 return;
5309 }
5310
Vandana Kannan96178ee2015-01-10 02:25:56 +05305311 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5312 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305313 index = DRRS_LOW_RR;
5314
Vandana Kannan96178ee2015-01-10 02:25:56 +05305315 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305316 DRM_DEBUG_KMS(
5317 "DRRS requested for previously set RR...ignoring\n");
5318 return;
5319 }
5320
5321 if (!intel_crtc->active) {
5322 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5323 return;
5324 }
5325
Durgadoss R44395bf2015-02-13 15:33:02 +05305326 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305327 switch (index) {
5328 case DRRS_HIGH_RR:
5329 intel_dp_set_m_n(intel_crtc, M1_N1);
5330 break;
5331 case DRRS_LOW_RR:
5332 intel_dp_set_m_n(intel_crtc, M2_N2);
5333 break;
5334 case DRRS_MAX_RR:
5335 default:
5336 DRM_ERROR("Unsupported refreshrate type\n");
5337 }
5338 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005339 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305340 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305341
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305342 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305343 if (IS_VALLEYVIEW(dev))
5344 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5345 else
5346 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305347 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305348 if (IS_VALLEYVIEW(dev))
5349 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5350 else
5351 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305352 }
5353 I915_WRITE(reg, val);
5354 }
5355
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305356 dev_priv->drrs.refresh_rate_type = index;
5357
5358 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5359}
5360
Vandana Kannanb33a2812015-02-13 15:33:03 +05305361/**
5362 * intel_edp_drrs_enable - init drrs struct if supported
5363 * @intel_dp: DP struct
5364 *
5365 * Initializes frontbuffer_bits and drrs.dp
5366 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305367void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5368{
5369 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5370 struct drm_i915_private *dev_priv = dev->dev_private;
5371 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5372 struct drm_crtc *crtc = dig_port->base.base.crtc;
5373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5374
5375 if (!intel_crtc->config->has_drrs) {
5376 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5377 return;
5378 }
5379
5380 mutex_lock(&dev_priv->drrs.mutex);
5381 if (WARN_ON(dev_priv->drrs.dp)) {
5382 DRM_ERROR("DRRS already enabled\n");
5383 goto unlock;
5384 }
5385
5386 dev_priv->drrs.busy_frontbuffer_bits = 0;
5387
5388 dev_priv->drrs.dp = intel_dp;
5389
5390unlock:
5391 mutex_unlock(&dev_priv->drrs.mutex);
5392}
5393
Vandana Kannanb33a2812015-02-13 15:33:03 +05305394/**
5395 * intel_edp_drrs_disable - Disable DRRS
5396 * @intel_dp: DP struct
5397 *
5398 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305399void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5400{
5401 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5402 struct drm_i915_private *dev_priv = dev->dev_private;
5403 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5404 struct drm_crtc *crtc = dig_port->base.base.crtc;
5405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5406
5407 if (!intel_crtc->config->has_drrs)
5408 return;
5409
5410 mutex_lock(&dev_priv->drrs.mutex);
5411 if (!dev_priv->drrs.dp) {
5412 mutex_unlock(&dev_priv->drrs.mutex);
5413 return;
5414 }
5415
5416 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5417 intel_dp_set_drrs_state(dev_priv->dev,
5418 intel_dp->attached_connector->panel.
5419 fixed_mode->vrefresh);
5420
5421 dev_priv->drrs.dp = NULL;
5422 mutex_unlock(&dev_priv->drrs.mutex);
5423
5424 cancel_delayed_work_sync(&dev_priv->drrs.work);
5425}
5426
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305427static void intel_edp_drrs_downclock_work(struct work_struct *work)
5428{
5429 struct drm_i915_private *dev_priv =
5430 container_of(work, typeof(*dev_priv), drrs.work.work);
5431 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305432
Vandana Kannan96178ee2015-01-10 02:25:56 +05305433 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305434
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305435 intel_dp = dev_priv->drrs.dp;
5436
5437 if (!intel_dp)
5438 goto unlock;
5439
5440 /*
5441 * The delayed work can race with an invalidate hence we need to
5442 * recheck.
5443 */
5444
5445 if (dev_priv->drrs.busy_frontbuffer_bits)
5446 goto unlock;
5447
5448 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5449 intel_dp_set_drrs_state(dev_priv->dev,
5450 intel_dp->attached_connector->panel.
5451 downclock_mode->vrefresh);
5452
5453unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305454 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305455}
5456
Vandana Kannanb33a2812015-02-13 15:33:03 +05305457/**
5458 * intel_edp_drrs_invalidate - Invalidate DRRS
5459 * @dev: DRM device
5460 * @frontbuffer_bits: frontbuffer plane tracking bits
5461 *
5462 * When there is a disturbance on screen (due to cursor movement/time
5463 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5464 * high RR.
5465 *
5466 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5467 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305468void intel_edp_drrs_invalidate(struct drm_device *dev,
5469 unsigned frontbuffer_bits)
5470{
5471 struct drm_i915_private *dev_priv = dev->dev_private;
5472 struct drm_crtc *crtc;
5473 enum pipe pipe;
5474
Daniel Vetter9da7d692015-04-09 16:44:15 +02005475 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305476 return;
5477
Daniel Vetter88f933a2015-04-09 16:44:16 +02005478 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305479
Vandana Kannana93fad02015-01-10 02:25:59 +05305480 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005481 if (!dev_priv->drrs.dp) {
5482 mutex_unlock(&dev_priv->drrs.mutex);
5483 return;
5484 }
5485
Vandana Kannana93fad02015-01-10 02:25:59 +05305486 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5487 pipe = to_intel_crtc(crtc)->pipe;
5488
5489 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305490 intel_dp_set_drrs_state(dev_priv->dev,
5491 dev_priv->drrs.dp->attached_connector->panel.
5492 fixed_mode->vrefresh);
5493 }
5494
5495 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5496
5497 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5498 mutex_unlock(&dev_priv->drrs.mutex);
5499}
5500
Vandana Kannanb33a2812015-02-13 15:33:03 +05305501/**
5502 * intel_edp_drrs_flush - Flush DRRS
5503 * @dev: DRM device
5504 * @frontbuffer_bits: frontbuffer plane tracking bits
5505 *
5506 * When there is no movement on screen, DRRS work can be scheduled.
5507 * This DRRS work is responsible for setting relevant registers after a
5508 * timeout of 1 second.
5509 *
5510 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5511 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305512void intel_edp_drrs_flush(struct drm_device *dev,
5513 unsigned frontbuffer_bits)
5514{
5515 struct drm_i915_private *dev_priv = dev->dev_private;
5516 struct drm_crtc *crtc;
5517 enum pipe pipe;
5518
Daniel Vetter9da7d692015-04-09 16:44:15 +02005519 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305520 return;
5521
Daniel Vetter88f933a2015-04-09 16:44:16 +02005522 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305523
Vandana Kannana93fad02015-01-10 02:25:59 +05305524 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005525 if (!dev_priv->drrs.dp) {
5526 mutex_unlock(&dev_priv->drrs.mutex);
5527 return;
5528 }
5529
Vandana Kannana93fad02015-01-10 02:25:59 +05305530 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5531 pipe = to_intel_crtc(crtc)->pipe;
5532 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5533
Vandana Kannana93fad02015-01-10 02:25:59 +05305534 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5535 !dev_priv->drrs.busy_frontbuffer_bits)
5536 schedule_delayed_work(&dev_priv->drrs.work,
5537 msecs_to_jiffies(1000));
5538 mutex_unlock(&dev_priv->drrs.mutex);
5539}
5540
Vandana Kannanb33a2812015-02-13 15:33:03 +05305541/**
5542 * DOC: Display Refresh Rate Switching (DRRS)
5543 *
5544 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5545 * which enables swtching between low and high refresh rates,
5546 * dynamically, based on the usage scenario. This feature is applicable
5547 * for internal panels.
5548 *
5549 * Indication that the panel supports DRRS is given by the panel EDID, which
5550 * would list multiple refresh rates for one resolution.
5551 *
5552 * DRRS is of 2 types - static and seamless.
5553 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5554 * (may appear as a blink on screen) and is used in dock-undock scenario.
5555 * Seamless DRRS involves changing RR without any visual effect to the user
5556 * and can be used during normal system usage. This is done by programming
5557 * certain registers.
5558 *
5559 * Support for static/seamless DRRS may be indicated in the VBT based on
5560 * inputs from the panel spec.
5561 *
5562 * DRRS saves power by switching to low RR based on usage scenarios.
5563 *
5564 * eDP DRRS:-
5565 * The implementation is based on frontbuffer tracking implementation.
5566 * When there is a disturbance on the screen triggered by user activity or a
5567 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5568 * When there is no movement on screen, after a timeout of 1 second, a switch
5569 * to low RR is made.
5570 * For integration with frontbuffer tracking code,
5571 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5572 *
5573 * DRRS can be further extended to support other internal panels and also
5574 * the scenario of video playback wherein RR is set based on the rate
5575 * requested by userspace.
5576 */
5577
5578/**
5579 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5580 * @intel_connector: eDP connector
5581 * @fixed_mode: preferred mode of panel
5582 *
5583 * This function is called only once at driver load to initialize basic
5584 * DRRS stuff.
5585 *
5586 * Returns:
5587 * Downclock mode if panel supports it, else return NULL.
5588 * DRRS support is determined by the presence of downclock mode (apart
5589 * from VBT setting).
5590 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305591static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305592intel_dp_drrs_init(struct intel_connector *intel_connector,
5593 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305594{
5595 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305596 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305597 struct drm_i915_private *dev_priv = dev->dev_private;
5598 struct drm_display_mode *downclock_mode = NULL;
5599
Daniel Vetter9da7d692015-04-09 16:44:15 +02005600 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5601 mutex_init(&dev_priv->drrs.mutex);
5602
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305603 if (INTEL_INFO(dev)->gen <= 6) {
5604 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5605 return NULL;
5606 }
5607
5608 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005609 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305610 return NULL;
5611 }
5612
5613 downclock_mode = intel_find_panel_downclock
5614 (dev, fixed_mode, connector);
5615
5616 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305617 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305618 return NULL;
5619 }
5620
Vandana Kannan96178ee2015-01-10 02:25:56 +05305621 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305622
Vandana Kannan96178ee2015-01-10 02:25:56 +05305623 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005624 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305625 return downclock_mode;
5626}
5627
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005628static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005629 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005630{
5631 struct drm_connector *connector = &intel_connector->base;
5632 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005633 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5634 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005635 struct drm_i915_private *dev_priv = dev->dev_private;
5636 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305637 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005638 bool has_dpcd;
5639 struct drm_display_mode *scan;
5640 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005641 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005642
5643 if (!is_edp(intel_dp))
5644 return true;
5645
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005646 pps_lock(intel_dp);
5647 intel_edp_panel_vdd_sanitize(intel_dp);
5648 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005649
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005650 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005651 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005652
5653 if (has_dpcd) {
5654 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5655 dev_priv->no_aux_handshake =
5656 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5657 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5658 } else {
5659 /* if this fails, presume the device is a ghost */
5660 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005661 return false;
5662 }
5663
5664 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005665 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005666 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005667 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005668
Daniel Vetter060c8772014-03-21 23:22:35 +01005669 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005670 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005671 if (edid) {
5672 if (drm_add_edid_modes(connector, edid)) {
5673 drm_mode_connector_update_edid_property(connector,
5674 edid);
5675 drm_edid_to_eld(connector, edid);
5676 } else {
5677 kfree(edid);
5678 edid = ERR_PTR(-EINVAL);
5679 }
5680 } else {
5681 edid = ERR_PTR(-ENOENT);
5682 }
5683 intel_connector->edid = edid;
5684
5685 /* prefer fixed mode from EDID if available */
5686 list_for_each_entry(scan, &connector->probed_modes, head) {
5687 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5688 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305689 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305690 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005691 break;
5692 }
5693 }
5694
5695 /* fallback to VBT if available for eDP */
5696 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5697 fixed_mode = drm_mode_duplicate(dev,
5698 dev_priv->vbt.lfp_lvds_vbt_mode);
5699 if (fixed_mode)
5700 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5701 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005702 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005703
Clint Taylor01527b32014-07-07 13:01:46 -07005704 if (IS_VALLEYVIEW(dev)) {
5705 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5706 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005707
5708 /*
5709 * Figure out the current pipe for the initial backlight setup.
5710 * If the current pipe isn't valid, try the PPS pipe, and if that
5711 * fails just assume pipe A.
5712 */
5713 if (IS_CHERRYVIEW(dev))
5714 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5715 else
5716 pipe = PORT_TO_PIPE(intel_dp->DP);
5717
5718 if (pipe != PIPE_A && pipe != PIPE_B)
5719 pipe = intel_dp->pps_pipe;
5720
5721 if (pipe != PIPE_A && pipe != PIPE_B)
5722 pipe = PIPE_A;
5723
5724 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5725 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005726 }
5727
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305728 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005729 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005730 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005731
5732 return true;
5733}
5734
Paulo Zanoni16c25532013-06-12 17:27:25 -03005735bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005736intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5737 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005738{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005739 struct drm_connector *connector = &intel_connector->base;
5740 struct intel_dp *intel_dp = &intel_dig_port->dp;
5741 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5742 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005743 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005744 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005745 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005746
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005747 intel_dp->pps_pipe = INVALID_PIPE;
5748
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005749 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005750 if (INTEL_INFO(dev)->gen >= 9)
5751 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5752 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005753 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5754 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5755 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5756 else if (HAS_PCH_SPLIT(dev))
5757 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5758 else
5759 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5760
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005761 if (INTEL_INFO(dev)->gen >= 9)
5762 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5763 else
5764 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005765
Daniel Vetter07679352012-09-06 22:15:42 +02005766 /* Preserve the current hw state. */
5767 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005768 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005769
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005770 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305771 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005772 else
5773 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005774
Imre Deakf7d24902013-05-08 13:14:05 +03005775 /*
5776 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5777 * for DP the encoder type can be set by the caller to
5778 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5779 */
5780 if (type == DRM_MODE_CONNECTOR_eDP)
5781 intel_encoder->type = INTEL_OUTPUT_EDP;
5782
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005783 /* eDP only on port B and/or C on vlv/chv */
5784 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5785 port != PORT_B && port != PORT_C))
5786 return false;
5787
Imre Deake7281ea2013-05-08 13:14:08 +03005788 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5789 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5790 port_name(port));
5791
Adam Jacksonb3295302010-07-16 14:46:28 -04005792 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005793 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5794
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005795 connector->interlace_allowed = true;
5796 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005797
Daniel Vetter66a92782012-07-12 20:08:18 +02005798 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005799 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005800
Chris Wilsondf0e9242010-09-09 16:20:55 +01005801 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005802 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005803
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005804 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005805 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5806 else
5807 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005808 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005809
Jani Nikula0b998362014-03-14 16:51:17 +02005810 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005811 switch (port) {
5812 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005813 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005814 break;
5815 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005816 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005817 break;
5818 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005819 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005820 break;
5821 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005822 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005823 break;
5824 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005825 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005826 }
5827
Imre Deakdada1a92014-01-29 13:25:41 +02005828 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005829 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005830 intel_dp_init_panel_power_timestamps(intel_dp);
5831 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005832 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005833 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005834 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005835 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005836 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005837
Jani Nikula9d1a1032014-03-14 16:51:15 +02005838 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005839
Dave Airlie0e32b392014-05-02 14:02:48 +10005840 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005841 if (HAS_DP_MST(dev) &&
5842 (port == PORT_B || port == PORT_C || port == PORT_D))
5843 intel_dp_mst_encoder_init(intel_dig_port,
5844 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005845
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005846 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005847 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005848 if (is_edp(intel_dp)) {
5849 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005850 /*
5851 * vdd might still be enabled do to the delayed vdd off.
5852 * Make sure vdd is actually turned off here.
5853 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005854 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005855 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005856 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005857 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005858 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005859 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005860 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005861 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005862
Chris Wilsonf6849602010-09-19 09:29:33 +01005863 intel_dp_add_properties(intel_dp, connector);
5864
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005865 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5866 * 0xd. Failure to do so will result in spurious interrupts being
5867 * generated on the port when a cable is not attached.
5868 */
5869 if (IS_G4X(dev) && !IS_GM45(dev)) {
5870 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5871 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5872 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005873
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005874 i915_debugfs_connector_add(connector);
5875
Paulo Zanoni16c25532013-06-12 17:27:25 -03005876 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005877}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005878
5879void
5880intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5881{
Dave Airlie13cf5502014-06-18 11:29:35 +10005882 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005883 struct intel_digital_port *intel_dig_port;
5884 struct intel_encoder *intel_encoder;
5885 struct drm_encoder *encoder;
5886 struct intel_connector *intel_connector;
5887
Daniel Vetterb14c5672013-09-19 12:18:32 +02005888 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005889 if (!intel_dig_port)
5890 return;
5891
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005892 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005893 if (!intel_connector) {
5894 kfree(intel_dig_port);
5895 return;
5896 }
5897
5898 intel_encoder = &intel_dig_port->base;
5899 encoder = &intel_encoder->base;
5900
5901 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5902 DRM_MODE_ENCODER_TMDS);
5903
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005904 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005905 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005906 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005907 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005908 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005909 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005910 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005911 intel_encoder->pre_enable = chv_pre_enable_dp;
5912 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005913 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005914 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005915 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005916 intel_encoder->pre_enable = vlv_pre_enable_dp;
5917 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005918 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005919 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005920 intel_encoder->pre_enable = g4x_pre_enable_dp;
5921 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005922 if (INTEL_INFO(dev)->gen >= 5)
5923 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005924 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005925
Paulo Zanoni174edf12012-10-26 19:05:50 -02005926 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005927 intel_dig_port->dp.output_reg = output_reg;
5928
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005929 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005930 if (IS_CHERRYVIEW(dev)) {
5931 if (port == PORT_D)
5932 intel_encoder->crtc_mask = 1 << 2;
5933 else
5934 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5935 } else {
5936 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5937 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005938 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005939
Dave Airlie13cf5502014-06-18 11:29:35 +10005940 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005941 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005942
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005943 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5944 drm_encoder_cleanup(encoder);
5945 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005946 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005947 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005948}
Dave Airlie0e32b392014-05-02 14:02:48 +10005949
5950void intel_dp_mst_suspend(struct drm_device *dev)
5951{
5952 struct drm_i915_private *dev_priv = dev->dev_private;
5953 int i;
5954
5955 /* disable MST */
5956 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005957 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005958 if (!intel_dig_port)
5959 continue;
5960
5961 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5962 if (!intel_dig_port->dp.can_mst)
5963 continue;
5964 if (intel_dig_port->dp.is_mst)
5965 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5966 }
5967 }
5968}
5969
5970void intel_dp_mst_resume(struct drm_device *dev)
5971{
5972 struct drm_i915_private *dev_priv = dev->dev_private;
5973 int i;
5974
5975 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005976 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005977 if (!intel_dig_port)
5978 continue;
5979 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5980 int ret;
5981
5982 if (!intel_dig_port->dp.can_mst)
5983 continue;
5984
5985 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5986 if (ret != 0) {
5987 intel_dp_check_mst_status(&intel_dig_port->dp);
5988 }
5989 }
5990 }
5991}