blob: ff0aa6f87679d6898ebeba400a1f9b3337506aa2 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080044struct dp_link_dpll {
45 int link_bw;
46 struct dpll dpll;
47};
48
49static const struct dp_link_dpll gen4_dpll[] = {
50 { DP_LINK_BW_1_62,
51 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
52 { DP_LINK_BW_2_7,
53 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
54};
55
56static const struct dp_link_dpll pch_dpll[] = {
57 { DP_LINK_BW_1_62,
58 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
59 { DP_LINK_BW_2_7,
60 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
61};
62
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063static const struct dp_link_dpll vlv_dpll[] = {
64 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080065 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080066 { DP_LINK_BW_2_7,
67 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
68};
69
Chon Ming Leeef9348c2014-04-09 13:28:18 +030070/*
71 * CHV supports eDP 1.4 that have more link rates.
72 * Below only provides the fixed rate but exclude variable rate.
73 */
74static const struct dp_link_dpll chv_dpll[] = {
75 /*
76 * CHV requires to program fractional division for m2.
77 * m2 is stored in fixed point format using formula below
78 * (m2_int << 22) | m2_fraction
79 */
80 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
81 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
82 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
83 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
84 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
85 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
86};
Sonika Jindala8f3ef62015-03-05 10:02:30 +053087/* Skylake supports following rates */
Ville Syrjäläf4896f12015-03-12 17:10:27 +020088static const int gen9_rates[] = { 162000, 216000, 270000,
89 324000, 432000, 540000 };
90static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070092/**
93 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
94 * @intel_dp: DP struct
95 *
96 * If a CPU or PCH DP output is attached to an eDP panel, this function
97 * will return true, and false otherwise.
98 */
99static bool is_edp(struct intel_dp *intel_dp)
100{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200101 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
102
103 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700104}
105
Imre Deak68b4d822013-05-08 13:14:06 +0300106static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700107{
Imre Deak68b4d822013-05-08 13:14:06 +0300108 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
109
110 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700111}
112
Chris Wilsondf0e9242010-09-09 16:20:55 +0100113static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
114{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200115 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100116}
117
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300119static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100120static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300121static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300122static void vlv_steal_power_sequencer(struct drm_device *dev,
123 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700124
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200125static int
126intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700127{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700128 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700129
130 switch (max_link_bw) {
131 case DP_LINK_BW_1_62:
132 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200133 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Ville Syrjälä50fec212015-03-12 17:10:34 +0200209 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800227uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700228{
229 int i;
230 uint32_t v = 0;
231
232 if (src_bytes > 4)
233 src_bytes = 4;
234 for (i = 0; i < src_bytes; i++)
235 v |= ((uint32_t) src[i]) << ((3-i) * 8);
236 return v;
237}
238
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000239static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700240{
241 int i;
242 if (dst_bytes > 4)
243 dst_bytes = 4;
244 for (i = 0; i < dst_bytes; i++)
245 dst[i] = src >> ((3-i) * 8);
246}
247
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700248/* hrawclock is 1/4 the FSB frequency */
249static int
250intel_hrawclk(struct drm_device *dev)
251{
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 uint32_t clkcfg;
254
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530255 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
256 if (IS_VALLEYVIEW(dev))
257 return 200;
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259 clkcfg = I915_READ(CLKCFG);
260 switch (clkcfg & CLKCFG_FSB_MASK) {
261 case CLKCFG_FSB_400:
262 return 100;
263 case CLKCFG_FSB_533:
264 return 133;
265 case CLKCFG_FSB_667:
266 return 166;
267 case CLKCFG_FSB_800:
268 return 200;
269 case CLKCFG_FSB_1067:
270 return 266;
271 case CLKCFG_FSB_1333:
272 return 333;
273 /* these two are just a guess; one of them might be right */
274 case CLKCFG_FSB_1600:
275 case CLKCFG_FSB_1600_ALT:
276 return 400;
277 default:
278 return 133;
279 }
280}
281
Jani Nikulabf13e812013-09-06 07:40:05 +0300282static void
283intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300284 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300285static void
286intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300287 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300288
Ville Syrjälä773538e82014-09-04 14:54:56 +0300289static void pps_lock(struct intel_dp *intel_dp)
290{
291 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
292 struct intel_encoder *encoder = &intel_dig_port->base;
293 struct drm_device *dev = encoder->base.dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
295 enum intel_display_power_domain power_domain;
296
297 /*
298 * See vlv_power_sequencer_reset() why we need
299 * a power domain reference here.
300 */
301 power_domain = intel_display_port_power_domain(encoder);
302 intel_display_power_get(dev_priv, power_domain);
303
304 mutex_lock(&dev_priv->pps_mutex);
305}
306
307static void pps_unlock(struct intel_dp *intel_dp)
308{
309 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
310 struct intel_encoder *encoder = &intel_dig_port->base;
311 struct drm_device *dev = encoder->base.dev;
312 struct drm_i915_private *dev_priv = dev->dev_private;
313 enum intel_display_power_domain power_domain;
314
315 mutex_unlock(&dev_priv->pps_mutex);
316
317 power_domain = intel_display_port_power_domain(encoder);
318 intel_display_power_put(dev_priv, power_domain);
319}
320
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300321static void
322vlv_power_sequencer_kick(struct intel_dp *intel_dp)
323{
324 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
325 struct drm_device *dev = intel_dig_port->base.base.dev;
326 struct drm_i915_private *dev_priv = dev->dev_private;
327 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200328 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300329 uint32_t DP;
330
331 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
332 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
333 pipe_name(pipe), port_name(intel_dig_port->port)))
334 return;
335
336 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
337 pipe_name(pipe), port_name(intel_dig_port->port));
338
339 /* Preserve the BIOS-computed detected bit. This is
340 * supposed to be read-only.
341 */
342 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
343 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
344 DP |= DP_PORT_WIDTH(1);
345 DP |= DP_LINK_TRAIN_PAT_1;
346
347 if (IS_CHERRYVIEW(dev))
348 DP |= DP_PIPE_SELECT_CHV(pipe);
349 else if (pipe == PIPE_B)
350 DP |= DP_PIPEB_SELECT;
351
Ville Syrjäläd288f652014-10-28 13:20:22 +0200352 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
353
354 /*
355 * The DPLL for the pipe must be enabled for this to work.
356 * So enable temporarily it if it's not already enabled.
357 */
358 if (!pll_enabled)
359 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
360 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
361
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300362 /*
363 * Similar magic as in intel_dp_enable_port().
364 * We _must_ do this port enable + disable trick
365 * to make this power seqeuencer lock onto the port.
366 * Otherwise even VDD force bit won't work.
367 */
368 I915_WRITE(intel_dp->output_reg, DP);
369 POSTING_READ(intel_dp->output_reg);
370
371 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
372 POSTING_READ(intel_dp->output_reg);
373
374 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
375 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200376
377 if (!pll_enabled)
378 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300379}
380
Jani Nikulabf13e812013-09-06 07:40:05 +0300381static enum pipe
382vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
383{
384 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300385 struct drm_device *dev = intel_dig_port->base.base.dev;
386 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300387 struct intel_encoder *encoder;
388 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300389 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300390
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300391 lockdep_assert_held(&dev_priv->pps_mutex);
392
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300393 /* We should never land here with regular DP ports */
394 WARN_ON(!is_edp(intel_dp));
395
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300396 if (intel_dp->pps_pipe != INVALID_PIPE)
397 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399 /*
400 * We don't have power sequencer currently.
401 * Pick one that's not used by other ports.
402 */
403 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
404 base.head) {
405 struct intel_dp *tmp;
406
407 if (encoder->type != INTEL_OUTPUT_EDP)
408 continue;
409
410 tmp = enc_to_intel_dp(&encoder->base);
411
412 if (tmp->pps_pipe != INVALID_PIPE)
413 pipes &= ~(1 << tmp->pps_pipe);
414 }
415
416 /*
417 * Didn't find one. This should not happen since there
418 * are two power sequencers and up to two eDP ports.
419 */
420 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300421 pipe = PIPE_A;
422 else
423 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300425 vlv_steal_power_sequencer(dev, pipe);
426 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
428 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
429 pipe_name(intel_dp->pps_pipe),
430 port_name(intel_dig_port->port));
431
432 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300433 intel_dp_init_panel_power_sequencer(dev, intel_dp);
434 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300435
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300436 /*
437 * Even vdd force doesn't work until we've made
438 * the power sequencer lock in on the port.
439 */
440 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300441
442 return intel_dp->pps_pipe;
443}
444
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300445typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
446 enum pipe pipe);
447
448static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
449 enum pipe pipe)
450{
451 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
452}
453
454static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
455 enum pipe pipe)
456{
457 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
458}
459
460static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
461 enum pipe pipe)
462{
463 return true;
464}
465
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300466static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300467vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
468 enum port port,
469 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300470{
Jani Nikulabf13e812013-09-06 07:40:05 +0300471 enum pipe pipe;
472
Jani Nikulabf13e812013-09-06 07:40:05 +0300473 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
474 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
475 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300476
477 if (port_sel != PANEL_PORT_SELECT_VLV(port))
478 continue;
479
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300480 if (!pipe_check(dev_priv, pipe))
481 continue;
482
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300484 }
485
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486 return INVALID_PIPE;
487}
488
489static void
490vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
491{
492 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
493 struct drm_device *dev = intel_dig_port->base.base.dev;
494 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495 enum port port = intel_dig_port->port;
496
497 lockdep_assert_held(&dev_priv->pps_mutex);
498
499 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300500 /* first pick one where the panel is on */
501 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
502 vlv_pipe_has_pp_on);
503 /* didn't find one? pick one where vdd is on */
504 if (intel_dp->pps_pipe == INVALID_PIPE)
505 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
506 vlv_pipe_has_vdd_on);
507 /* didn't find one? pick one with just the correct port */
508 if (intel_dp->pps_pipe == INVALID_PIPE)
509 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
510 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300511
512 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
513 if (intel_dp->pps_pipe == INVALID_PIPE) {
514 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
515 port_name(port));
516 return;
517 }
518
519 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
520 port_name(port), pipe_name(intel_dp->pps_pipe));
521
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300522 intel_dp_init_panel_power_sequencer(dev, intel_dp);
523 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300524}
525
Ville Syrjälä773538e82014-09-04 14:54:56 +0300526void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
527{
528 struct drm_device *dev = dev_priv->dev;
529 struct intel_encoder *encoder;
530
531 if (WARN_ON(!IS_VALLEYVIEW(dev)))
532 return;
533
534 /*
535 * We can't grab pps_mutex here due to deadlock with power_domain
536 * mutex when power_domain functions are called while holding pps_mutex.
537 * That also means that in order to use pps_pipe the code needs to
538 * hold both a power domain reference and pps_mutex, and the power domain
539 * reference get/put must be done while _not_ holding pps_mutex.
540 * pps_{lock,unlock}() do these steps in the correct order, so one
541 * should use them always.
542 */
543
544 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
545 struct intel_dp *intel_dp;
546
547 if (encoder->type != INTEL_OUTPUT_EDP)
548 continue;
549
550 intel_dp = enc_to_intel_dp(&encoder->base);
551 intel_dp->pps_pipe = INVALID_PIPE;
552 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300553}
554
555static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
556{
557 struct drm_device *dev = intel_dp_to_dev(intel_dp);
558
559 if (HAS_PCH_SPLIT(dev))
560 return PCH_PP_CONTROL;
561 else
562 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
563}
564
565static u32 _pp_stat_reg(struct intel_dp *intel_dp)
566{
567 struct drm_device *dev = intel_dp_to_dev(intel_dp);
568
569 if (HAS_PCH_SPLIT(dev))
570 return PCH_PP_STATUS;
571 else
572 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
573}
574
Clint Taylor01527b32014-07-07 13:01:46 -0700575/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
576 This function only applicable when panel PM state is not to be tracked */
577static int edp_notify_handler(struct notifier_block *this, unsigned long code,
578 void *unused)
579{
580 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
581 edp_notifier);
582 struct drm_device *dev = intel_dp_to_dev(intel_dp);
583 struct drm_i915_private *dev_priv = dev->dev_private;
584 u32 pp_div;
585 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700586
587 if (!is_edp(intel_dp) || code != SYS_RESTART)
588 return 0;
589
Ville Syrjälä773538e82014-09-04 14:54:56 +0300590 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300591
Clint Taylor01527b32014-07-07 13:01:46 -0700592 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300593 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
594
Clint Taylor01527b32014-07-07 13:01:46 -0700595 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
596 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
597 pp_div = I915_READ(pp_div_reg);
598 pp_div &= PP_REFERENCE_DIVIDER_MASK;
599
600 /* 0x1F write to PP_DIV_REG sets max cycle delay */
601 I915_WRITE(pp_div_reg, pp_div | 0x1F);
602 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
603 msleep(intel_dp->panel_power_cycle_delay);
604 }
605
Ville Syrjälä773538e82014-09-04 14:54:56 +0300606 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300607
Clint Taylor01527b32014-07-07 13:01:46 -0700608 return 0;
609}
610
Daniel Vetter4be73782014-01-17 14:39:48 +0100611static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700612{
Paulo Zanoni30add222012-10-26 19:05:45 -0200613 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700614 struct drm_i915_private *dev_priv = dev->dev_private;
615
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300616 lockdep_assert_held(&dev_priv->pps_mutex);
617
Ville Syrjälä9a423562014-10-16 21:29:48 +0300618 if (IS_VALLEYVIEW(dev) &&
619 intel_dp->pps_pipe == INVALID_PIPE)
620 return false;
621
Jani Nikulabf13e812013-09-06 07:40:05 +0300622 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700623}
624
Daniel Vetter4be73782014-01-17 14:39:48 +0100625static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700626{
Paulo Zanoni30add222012-10-26 19:05:45 -0200627 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700628 struct drm_i915_private *dev_priv = dev->dev_private;
629
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300630 lockdep_assert_held(&dev_priv->pps_mutex);
631
Ville Syrjälä9a423562014-10-16 21:29:48 +0300632 if (IS_VALLEYVIEW(dev) &&
633 intel_dp->pps_pipe == INVALID_PIPE)
634 return false;
635
Ville Syrjälä773538e82014-09-04 14:54:56 +0300636 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700637}
638
Keith Packard9b984da2011-09-19 13:54:47 -0700639static void
640intel_dp_check_edp(struct intel_dp *intel_dp)
641{
Paulo Zanoni30add222012-10-26 19:05:45 -0200642 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700643 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700644
Keith Packard9b984da2011-09-19 13:54:47 -0700645 if (!is_edp(intel_dp))
646 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700647
Daniel Vetter4be73782014-01-17 14:39:48 +0100648 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700649 WARN(1, "eDP powered off while attempting aux channel communication.\n");
650 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300651 I915_READ(_pp_stat_reg(intel_dp)),
652 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700653 }
654}
655
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100656static uint32_t
657intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
658{
659 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
660 struct drm_device *dev = intel_dig_port->base.base.dev;
661 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300662 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100663 uint32_t status;
664 bool done;
665
Daniel Vetteref04f002012-12-01 21:03:59 +0100666#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100667 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300668 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300669 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100670 else
671 done = wait_for_atomic(C, 10) == 0;
672 if (!done)
673 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
674 has_aux_irq);
675#undef C
676
677 return status;
678}
679
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000680static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
681{
682 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
683 struct drm_device *dev = intel_dig_port->base.base.dev;
684
685 /*
686 * The clock divider is based off the hrawclk, and would like to run at
687 * 2MHz. So, take the hrawclk value and divide by 2 and use that
688 */
689 return index ? 0 : intel_hrawclk(dev) / 2;
690}
691
692static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
693{
694 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
695 struct drm_device *dev = intel_dig_port->base.base.dev;
696
697 if (index)
698 return 0;
699
700 if (intel_dig_port->port == PORT_A) {
701 if (IS_GEN6(dev) || IS_GEN7(dev))
702 return 200; /* SNB & IVB eDP input clock at 400Mhz */
703 else
704 return 225; /* eDP input clock at 450Mhz */
705 } else {
706 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
707 }
708}
709
710static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300711{
712 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
713 struct drm_device *dev = intel_dig_port->base.base.dev;
714 struct drm_i915_private *dev_priv = dev->dev_private;
715
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000716 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100717 if (index)
718 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300720 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
721 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100722 switch (index) {
723 case 0: return 63;
724 case 1: return 72;
725 default: return 0;
726 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000727 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100728 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300729 }
730}
731
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000732static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
733{
734 return index ? 0 : 100;
735}
736
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000737static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
738{
739 /*
740 * SKL doesn't need us to program the AUX clock divider (Hardware will
741 * derive the clock from CDCLK automatically). We still implement the
742 * get_aux_clock_divider vfunc to plug-in into the existing code.
743 */
744 return index ? 0 : 1;
745}
746
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000747static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
748 bool has_aux_irq,
749 int send_bytes,
750 uint32_t aux_clock_divider)
751{
752 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
753 struct drm_device *dev = intel_dig_port->base.base.dev;
754 uint32_t precharge, timeout;
755
756 if (IS_GEN6(dev))
757 precharge = 3;
758 else
759 precharge = 5;
760
761 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
762 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
763 else
764 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
765
766 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000767 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000768 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000769 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000770 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000771 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000772 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
773 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775}
776
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000777static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
778 bool has_aux_irq,
779 int send_bytes,
780 uint32_t unused)
781{
782 return DP_AUX_CH_CTL_SEND_BUSY |
783 DP_AUX_CH_CTL_DONE |
784 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
785 DP_AUX_CH_CTL_TIME_OUT_ERROR |
786 DP_AUX_CH_CTL_TIME_OUT_1600us |
787 DP_AUX_CH_CTL_RECEIVE_ERROR |
788 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
789 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
790}
791
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100793intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200794 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795 uint8_t *recv, int recv_size)
796{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200797 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
798 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700799 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300800 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100802 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100803 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000805 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100806 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200807 bool vdd;
808
Ville Syrjälä773538e82014-09-04 14:54:56 +0300809 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300810
Ville Syrjälä72c35002014-08-18 22:16:00 +0300811 /*
812 * We will be called with VDD already enabled for dpcd/edid/oui reads.
813 * In such cases we want to leave VDD enabled and it's up to upper layers
814 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
815 * ourselves.
816 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300817 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100818
819 /* dp aux is extremely sensitive to irq latency, hence request the
820 * lowest possible wakeup latency and so prevent the cpu from going into
821 * deep sleep states.
822 */
823 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700824
Keith Packard9b984da2011-09-19 13:54:47 -0700825 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800826
Paulo Zanonic67a4702013-08-19 13:18:09 -0300827 intel_aux_display_runtime_get(dev_priv);
828
Jesse Barnes11bee432011-08-01 15:02:20 -0700829 /* Try to wait for any previous AUX channel activity */
830 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100831 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700832 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
833 break;
834 msleep(1);
835 }
836
837 if (try == 3) {
838 WARN(1, "dp_aux_ch not started status 0x%08x\n",
839 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100840 ret = -EBUSY;
841 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100842 }
843
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300844 /* Only 5 data registers! */
845 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
846 ret = -E2BIG;
847 goto out;
848 }
849
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000850 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000851 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
852 has_aux_irq,
853 send_bytes,
854 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000855
Chris Wilsonbc866252013-07-21 16:00:03 +0100856 /* Must try at least 3 times according to DP spec */
857 for (try = 0; try < 5; try++) {
858 /* Load the send data into the aux channel data registers */
859 for (i = 0; i < send_bytes; i += 4)
860 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800861 intel_dp_pack_aux(send + i,
862 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400863
Chris Wilsonbc866252013-07-21 16:00:03 +0100864 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000865 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100866
Chris Wilsonbc866252013-07-21 16:00:03 +0100867 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400868
Chris Wilsonbc866252013-07-21 16:00:03 +0100869 /* Clear done status and any errors */
870 I915_WRITE(ch_ctl,
871 status |
872 DP_AUX_CH_CTL_DONE |
873 DP_AUX_CH_CTL_TIME_OUT_ERROR |
874 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400875
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
877 DP_AUX_CH_CTL_RECEIVE_ERROR))
878 continue;
879 if (status & DP_AUX_CH_CTL_DONE)
880 break;
881 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100882 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700883 break;
884 }
885
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700887 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100888 ret = -EBUSY;
889 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 }
891
892 /* Check for timeout or receive error.
893 * Timeouts occur when the sink is not connected
894 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700895 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700896 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100897 ret = -EIO;
898 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700899 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700900
901 /* Timeouts occur when the device isn't connected, so they're
902 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700903 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800904 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100905 ret = -ETIMEDOUT;
906 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700907 }
908
909 /* Unload any bytes sent back from the other side */
910 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
911 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700912 if (recv_bytes > recv_size)
913 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400914
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100915 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800916 intel_dp_unpack_aux(I915_READ(ch_data + i),
917 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100919 ret = recv_bytes;
920out:
921 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300922 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100923
Jani Nikula884f19e2014-03-14 16:51:14 +0200924 if (vdd)
925 edp_panel_vdd_off(intel_dp, false);
926
Ville Syrjälä773538e82014-09-04 14:54:56 +0300927 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300928
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100929 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700930}
931
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300932#define BARE_ADDRESS_SIZE 3
933#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200934static ssize_t
935intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200937 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
938 uint8_t txbuf[20], rxbuf[20];
939 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700941
Jani Nikula9d1a1032014-03-14 16:51:15 +0200942 txbuf[0] = msg->request << 4;
943 txbuf[1] = msg->address >> 8;
944 txbuf[2] = msg->address & 0xff;
945 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300946
Jani Nikula9d1a1032014-03-14 16:51:15 +0200947 switch (msg->request & ~DP_AUX_I2C_MOT) {
948 case DP_AUX_NATIVE_WRITE:
949 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300950 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200951 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200952
Jani Nikula9d1a1032014-03-14 16:51:15 +0200953 if (WARN_ON(txsize > 20))
954 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955
Jani Nikula9d1a1032014-03-14 16:51:15 +0200956 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957
Jani Nikula9d1a1032014-03-14 16:51:15 +0200958 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
959 if (ret > 0) {
960 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 /* Return payload size. */
963 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 break;
966
967 case DP_AUX_NATIVE_READ:
968 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300969 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 rxsize = msg->size + 1;
971
972 if (WARN_ON(rxsize > 20))
973 return -E2BIG;
974
975 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
976 if (ret > 0) {
977 msg->reply = rxbuf[0] >> 4;
978 /*
979 * Assume happy day, and copy the data. The caller is
980 * expected to check msg->reply before touching it.
981 *
982 * Return payload size.
983 */
984 ret--;
985 memcpy(msg->buffer, rxbuf + 1, ret);
986 }
987 break;
988
989 default:
990 ret = -EINVAL;
991 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700992 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200993
Jani Nikula9d1a1032014-03-14 16:51:15 +0200994 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700995}
996
Jani Nikula9d1a1032014-03-14 16:51:15 +0200997static void
998intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001001 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1002 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001003 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001004 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001005
Jani Nikula33ad6622014-03-14 16:51:16 +02001006 switch (port) {
1007 case PORT_A:
1008 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001009 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001010 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001011 case PORT_B:
1012 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001013 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001014 break;
1015 case PORT_C:
1016 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001017 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001018 break;
1019 case PORT_D:
1020 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001021 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001022 break;
1023 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001024 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001025 }
1026
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001027 /*
1028 * The AUX_CTL register is usually DP_CTL + 0x10.
1029 *
1030 * On Haswell and Broadwell though:
1031 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1032 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1033 *
1034 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1035 */
1036 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001037 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001038
Jani Nikula0b998362014-03-14 16:51:17 +02001039 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001040 intel_dp->aux.dev = dev->dev;
1041 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001042
Jani Nikula0b998362014-03-14 16:51:17 +02001043 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1044 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001045
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001046 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001047 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001048 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001049 name, ret);
1050 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001051 }
David Flynn8316f332010-12-08 16:10:21 +00001052
Jani Nikula0b998362014-03-14 16:51:17 +02001053 ret = sysfs_create_link(&connector->base.kdev->kobj,
1054 &intel_dp->aux.ddc.dev.kobj,
1055 intel_dp->aux.ddc.dev.kobj.name);
1056 if (ret < 0) {
1057 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001058 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001059 }
1060}
1061
Imre Deak80f65de2014-02-11 17:12:49 +02001062static void
1063intel_dp_connector_unregister(struct intel_connector *intel_connector)
1064{
1065 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1066
Dave Airlie0e32b392014-05-02 14:02:48 +10001067 if (!intel_connector->mst_port)
1068 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1069 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001070 intel_connector_unregister(intel_connector);
1071}
1072
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001073static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301074skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001075{
1076 u32 ctrl1;
1077
1078 pipe_config->ddi_pll_sel = SKL_DPLL0;
1079 pipe_config->dpll_hw_state.cfgcr1 = 0;
1080 pipe_config->dpll_hw_state.cfgcr2 = 0;
1081
1082 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301083 switch (link_clock / 2) {
1084 case 81000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001085 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
1086 SKL_DPLL0);
1087 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301088 case 135000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001089 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
1090 SKL_DPLL0);
1091 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301092 case 270000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001093 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
1094 SKL_DPLL0);
1095 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301096 case 162000:
1097 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1620,
1098 SKL_DPLL0);
1099 break;
1100 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1101 results in CDCLK change. Need to handle the change of CDCLK by
1102 disabling pipes and re-enabling them */
1103 case 108000:
1104 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1080,
1105 SKL_DPLL0);
1106 break;
1107 case 216000:
1108 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2160,
1109 SKL_DPLL0);
1110 break;
1111
Damien Lespiau5416d872014-11-14 17:24:33 +00001112 }
1113 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1114}
1115
1116static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001117hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001118{
1119 switch (link_bw) {
1120 case DP_LINK_BW_1_62:
1121 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1122 break;
1123 case DP_LINK_BW_2_7:
1124 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1125 break;
1126 case DP_LINK_BW_5_4:
1127 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1128 break;
1129 }
1130}
1131
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301132static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001133intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301134{
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001135 if (intel_dp->num_supported_rates) {
1136 *sink_rates = intel_dp->supported_rates;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02001137 return intel_dp->num_supported_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301138 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001139
1140 *sink_rates = default_rates;
1141
1142 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301143}
1144
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301145static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001146intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301147{
Ville Syrjälä636280b2015-03-12 17:10:29 +02001148 if (INTEL_INFO(dev)->gen >= 9) {
1149 *source_rates = gen9_rates;
1150 return ARRAY_SIZE(gen9_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301151 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001152
1153 *source_rates = default_rates;
1154
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001155 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1156 /* WaDisableHBR2:skl */
1157 return (DP_LINK_BW_2_7 >> 3) + 1;
1158 else if (INTEL_INFO(dev)->gen >= 8 ||
1159 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1160 return (DP_LINK_BW_5_4 >> 3) + 1;
1161 else
1162 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301163}
1164
Daniel Vetter0e503382014-07-04 11:26:04 -03001165static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001166intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001167 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001168{
1169 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001170 const struct dp_link_dpll *divisor = NULL;
1171 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001172
1173 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001174 divisor = gen4_dpll;
1175 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001176 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001177 divisor = pch_dpll;
1178 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001179 } else if (IS_CHERRYVIEW(dev)) {
1180 divisor = chv_dpll;
1181 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001182 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001183 divisor = vlv_dpll;
1184 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001185 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001186
1187 if (divisor && count) {
1188 for (i = 0; i < count; i++) {
1189 if (link_bw == divisor[i].link_bw) {
1190 pipe_config->dpll = divisor[i].dpll;
1191 pipe_config->clock_set = true;
1192 break;
1193 }
1194 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001195 }
1196}
1197
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001198static int intersect_rates(const int *source_rates, int source_len,
1199 const int *sink_rates, int sink_len,
1200 int *supported_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301201{
1202 int i = 0, j = 0, k = 0;
1203
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301204 while (i < source_len && j < sink_len) {
1205 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001206 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1207 return k;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301208 supported_rates[k] = source_rates[i];
1209 ++k;
1210 ++i;
1211 ++j;
1212 } else if (source_rates[i] < sink_rates[j]) {
1213 ++i;
1214 } else {
1215 ++j;
1216 }
1217 }
1218 return k;
1219}
1220
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001221static int intel_supported_rates(struct intel_dp *intel_dp,
1222 int *supported_rates)
1223{
1224 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1225 const int *source_rates, *sink_rates;
1226 int source_len, sink_len;
1227
1228 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1229 source_len = intel_dp_source_rates(dev, &source_rates);
1230
1231 return intersect_rates(source_rates, source_len,
1232 sink_rates, sink_len,
1233 supported_rates);
1234}
1235
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001236static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301237{
1238 int i = 0;
1239
1240 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1241 if (find == rates[i])
1242 break;
1243
1244 return i;
1245}
1246
Ville Syrjälä50fec212015-03-12 17:10:34 +02001247int
1248intel_dp_max_link_rate(struct intel_dp *intel_dp)
1249{
1250 int rates[DP_MAX_SUPPORTED_RATES] = {};
1251 int len;
1252
1253 len = intel_supported_rates(intel_dp, rates);
1254 if (WARN_ON(len <= 0))
1255 return 162000;
1256
1257 return rates[rate_to_index(0, rates) - 1];
1258}
1259
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001260int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1261{
1262 return rate_to_index(rate, intel_dp->supported_rates);
1263}
1264
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001265bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001266intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001267 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001268{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001269 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001270 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001271 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001272 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001273 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001274 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001275 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001276 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001277 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001278 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001279 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001280 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301281 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001282 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001283 int link_avail, link_clock;
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001284 int supported_rates[DP_MAX_SUPPORTED_RATES] = {};
1285 int supported_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301286
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001287 supported_len = intel_supported_rates(intel_dp, supported_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301288
1289 /* No common link rates between source and sink */
1290 WARN_ON(supported_len <= 0);
1291
1292 max_clock = supported_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001293
Imre Deakbc7d38a2013-05-16 14:40:36 +03001294 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001295 pipe_config->has_pch_encoder = true;
1296
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001297 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001298 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001299 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001300
Jani Nikuladd06f902012-10-19 14:51:50 +03001301 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1302 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1303 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001304 if (!HAS_PCH_SPLIT(dev))
1305 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1306 intel_connector->panel.fitting_mode);
1307 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001308 intel_pch_panel_fitting(intel_crtc, pipe_config,
1309 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001310 }
1311
Daniel Vettercb1793c2012-06-04 18:39:21 +02001312 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001313 return false;
1314
Daniel Vetter083f9562012-04-20 20:23:49 +02001315 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301316 "max bw %d pixel clock %iKHz\n",
1317 max_lane_count, supported_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001318 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001319
Daniel Vetter36008362013-03-27 00:44:59 +01001320 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1321 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001322 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001323 if (is_edp(intel_dp)) {
1324 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1325 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1326 dev_priv->vbt.edp_bpp);
1327 bpp = dev_priv->vbt.edp_bpp;
1328 }
1329
Jani Nikula344c5bb2014-09-09 11:25:13 +03001330 /*
1331 * Use the maximum clock and number of lanes the eDP panel
1332 * advertizes being capable of. The panels are generally
1333 * designed to support only a single clock and lane
1334 * configuration, and typically these values correspond to the
1335 * native resolution of the panel.
1336 */
1337 min_lane_count = max_lane_count;
1338 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001339 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001340
Daniel Vetter36008362013-03-27 00:44:59 +01001341 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001342 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1343 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001344
Dave Airliec6930992014-07-14 11:04:39 +10001345 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301346 for (lane_count = min_lane_count;
1347 lane_count <= max_lane_count;
1348 lane_count <<= 1) {
1349
1350 link_clock = supported_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001351 link_avail = intel_dp_max_data_rate(link_clock,
1352 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001353
Daniel Vetter36008362013-03-27 00:44:59 +01001354 if (mode_rate <= link_avail) {
1355 goto found;
1356 }
1357 }
1358 }
1359 }
1360
1361 return false;
1362
1363found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001364 if (intel_dp->color_range_auto) {
1365 /*
1366 * See:
1367 * CEA-861-E - 5.1 Default Encoding Parameters
1368 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1369 */
Thierry Reding18316c82012-12-20 15:41:44 +01001370 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001371 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1372 else
1373 intel_dp->color_range = 0;
1374 }
1375
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001376 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001377 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001378
Daniel Vetter36008362013-03-27 00:44:59 +01001379 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301380
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001381 if (intel_dp->num_supported_rates) {
1382 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301383 intel_dp->rate_select =
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001384 intel_dp_rate_select(intel_dp, supported_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001385 } else {
1386 intel_dp->link_bw =
1387 drm_dp_link_rate_to_bw_code(supported_rates[clock]);
1388 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301389 }
1390
Daniel Vetter657445f2013-05-04 10:09:18 +02001391 pipe_config->pipe_bpp = bpp;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301392 pipe_config->port_clock = supported_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001393
Daniel Vetter36008362013-03-27 00:44:59 +01001394 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1395 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001396 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001397 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1398 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001399
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001400 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001401 adjusted_mode->crtc_clock,
1402 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001403 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001404
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301405 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301406 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001407 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301408 intel_link_compute_m_n(bpp, lane_count,
1409 intel_connector->panel.downclock_mode->clock,
1410 pipe_config->port_clock,
1411 &pipe_config->dp_m2_n2);
1412 }
1413
Damien Lespiau5416d872014-11-14 17:24:33 +00001414 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301415 skl_edp_set_pll_config(pipe_config, supported_rates[clock]);
Damien Lespiau5416d872014-11-14 17:24:33 +00001416 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001417 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1418 else
1419 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001420
Daniel Vetter36008362013-03-27 00:44:59 +01001421 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001422}
1423
Daniel Vetter7c62a162013-06-01 17:16:20 +02001424static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001425{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001426 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1427 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1428 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001429 struct drm_i915_private *dev_priv = dev->dev_private;
1430 u32 dpa_ctl;
1431
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001432 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1433 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001434 dpa_ctl = I915_READ(DP_A);
1435 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001437 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001438 /* For a long time we've carried around a ILK-DevA w/a for the
1439 * 160MHz clock. If we're really unlucky, it's still required.
1440 */
1441 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001442 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001443 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001444 } else {
1445 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001446 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001447 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001448
Daniel Vetterea9b6002012-11-29 15:59:31 +01001449 I915_WRITE(DP_A, dpa_ctl);
1450
1451 POSTING_READ(DP_A);
1452 udelay(500);
1453}
1454
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001455static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001456{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001457 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001458 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001459 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001460 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001461 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001462 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001463
Keith Packard417e8222011-11-01 19:54:11 -07001464 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001465 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001466 *
1467 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001468 * SNB CPU
1469 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001470 * CPT PCH
1471 *
1472 * IBX PCH and CPU are the same for almost everything,
1473 * except that the CPU DP PLL is configured in this
1474 * register
1475 *
1476 * CPT PCH is quite different, having many bits moved
1477 * to the TRANS_DP_CTL register instead. That
1478 * configuration happens (oddly) in ironlake_pch_enable
1479 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001480
Keith Packard417e8222011-11-01 19:54:11 -07001481 /* Preserve the BIOS-computed detected bit. This is
1482 * supposed to be read-only.
1483 */
1484 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001485
Keith Packard417e8222011-11-01 19:54:11 -07001486 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001487 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001488 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001489
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001490 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001491 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001492
Keith Packard417e8222011-11-01 19:54:11 -07001493 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001494
Imre Deakbc7d38a2013-05-16 14:40:36 +03001495 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001496 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1497 intel_dp->DP |= DP_SYNC_HS_HIGH;
1498 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1499 intel_dp->DP |= DP_SYNC_VS_HIGH;
1500 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1501
Jani Nikula6aba5b62013-10-04 15:08:10 +03001502 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001503 intel_dp->DP |= DP_ENHANCED_FRAMING;
1504
Daniel Vetter7c62a162013-06-01 17:16:20 +02001505 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001506 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001507 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001508 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001509
1510 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1511 intel_dp->DP |= DP_SYNC_HS_HIGH;
1512 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1513 intel_dp->DP |= DP_SYNC_VS_HIGH;
1514 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1515
Jani Nikula6aba5b62013-10-04 15:08:10 +03001516 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001517 intel_dp->DP |= DP_ENHANCED_FRAMING;
1518
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001519 if (!IS_CHERRYVIEW(dev)) {
1520 if (crtc->pipe == 1)
1521 intel_dp->DP |= DP_PIPEB_SELECT;
1522 } else {
1523 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1524 }
Keith Packard417e8222011-11-01 19:54:11 -07001525 } else {
1526 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001527 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001528}
1529
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001530#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1531#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001532
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001533#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1534#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001535
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001536#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1537#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001538
Daniel Vetter4be73782014-01-17 14:39:48 +01001539static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001540 u32 mask,
1541 u32 value)
1542{
Paulo Zanoni30add222012-10-26 19:05:45 -02001543 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001544 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001545 u32 pp_stat_reg, pp_ctrl_reg;
1546
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001547 lockdep_assert_held(&dev_priv->pps_mutex);
1548
Jani Nikulabf13e812013-09-06 07:40:05 +03001549 pp_stat_reg = _pp_stat_reg(intel_dp);
1550 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001551
1552 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001553 mask, value,
1554 I915_READ(pp_stat_reg),
1555 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001556
Jesse Barnes453c5422013-03-28 09:55:41 -07001557 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001558 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001559 I915_READ(pp_stat_reg),
1560 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001561 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001562
1563 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001564}
1565
Daniel Vetter4be73782014-01-17 14:39:48 +01001566static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001567{
1568 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001569 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001570}
1571
Daniel Vetter4be73782014-01-17 14:39:48 +01001572static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001573{
Keith Packardbd943152011-09-18 23:09:52 -07001574 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001575 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001576}
Keith Packardbd943152011-09-18 23:09:52 -07001577
Daniel Vetter4be73782014-01-17 14:39:48 +01001578static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001579{
1580 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001581
1582 /* When we disable the VDD override bit last we have to do the manual
1583 * wait. */
1584 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1585 intel_dp->panel_power_cycle_delay);
1586
Daniel Vetter4be73782014-01-17 14:39:48 +01001587 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001588}
Keith Packardbd943152011-09-18 23:09:52 -07001589
Daniel Vetter4be73782014-01-17 14:39:48 +01001590static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001591{
1592 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1593 intel_dp->backlight_on_delay);
1594}
1595
Daniel Vetter4be73782014-01-17 14:39:48 +01001596static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001597{
1598 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1599 intel_dp->backlight_off_delay);
1600}
Keith Packard99ea7122011-11-01 19:57:50 -07001601
Keith Packard832dd3c2011-11-01 19:34:06 -07001602/* Read the current pp_control value, unlocking the register if it
1603 * is locked
1604 */
1605
Jesse Barnes453c5422013-03-28 09:55:41 -07001606static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001607{
Jesse Barnes453c5422013-03-28 09:55:41 -07001608 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1609 struct drm_i915_private *dev_priv = dev->dev_private;
1610 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001611
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001612 lockdep_assert_held(&dev_priv->pps_mutex);
1613
Jani Nikulabf13e812013-09-06 07:40:05 +03001614 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001615 control &= ~PANEL_UNLOCK_MASK;
1616 control |= PANEL_UNLOCK_REGS;
1617 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001618}
1619
Ville Syrjälä951468f2014-09-04 14:55:31 +03001620/*
1621 * Must be paired with edp_panel_vdd_off().
1622 * Must hold pps_mutex around the whole on/off sequence.
1623 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1624 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001625static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001626{
Paulo Zanoni30add222012-10-26 19:05:45 -02001627 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001628 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1629 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001630 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001631 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001632 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001633 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001634 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001635
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001636 lockdep_assert_held(&dev_priv->pps_mutex);
1637
Keith Packard97af61f572011-09-28 16:23:51 -07001638 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001639 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001640
Egbert Eich2c623c12014-11-25 12:54:57 +01001641 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001642 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001643
Daniel Vetter4be73782014-01-17 14:39:48 +01001644 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001645 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001646
Imre Deak4e6e1a52014-03-27 17:45:11 +02001647 power_domain = intel_display_port_power_domain(intel_encoder);
1648 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001649
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001650 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1651 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001652
Daniel Vetter4be73782014-01-17 14:39:48 +01001653 if (!edp_have_panel_power(intel_dp))
1654 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001655
Jesse Barnes453c5422013-03-28 09:55:41 -07001656 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001657 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001658
Jani Nikulabf13e812013-09-06 07:40:05 +03001659 pp_stat_reg = _pp_stat_reg(intel_dp);
1660 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001661
1662 I915_WRITE(pp_ctrl_reg, pp);
1663 POSTING_READ(pp_ctrl_reg);
1664 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1665 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001666 /*
1667 * If the panel wasn't on, delay before accessing aux channel
1668 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001669 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001670 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1671 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001672 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001673 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001674
1675 return need_to_disable;
1676}
1677
Ville Syrjälä951468f2014-09-04 14:55:31 +03001678/*
1679 * Must be paired with intel_edp_panel_vdd_off() or
1680 * intel_edp_panel_off().
1681 * Nested calls to these functions are not allowed since
1682 * we drop the lock. Caller must use some higher level
1683 * locking to prevent nested calls from other threads.
1684 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001685void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001686{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001687 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001688
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001689 if (!is_edp(intel_dp))
1690 return;
1691
Ville Syrjälä773538e82014-09-04 14:54:56 +03001692 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001693 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001694 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001695
Rob Clarke2c719b2014-12-15 13:56:32 -05001696 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001697 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001698}
1699
Daniel Vetter4be73782014-01-17 14:39:48 +01001700static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001701{
Paulo Zanoni30add222012-10-26 19:05:45 -02001702 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001703 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001704 struct intel_digital_port *intel_dig_port =
1705 dp_to_dig_port(intel_dp);
1706 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1707 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001708 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001709 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001710
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001711 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001712
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001713 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001714
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001715 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001716 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001717
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001718 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1719 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001720
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001721 pp = ironlake_get_pp_control(intel_dp);
1722 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001723
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001724 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1725 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001726
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001727 I915_WRITE(pp_ctrl_reg, pp);
1728 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001729
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001730 /* Make sure sequencer is idle before allowing subsequent activity */
1731 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1732 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001733
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001734 if ((pp & POWER_TARGET_ON) == 0)
1735 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001736
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001737 power_domain = intel_display_port_power_domain(intel_encoder);
1738 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001739}
1740
Daniel Vetter4be73782014-01-17 14:39:48 +01001741static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001742{
1743 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1744 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001745
Ville Syrjälä773538e82014-09-04 14:54:56 +03001746 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001747 if (!intel_dp->want_panel_vdd)
1748 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001749 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001750}
1751
Imre Deakaba86892014-07-30 15:57:31 +03001752static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1753{
1754 unsigned long delay;
1755
1756 /*
1757 * Queue the timer to fire a long time from now (relative to the power
1758 * down delay) to keep the panel power up across a sequence of
1759 * operations.
1760 */
1761 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1762 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1763}
1764
Ville Syrjälä951468f2014-09-04 14:55:31 +03001765/*
1766 * Must be paired with edp_panel_vdd_on().
1767 * Must hold pps_mutex around the whole on/off sequence.
1768 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1769 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001770static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001771{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001772 struct drm_i915_private *dev_priv =
1773 intel_dp_to_dev(intel_dp)->dev_private;
1774
1775 lockdep_assert_held(&dev_priv->pps_mutex);
1776
Keith Packard97af61f572011-09-28 16:23:51 -07001777 if (!is_edp(intel_dp))
1778 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001779
Rob Clarke2c719b2014-12-15 13:56:32 -05001780 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001781 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001782
Keith Packardbd943152011-09-18 23:09:52 -07001783 intel_dp->want_panel_vdd = false;
1784
Imre Deakaba86892014-07-30 15:57:31 +03001785 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001786 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001787 else
1788 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001789}
1790
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001791static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001792{
Paulo Zanoni30add222012-10-26 19:05:45 -02001793 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001794 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001795 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001796 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001797
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001798 lockdep_assert_held(&dev_priv->pps_mutex);
1799
Keith Packard97af61f572011-09-28 16:23:51 -07001800 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001801 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001802
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001803 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1804 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001805
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001806 if (WARN(edp_have_panel_power(intel_dp),
1807 "eDP port %c panel power already on\n",
1808 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001809 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001810
Daniel Vetter4be73782014-01-17 14:39:48 +01001811 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001812
Jani Nikulabf13e812013-09-06 07:40:05 +03001813 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001814 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001815 if (IS_GEN5(dev)) {
1816 /* ILK workaround: disable reset around power sequence */
1817 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001818 I915_WRITE(pp_ctrl_reg, pp);
1819 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001820 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001821
Keith Packard1c0ae802011-09-19 13:59:29 -07001822 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001823 if (!IS_GEN5(dev))
1824 pp |= PANEL_POWER_RESET;
1825
Jesse Barnes453c5422013-03-28 09:55:41 -07001826 I915_WRITE(pp_ctrl_reg, pp);
1827 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001828
Daniel Vetter4be73782014-01-17 14:39:48 +01001829 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001830 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001831
Keith Packard05ce1a42011-09-29 16:33:01 -07001832 if (IS_GEN5(dev)) {
1833 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001834 I915_WRITE(pp_ctrl_reg, pp);
1835 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001836 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001837}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001838
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001839void intel_edp_panel_on(struct intel_dp *intel_dp)
1840{
1841 if (!is_edp(intel_dp))
1842 return;
1843
1844 pps_lock(intel_dp);
1845 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001846 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001847}
1848
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001849
1850static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001851{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001852 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1853 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001854 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001855 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001856 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001857 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001858 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001859
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001860 lockdep_assert_held(&dev_priv->pps_mutex);
1861
Keith Packard97af61f572011-09-28 16:23:51 -07001862 if (!is_edp(intel_dp))
1863 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001864
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001865 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1866 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001867
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001868 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1869 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001870
Jesse Barnes453c5422013-03-28 09:55:41 -07001871 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001872 /* We need to switch off panel power _and_ force vdd, for otherwise some
1873 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001874 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1875 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001876
Jani Nikulabf13e812013-09-06 07:40:05 +03001877 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001878
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001879 intel_dp->want_panel_vdd = false;
1880
Jesse Barnes453c5422013-03-28 09:55:41 -07001881 I915_WRITE(pp_ctrl_reg, pp);
1882 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001883
Paulo Zanonidce56b32013-12-19 14:29:40 -02001884 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001885 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001886
1887 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001888 power_domain = intel_display_port_power_domain(intel_encoder);
1889 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001890}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001891
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001892void intel_edp_panel_off(struct intel_dp *intel_dp)
1893{
1894 if (!is_edp(intel_dp))
1895 return;
1896
1897 pps_lock(intel_dp);
1898 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001899 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001900}
1901
Jani Nikula1250d102014-08-12 17:11:39 +03001902/* Enable backlight in the panel power control. */
1903static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001904{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001905 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1906 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001907 struct drm_i915_private *dev_priv = dev->dev_private;
1908 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001909 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001910
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001911 /*
1912 * If we enable the backlight right away following a panel power
1913 * on, we may see slight flicker as the panel syncs with the eDP
1914 * link. So delay a bit to make sure the image is solid before
1915 * allowing it to appear.
1916 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001917 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001918
Ville Syrjälä773538e82014-09-04 14:54:56 +03001919 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001920
Jesse Barnes453c5422013-03-28 09:55:41 -07001921 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001922 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001923
Jani Nikulabf13e812013-09-06 07:40:05 +03001924 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001925
1926 I915_WRITE(pp_ctrl_reg, pp);
1927 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001928
Ville Syrjälä773538e82014-09-04 14:54:56 +03001929 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001930}
1931
Jani Nikula1250d102014-08-12 17:11:39 +03001932/* Enable backlight PWM and backlight PP control. */
1933void intel_edp_backlight_on(struct intel_dp *intel_dp)
1934{
1935 if (!is_edp(intel_dp))
1936 return;
1937
1938 DRM_DEBUG_KMS("\n");
1939
1940 intel_panel_enable_backlight(intel_dp->attached_connector);
1941 _intel_edp_backlight_on(intel_dp);
1942}
1943
1944/* Disable backlight in the panel power control. */
1945static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001946{
Paulo Zanoni30add222012-10-26 19:05:45 -02001947 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001948 struct drm_i915_private *dev_priv = dev->dev_private;
1949 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001950 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001951
Keith Packardf01eca22011-09-28 16:48:10 -07001952 if (!is_edp(intel_dp))
1953 return;
1954
Ville Syrjälä773538e82014-09-04 14:54:56 +03001955 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001956
Jesse Barnes453c5422013-03-28 09:55:41 -07001957 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001958 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001959
Jani Nikulabf13e812013-09-06 07:40:05 +03001960 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001961
1962 I915_WRITE(pp_ctrl_reg, pp);
1963 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001964
Ville Syrjälä773538e82014-09-04 14:54:56 +03001965 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001966
Paulo Zanonidce56b32013-12-19 14:29:40 -02001967 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001968 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001969}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001970
Jani Nikula1250d102014-08-12 17:11:39 +03001971/* Disable backlight PP control and backlight PWM. */
1972void intel_edp_backlight_off(struct intel_dp *intel_dp)
1973{
1974 if (!is_edp(intel_dp))
1975 return;
1976
1977 DRM_DEBUG_KMS("\n");
1978
1979 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001980 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001981}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001982
Jani Nikula73580fb72014-08-12 17:11:41 +03001983/*
1984 * Hook for controlling the panel power control backlight through the bl_power
1985 * sysfs attribute. Take care to handle multiple calls.
1986 */
1987static void intel_edp_backlight_power(struct intel_connector *connector,
1988 bool enable)
1989{
1990 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001991 bool is_enabled;
1992
Ville Syrjälä773538e82014-09-04 14:54:56 +03001993 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001994 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001995 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001996
1997 if (is_enabled == enable)
1998 return;
1999
Jani Nikula23ba9372014-08-27 14:08:43 +03002000 DRM_DEBUG_KMS("panel power control backlight %s\n",
2001 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002002
2003 if (enable)
2004 _intel_edp_backlight_on(intel_dp);
2005 else
2006 _intel_edp_backlight_off(intel_dp);
2007}
2008
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002009static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002010{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002011 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2012 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2013 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002014 struct drm_i915_private *dev_priv = dev->dev_private;
2015 u32 dpa_ctl;
2016
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002017 assert_pipe_disabled(dev_priv,
2018 to_intel_crtc(crtc)->pipe);
2019
Jesse Barnesd240f202010-08-13 15:43:26 -07002020 DRM_DEBUG_KMS("\n");
2021 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002022 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2023 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2024
2025 /* We don't adjust intel_dp->DP while tearing down the link, to
2026 * facilitate link retraining (e.g. after hotplug). Hence clear all
2027 * enable bits here to ensure that we don't enable too much. */
2028 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2029 intel_dp->DP |= DP_PLL_ENABLE;
2030 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002031 POSTING_READ(DP_A);
2032 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002033}
2034
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002035static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002036{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002037 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2038 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2039 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002040 struct drm_i915_private *dev_priv = dev->dev_private;
2041 u32 dpa_ctl;
2042
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002043 assert_pipe_disabled(dev_priv,
2044 to_intel_crtc(crtc)->pipe);
2045
Jesse Barnesd240f202010-08-13 15:43:26 -07002046 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002047 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2048 "dp pll off, should be on\n");
2049 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2050
2051 /* We can't rely on the value tracked for the DP register in
2052 * intel_dp->DP because link_down must not change that (otherwise link
2053 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002054 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002055 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002056 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002057 udelay(200);
2058}
2059
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002060/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002061void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002062{
2063 int ret, i;
2064
2065 /* Should have a valid DPCD by this point */
2066 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2067 return;
2068
2069 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002070 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2071 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002072 } else {
2073 /*
2074 * When turning on, we need to retry for 1ms to give the sink
2075 * time to wake up.
2076 */
2077 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002078 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2079 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002080 if (ret == 1)
2081 break;
2082 msleep(1);
2083 }
2084 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002085
2086 if (ret != 1)
2087 DRM_DEBUG_KMS("failed to %s sink power state\n",
2088 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002089}
2090
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002091static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2092 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002093{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002094 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002095 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002096 struct drm_device *dev = encoder->base.dev;
2097 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002098 enum intel_display_power_domain power_domain;
2099 u32 tmp;
2100
2101 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002102 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002103 return false;
2104
2105 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002106
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002107 if (!(tmp & DP_PORT_EN))
2108 return false;
2109
Imre Deakbc7d38a2013-05-16 14:40:36 +03002110 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002111 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03002112 } else if (IS_CHERRYVIEW(dev)) {
2113 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002114 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002115 *pipe = PORT_TO_PIPE(tmp);
2116 } else {
2117 u32 trans_sel;
2118 u32 trans_dp;
2119 int i;
2120
2121 switch (intel_dp->output_reg) {
2122 case PCH_DP_B:
2123 trans_sel = TRANS_DP_PORT_SEL_B;
2124 break;
2125 case PCH_DP_C:
2126 trans_sel = TRANS_DP_PORT_SEL_C;
2127 break;
2128 case PCH_DP_D:
2129 trans_sel = TRANS_DP_PORT_SEL_D;
2130 break;
2131 default:
2132 return true;
2133 }
2134
Damien Lespiau055e3932014-08-18 13:49:10 +01002135 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002136 trans_dp = I915_READ(TRANS_DP_CTL(i));
2137 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2138 *pipe = i;
2139 return true;
2140 }
2141 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002142
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002143 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2144 intel_dp->output_reg);
2145 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002146
2147 return true;
2148}
2149
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002150static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002151 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002152{
2153 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002154 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002155 struct drm_device *dev = encoder->base.dev;
2156 struct drm_i915_private *dev_priv = dev->dev_private;
2157 enum port port = dp_to_dig_port(intel_dp)->port;
2158 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002159 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002160
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002161 tmp = I915_READ(intel_dp->output_reg);
2162 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
2163 pipe_config->has_audio = true;
2164
Xiong Zhang63000ef2013-06-28 12:59:06 +08002165 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002166 if (tmp & DP_SYNC_HS_HIGH)
2167 flags |= DRM_MODE_FLAG_PHSYNC;
2168 else
2169 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002170
Xiong Zhang63000ef2013-06-28 12:59:06 +08002171 if (tmp & DP_SYNC_VS_HIGH)
2172 flags |= DRM_MODE_FLAG_PVSYNC;
2173 else
2174 flags |= DRM_MODE_FLAG_NVSYNC;
2175 } else {
2176 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2177 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2178 flags |= DRM_MODE_FLAG_PHSYNC;
2179 else
2180 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002181
Xiong Zhang63000ef2013-06-28 12:59:06 +08002182 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2183 flags |= DRM_MODE_FLAG_PVSYNC;
2184 else
2185 flags |= DRM_MODE_FLAG_NVSYNC;
2186 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002187
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002188 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002189
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002190 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2191 tmp & DP_COLOR_RANGE_16_235)
2192 pipe_config->limited_color_range = true;
2193
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002194 pipe_config->has_dp_encoder = true;
2195
2196 intel_dp_get_m_n(crtc, pipe_config);
2197
Ville Syrjälä18442d02013-09-13 16:00:08 +03002198 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002199 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2200 pipe_config->port_clock = 162000;
2201 else
2202 pipe_config->port_clock = 270000;
2203 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002204
2205 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2206 &pipe_config->dp_m_n);
2207
2208 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2209 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2210
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002211 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002212
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002213 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2214 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2215 /*
2216 * This is a big fat ugly hack.
2217 *
2218 * Some machines in UEFI boot mode provide us a VBT that has 18
2219 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2220 * unknown we fail to light up. Yet the same BIOS boots up with
2221 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2222 * max, not what it tells us to use.
2223 *
2224 * Note: This will still be broken if the eDP panel is not lit
2225 * up by the BIOS, and thus we can't get the mode at module
2226 * load.
2227 */
2228 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2229 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2230 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2231 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002232}
2233
Daniel Vettere8cb4552012-07-01 13:05:48 +02002234static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002235{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002236 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002237 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002238 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2239
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002240 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002241 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002242
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002243 if (HAS_PSR(dev) && !HAS_DDI(dev))
2244 intel_psr_disable(intel_dp);
2245
Daniel Vetter6cb49832012-05-20 17:14:50 +02002246 /* Make sure the panel is off before trying to change the mode. But also
2247 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002248 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002249 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002250 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002251 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002252
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002253 /* disable the port before the pipe on g4x */
2254 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002255 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002256}
2257
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002258static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002259{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002260 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002261 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002262
Ville Syrjälä49277c32014-03-31 18:21:26 +03002263 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002264 if (port == PORT_A)
2265 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002266}
2267
2268static void vlv_post_disable_dp(struct intel_encoder *encoder)
2269{
2270 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2271
2272 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002273}
2274
Ville Syrjälä580d3812014-04-09 13:29:00 +03002275static void chv_post_disable_dp(struct intel_encoder *encoder)
2276{
2277 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2278 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2279 struct drm_device *dev = encoder->base.dev;
2280 struct drm_i915_private *dev_priv = dev->dev_private;
2281 struct intel_crtc *intel_crtc =
2282 to_intel_crtc(encoder->base.crtc);
2283 enum dpio_channel ch = vlv_dport_to_channel(dport);
2284 enum pipe pipe = intel_crtc->pipe;
2285 u32 val;
2286
2287 intel_dp_link_down(intel_dp);
2288
2289 mutex_lock(&dev_priv->dpio_lock);
2290
2291 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002292 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002293 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002294 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002295
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002296 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2297 val |= CHV_PCS_REQ_SOFTRESET_EN;
2298 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2299
2300 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002301 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002302 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2303
2304 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2305 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2306 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002307
2308 mutex_unlock(&dev_priv->dpio_lock);
2309}
2310
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002311static void
2312_intel_dp_set_link_train(struct intel_dp *intel_dp,
2313 uint32_t *DP,
2314 uint8_t dp_train_pat)
2315{
2316 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2317 struct drm_device *dev = intel_dig_port->base.base.dev;
2318 struct drm_i915_private *dev_priv = dev->dev_private;
2319 enum port port = intel_dig_port->port;
2320
2321 if (HAS_DDI(dev)) {
2322 uint32_t temp = I915_READ(DP_TP_CTL(port));
2323
2324 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2325 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2326 else
2327 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2328
2329 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2330 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2331 case DP_TRAINING_PATTERN_DISABLE:
2332 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2333
2334 break;
2335 case DP_TRAINING_PATTERN_1:
2336 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2337 break;
2338 case DP_TRAINING_PATTERN_2:
2339 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2340 break;
2341 case DP_TRAINING_PATTERN_3:
2342 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2343 break;
2344 }
2345 I915_WRITE(DP_TP_CTL(port), temp);
2346
2347 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2348 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2349
2350 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2351 case DP_TRAINING_PATTERN_DISABLE:
2352 *DP |= DP_LINK_TRAIN_OFF_CPT;
2353 break;
2354 case DP_TRAINING_PATTERN_1:
2355 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2356 break;
2357 case DP_TRAINING_PATTERN_2:
2358 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2359 break;
2360 case DP_TRAINING_PATTERN_3:
2361 DRM_ERROR("DP training pattern 3 not supported\n");
2362 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2363 break;
2364 }
2365
2366 } else {
2367 if (IS_CHERRYVIEW(dev))
2368 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2369 else
2370 *DP &= ~DP_LINK_TRAIN_MASK;
2371
2372 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2373 case DP_TRAINING_PATTERN_DISABLE:
2374 *DP |= DP_LINK_TRAIN_OFF;
2375 break;
2376 case DP_TRAINING_PATTERN_1:
2377 *DP |= DP_LINK_TRAIN_PAT_1;
2378 break;
2379 case DP_TRAINING_PATTERN_2:
2380 *DP |= DP_LINK_TRAIN_PAT_2;
2381 break;
2382 case DP_TRAINING_PATTERN_3:
2383 if (IS_CHERRYVIEW(dev)) {
2384 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2385 } else {
2386 DRM_ERROR("DP training pattern 3 not supported\n");
2387 *DP |= DP_LINK_TRAIN_PAT_2;
2388 }
2389 break;
2390 }
2391 }
2392}
2393
2394static void intel_dp_enable_port(struct intel_dp *intel_dp)
2395{
2396 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2397 struct drm_i915_private *dev_priv = dev->dev_private;
2398
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002399 /* enable with pattern 1 (as per spec) */
2400 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2401 DP_TRAINING_PATTERN_1);
2402
2403 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2404 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002405
2406 /*
2407 * Magic for VLV/CHV. We _must_ first set up the register
2408 * without actually enabling the port, and then do another
2409 * write to enable the port. Otherwise link training will
2410 * fail when the power sequencer is freshly used for this port.
2411 */
2412 intel_dp->DP |= DP_PORT_EN;
2413
2414 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2415 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002416}
2417
Daniel Vettere8cb4552012-07-01 13:05:48 +02002418static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002419{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002420 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2421 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002422 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002423 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002424 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002425
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002426 if (WARN_ON(dp_reg & DP_PORT_EN))
2427 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002428
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002429 pps_lock(intel_dp);
2430
2431 if (IS_VALLEYVIEW(dev))
2432 vlv_init_panel_power_sequencer(intel_dp);
2433
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002434 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002435
2436 edp_panel_vdd_on(intel_dp);
2437 edp_panel_on(intel_dp);
2438 edp_panel_vdd_off(intel_dp, true);
2439
2440 pps_unlock(intel_dp);
2441
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002442 if (IS_VALLEYVIEW(dev))
2443 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2444
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002445 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2446 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002447 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002448 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002449
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002450 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002451 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2452 pipe_name(crtc->pipe));
2453 intel_audio_codec_enable(encoder);
2454 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002455}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002456
Jani Nikulaecff4f32013-09-06 07:38:29 +03002457static void g4x_enable_dp(struct intel_encoder *encoder)
2458{
Jani Nikula828f5c62013-09-05 16:44:45 +03002459 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2460
Jani Nikulaecff4f32013-09-06 07:38:29 +03002461 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002462 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002463}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002464
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002465static void vlv_enable_dp(struct intel_encoder *encoder)
2466{
Jani Nikula828f5c62013-09-05 16:44:45 +03002467 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2468
Daniel Vetter4be73782014-01-17 14:39:48 +01002469 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002470 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002471}
2472
Jani Nikulaecff4f32013-09-06 07:38:29 +03002473static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002474{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002475 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002476 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002477
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002478 intel_dp_prepare(encoder);
2479
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002480 /* Only ilk+ has port A */
2481 if (dport->port == PORT_A) {
2482 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002483 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002484 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002485}
2486
Ville Syrjälä83b84592014-10-16 21:29:51 +03002487static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2488{
2489 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2490 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2491 enum pipe pipe = intel_dp->pps_pipe;
2492 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2493
2494 edp_panel_vdd_off_sync(intel_dp);
2495
2496 /*
2497 * VLV seems to get confused when multiple power seqeuencers
2498 * have the same port selected (even if only one has power/vdd
2499 * enabled). The failure manifests as vlv_wait_port_ready() failing
2500 * CHV on the other hand doesn't seem to mind having the same port
2501 * selected in multiple power seqeuencers, but let's clear the
2502 * port select always when logically disconnecting a power sequencer
2503 * from a port.
2504 */
2505 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2506 pipe_name(pipe), port_name(intel_dig_port->port));
2507 I915_WRITE(pp_on_reg, 0);
2508 POSTING_READ(pp_on_reg);
2509
2510 intel_dp->pps_pipe = INVALID_PIPE;
2511}
2512
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002513static void vlv_steal_power_sequencer(struct drm_device *dev,
2514 enum pipe pipe)
2515{
2516 struct drm_i915_private *dev_priv = dev->dev_private;
2517 struct intel_encoder *encoder;
2518
2519 lockdep_assert_held(&dev_priv->pps_mutex);
2520
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002521 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2522 return;
2523
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002524 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2525 base.head) {
2526 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002527 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002528
2529 if (encoder->type != INTEL_OUTPUT_EDP)
2530 continue;
2531
2532 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002533 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002534
2535 if (intel_dp->pps_pipe != pipe)
2536 continue;
2537
2538 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002539 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002540
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002541 WARN(encoder->connectors_active,
2542 "stealing pipe %c power sequencer from active eDP port %c\n",
2543 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002544
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002545 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002546 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002547 }
2548}
2549
2550static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2551{
2552 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2553 struct intel_encoder *encoder = &intel_dig_port->base;
2554 struct drm_device *dev = encoder->base.dev;
2555 struct drm_i915_private *dev_priv = dev->dev_private;
2556 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002557
2558 lockdep_assert_held(&dev_priv->pps_mutex);
2559
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002560 if (!is_edp(intel_dp))
2561 return;
2562
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002563 if (intel_dp->pps_pipe == crtc->pipe)
2564 return;
2565
2566 /*
2567 * If another power sequencer was being used on this
2568 * port previously make sure to turn off vdd there while
2569 * we still have control of it.
2570 */
2571 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002572 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002573
2574 /*
2575 * We may be stealing the power
2576 * sequencer from another port.
2577 */
2578 vlv_steal_power_sequencer(dev, crtc->pipe);
2579
2580 /* now it's all ours */
2581 intel_dp->pps_pipe = crtc->pipe;
2582
2583 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2584 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2585
2586 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002587 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2588 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002589}
2590
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002591static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2592{
2593 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2594 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002595 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002596 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002597 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002598 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002599 int pipe = intel_crtc->pipe;
2600 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002601
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002602 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002603
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002604 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002605 val = 0;
2606 if (pipe)
2607 val |= (1<<21);
2608 else
2609 val &= ~(1<<21);
2610 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002611 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2612 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2613 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002614
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002615 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002616
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002617 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002618}
2619
Jani Nikulaecff4f32013-09-06 07:38:29 +03002620static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002621{
2622 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2623 struct drm_device *dev = encoder->base.dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002625 struct intel_crtc *intel_crtc =
2626 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002627 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002628 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002629
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002630 intel_dp_prepare(encoder);
2631
Jesse Barnes89b667f2013-04-18 14:51:36 -07002632 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002633 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002634 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002635 DPIO_PCS_TX_LANE2_RESET |
2636 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002637 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002638 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2639 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2640 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2641 DPIO_PCS_CLK_SOFT_RESET);
2642
2643 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002644 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2645 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2646 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002647 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002648}
2649
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002650static void chv_pre_enable_dp(struct intel_encoder *encoder)
2651{
2652 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2653 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2654 struct drm_device *dev = encoder->base.dev;
2655 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002656 struct intel_crtc *intel_crtc =
2657 to_intel_crtc(encoder->base.crtc);
2658 enum dpio_channel ch = vlv_dport_to_channel(dport);
2659 int pipe = intel_crtc->pipe;
2660 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002661 u32 val;
2662
2663 mutex_lock(&dev_priv->dpio_lock);
2664
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002665 /* allow hardware to manage TX FIFO reset source */
2666 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2667 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2668 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2669
2670 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2671 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2672 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2673
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002674 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002675 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002676 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002677 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002678
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002679 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2680 val |= CHV_PCS_REQ_SOFTRESET_EN;
2681 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2682
2683 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002684 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002685 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2686
2687 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2688 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2689 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002690
2691 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002692 for (i = 0; i < 4; i++) {
2693 /* Set the latency optimal bit */
2694 data = (i == 1) ? 0x0 : 0x6;
2695 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2696 data << DPIO_FRC_LATENCY_SHFIT);
2697
2698 /* Set the upar bit */
2699 data = (i == 1) ? 0x0 : 0x1;
2700 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2701 data << DPIO_UPAR_SHIFT);
2702 }
2703
2704 /* Data lane stagger programming */
2705 /* FIXME: Fix up value only after power analysis */
2706
2707 mutex_unlock(&dev_priv->dpio_lock);
2708
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002709 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002710}
2711
Ville Syrjälä9197c882014-04-09 13:29:05 +03002712static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2713{
2714 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2715 struct drm_device *dev = encoder->base.dev;
2716 struct drm_i915_private *dev_priv = dev->dev_private;
2717 struct intel_crtc *intel_crtc =
2718 to_intel_crtc(encoder->base.crtc);
2719 enum dpio_channel ch = vlv_dport_to_channel(dport);
2720 enum pipe pipe = intel_crtc->pipe;
2721 u32 val;
2722
Ville Syrjälä625695f2014-06-28 02:04:02 +03002723 intel_dp_prepare(encoder);
2724
Ville Syrjälä9197c882014-04-09 13:29:05 +03002725 mutex_lock(&dev_priv->dpio_lock);
2726
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002727 /* program left/right clock distribution */
2728 if (pipe != PIPE_B) {
2729 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2730 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2731 if (ch == DPIO_CH0)
2732 val |= CHV_BUFLEFTENA1_FORCE;
2733 if (ch == DPIO_CH1)
2734 val |= CHV_BUFRIGHTENA1_FORCE;
2735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2736 } else {
2737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2739 if (ch == DPIO_CH0)
2740 val |= CHV_BUFLEFTENA2_FORCE;
2741 if (ch == DPIO_CH1)
2742 val |= CHV_BUFRIGHTENA2_FORCE;
2743 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2744 }
2745
Ville Syrjälä9197c882014-04-09 13:29:05 +03002746 /* program clock channel usage */
2747 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2748 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2749 if (pipe != PIPE_B)
2750 val &= ~CHV_PCS_USEDCLKCHANNEL;
2751 else
2752 val |= CHV_PCS_USEDCLKCHANNEL;
2753 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2754
2755 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2756 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2757 if (pipe != PIPE_B)
2758 val &= ~CHV_PCS_USEDCLKCHANNEL;
2759 else
2760 val |= CHV_PCS_USEDCLKCHANNEL;
2761 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2762
2763 /*
2764 * This a a bit weird since generally CL
2765 * matches the pipe, but here we need to
2766 * pick the CL based on the port.
2767 */
2768 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2769 if (pipe != PIPE_B)
2770 val &= ~CHV_CMN_USEDCLKCHANNEL;
2771 else
2772 val |= CHV_CMN_USEDCLKCHANNEL;
2773 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2774
2775 mutex_unlock(&dev_priv->dpio_lock);
2776}
2777
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002778/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002779 * Native read with retry for link status and receiver capability reads for
2780 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002781 *
2782 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2783 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002784 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002785static ssize_t
2786intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2787 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002788{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002789 ssize_t ret;
2790 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002791
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002792 /*
2793 * Sometime we just get the same incorrect byte repeated
2794 * over the entire buffer. Doing just one throw away read
2795 * initially seems to "solve" it.
2796 */
2797 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2798
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002799 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002800 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2801 if (ret == size)
2802 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002803 msleep(1);
2804 }
2805
Jani Nikula9d1a1032014-03-14 16:51:15 +02002806 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002807}
2808
2809/*
2810 * Fetch AUX CH registers 0x202 - 0x207 which contain
2811 * link status information
2812 */
2813static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002814intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002815{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002816 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2817 DP_LANE0_1_STATUS,
2818 link_status,
2819 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002820}
2821
Paulo Zanoni11002442014-06-13 18:45:41 -03002822/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002823static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002824intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002825{
Paulo Zanoni30add222012-10-26 19:05:45 -02002826 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302827 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002828 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002829
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302830 if (INTEL_INFO(dev)->gen >= 9) {
2831 if (dev_priv->vbt.edp_low_vswing && port == PORT_A)
2832 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002833 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302834 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302835 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002836 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302837 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002838 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302839 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002840 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302841 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002842}
2843
2844static uint8_t
2845intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2846{
Paulo Zanoni30add222012-10-26 19:05:45 -02002847 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002848 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002849
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002850 if (INTEL_INFO(dev)->gen >= 9) {
2851 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2852 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2853 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2854 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2855 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2856 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2857 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302858 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2859 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002860 default:
2861 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2862 }
2863 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002864 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302865 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2866 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2867 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2868 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2869 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2870 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2871 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002872 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302873 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002874 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002875 } else if (IS_VALLEYVIEW(dev)) {
2876 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302877 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2878 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2879 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2880 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2881 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2882 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2883 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002884 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302885 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002886 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002887 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002888 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302889 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2890 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2891 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2892 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2893 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002894 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302895 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002896 }
2897 } else {
2898 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302899 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2900 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2901 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2902 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2903 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2904 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2905 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002906 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302907 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002908 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002909 }
2910}
2911
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002912static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2913{
2914 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2915 struct drm_i915_private *dev_priv = dev->dev_private;
2916 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002917 struct intel_crtc *intel_crtc =
2918 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002919 unsigned long demph_reg_value, preemph_reg_value,
2920 uniqtranscale_reg_value;
2921 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002922 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002923 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002924
2925 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302926 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002927 preemph_reg_value = 0x0004000;
2928 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002930 demph_reg_value = 0x2B405555;
2931 uniqtranscale_reg_value = 0x552AB83A;
2932 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002934 demph_reg_value = 0x2B404040;
2935 uniqtranscale_reg_value = 0x5548B83A;
2936 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002938 demph_reg_value = 0x2B245555;
2939 uniqtranscale_reg_value = 0x5560B83A;
2940 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302941 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002942 demph_reg_value = 0x2B405555;
2943 uniqtranscale_reg_value = 0x5598DA3A;
2944 break;
2945 default:
2946 return 0;
2947 }
2948 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302949 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002950 preemph_reg_value = 0x0002000;
2951 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302952 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002953 demph_reg_value = 0x2B404040;
2954 uniqtranscale_reg_value = 0x5552B83A;
2955 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302956 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002957 demph_reg_value = 0x2B404848;
2958 uniqtranscale_reg_value = 0x5580B83A;
2959 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302960 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002961 demph_reg_value = 0x2B404040;
2962 uniqtranscale_reg_value = 0x55ADDA3A;
2963 break;
2964 default:
2965 return 0;
2966 }
2967 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302968 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002969 preemph_reg_value = 0x0000000;
2970 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302971 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002972 demph_reg_value = 0x2B305555;
2973 uniqtranscale_reg_value = 0x5570B83A;
2974 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302975 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002976 demph_reg_value = 0x2B2B4040;
2977 uniqtranscale_reg_value = 0x55ADDA3A;
2978 break;
2979 default:
2980 return 0;
2981 }
2982 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302983 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002984 preemph_reg_value = 0x0006000;
2985 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302986 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002987 demph_reg_value = 0x1B405555;
2988 uniqtranscale_reg_value = 0x55ADDA3A;
2989 break;
2990 default:
2991 return 0;
2992 }
2993 break;
2994 default:
2995 return 0;
2996 }
2997
Chris Wilson0980a602013-07-26 19:57:35 +01002998 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002999 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3000 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3001 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003002 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003003 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3004 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3005 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3006 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003007 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003008
3009 return 0;
3010}
3011
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003012static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3013{
3014 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3015 struct drm_i915_private *dev_priv = dev->dev_private;
3016 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3017 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003018 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003019 uint8_t train_set = intel_dp->train_set[0];
3020 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003021 enum pipe pipe = intel_crtc->pipe;
3022 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003023
3024 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303025 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003026 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303027 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003028 deemph_reg_value = 128;
3029 margin_reg_value = 52;
3030 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003032 deemph_reg_value = 128;
3033 margin_reg_value = 77;
3034 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303035 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003036 deemph_reg_value = 128;
3037 margin_reg_value = 102;
3038 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003040 deemph_reg_value = 128;
3041 margin_reg_value = 154;
3042 /* FIXME extra to set for 1200 */
3043 break;
3044 default:
3045 return 0;
3046 }
3047 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303048 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003049 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303050 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003051 deemph_reg_value = 85;
3052 margin_reg_value = 78;
3053 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303054 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003055 deemph_reg_value = 85;
3056 margin_reg_value = 116;
3057 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303058 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003059 deemph_reg_value = 85;
3060 margin_reg_value = 154;
3061 break;
3062 default:
3063 return 0;
3064 }
3065 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303066 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003067 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303068 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003069 deemph_reg_value = 64;
3070 margin_reg_value = 104;
3071 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303072 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003073 deemph_reg_value = 64;
3074 margin_reg_value = 154;
3075 break;
3076 default:
3077 return 0;
3078 }
3079 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303080 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003081 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303082 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003083 deemph_reg_value = 43;
3084 margin_reg_value = 154;
3085 break;
3086 default:
3087 return 0;
3088 }
3089 break;
3090 default:
3091 return 0;
3092 }
3093
3094 mutex_lock(&dev_priv->dpio_lock);
3095
3096 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003097 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3098 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003099 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3100 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003101 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3102
3103 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3104 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003105 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3106 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003107 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003108
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003109 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3110 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3111 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3112 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3113
3114 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3115 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3116 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3117 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3118
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003119 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003120 for (i = 0; i < 4; i++) {
3121 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3122 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3123 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3124 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3125 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003126
3127 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003128 for (i = 0; i < 4; i++) {
3129 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003130 val &= ~DPIO_SWING_MARGIN000_MASK;
3131 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003132 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3133 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003134
3135 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003136 for (i = 0; i < 4; i++) {
3137 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3138 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3139 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3140 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003141
3142 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303143 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003144 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303145 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003146
3147 /*
3148 * The document said it needs to set bit 27 for ch0 and bit 26
3149 * for ch1. Might be a typo in the doc.
3150 * For now, for this unique transition scale selection, set bit
3151 * 27 for ch0 and ch1.
3152 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003153 for (i = 0; i < 4; i++) {
3154 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3155 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3156 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3157 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003158
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003159 for (i = 0; i < 4; i++) {
3160 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3161 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3162 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3163 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3164 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003165 }
3166
3167 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003168 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3169 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3170 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3171
3172 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3173 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3174 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003175
3176 /* LRC Bypass */
3177 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3178 val |= DPIO_LRC_BYPASS;
3179 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3180
3181 mutex_unlock(&dev_priv->dpio_lock);
3182
3183 return 0;
3184}
3185
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003186static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003187intel_get_adjust_train(struct intel_dp *intel_dp,
3188 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003189{
3190 uint8_t v = 0;
3191 uint8_t p = 0;
3192 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003193 uint8_t voltage_max;
3194 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003195
Jesse Barnes33a34e42010-09-08 12:42:02 -07003196 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003197 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3198 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003199
3200 if (this_v > v)
3201 v = this_v;
3202 if (this_p > p)
3203 p = this_p;
3204 }
3205
Keith Packard1a2eb462011-11-16 16:26:07 -08003206 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003207 if (v >= voltage_max)
3208 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003209
Keith Packard1a2eb462011-11-16 16:26:07 -08003210 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3211 if (p >= preemph_max)
3212 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003213
3214 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003215 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003216}
3217
3218static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003219intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003220{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003221 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003222
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003223 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303224 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003225 default:
3226 signal_levels |= DP_VOLTAGE_0_4;
3227 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303228 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003229 signal_levels |= DP_VOLTAGE_0_6;
3230 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303231 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003232 signal_levels |= DP_VOLTAGE_0_8;
3233 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303234 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003235 signal_levels |= DP_VOLTAGE_1_2;
3236 break;
3237 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003238 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303239 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003240 default:
3241 signal_levels |= DP_PRE_EMPHASIS_0;
3242 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303243 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003244 signal_levels |= DP_PRE_EMPHASIS_3_5;
3245 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303246 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003247 signal_levels |= DP_PRE_EMPHASIS_6;
3248 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303249 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003250 signal_levels |= DP_PRE_EMPHASIS_9_5;
3251 break;
3252 }
3253 return signal_levels;
3254}
3255
Zhenyu Wange3421a12010-04-08 09:43:27 +08003256/* Gen6's DP voltage swing and pre-emphasis control */
3257static uint32_t
3258intel_gen6_edp_signal_levels(uint8_t train_set)
3259{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003260 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3261 DP_TRAIN_PRE_EMPHASIS_MASK);
3262 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303263 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3264 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003265 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303266 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003267 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303268 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3269 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003270 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303271 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3272 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003273 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003276 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003277 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003278 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3279 "0x%x\n", signal_levels);
3280 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003281 }
3282}
3283
Keith Packard1a2eb462011-11-16 16:26:07 -08003284/* Gen7's DP voltage swing and pre-emphasis control */
3285static uint32_t
3286intel_gen7_edp_signal_levels(uint8_t train_set)
3287{
3288 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3289 DP_TRAIN_PRE_EMPHASIS_MASK);
3290 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003292 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303293 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003294 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003296 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3297
Sonika Jindalbd600182014-08-08 16:23:41 +05303298 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003299 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303300 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003301 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3302
Sonika Jindalbd600182014-08-08 16:23:41 +05303303 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003304 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003306 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3307
3308 default:
3309 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3310 "0x%x\n", signal_levels);
3311 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3312 }
3313}
3314
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003315/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3316static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003317intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003318{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003319 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3320 DP_TRAIN_PRE_EMPHASIS_MASK);
3321 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303322 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303323 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303324 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303325 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303326 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303327 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303329 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003330
Sonika Jindalbd600182014-08-08 16:23:41 +05303331 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303332 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303334 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303335 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303336 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337
Sonika Jindalbd600182014-08-08 16:23:41 +05303338 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303339 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303341 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303342
3343 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3344 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003345 default:
3346 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3347 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303348 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003349 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350}
3351
Paulo Zanonif0a34242012-12-06 16:51:50 -02003352/* Properly updates "DP" with the correct signal levels. */
3353static void
3354intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3355{
3356 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003357 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003358 struct drm_device *dev = intel_dig_port->base.base.dev;
3359 uint32_t signal_levels, mask;
3360 uint8_t train_set = intel_dp->train_set[0];
3361
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003362 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003363 signal_levels = intel_hsw_signal_levels(train_set);
3364 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003365 } else if (IS_CHERRYVIEW(dev)) {
3366 signal_levels = intel_chv_signal_levels(intel_dp);
3367 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003368 } else if (IS_VALLEYVIEW(dev)) {
3369 signal_levels = intel_vlv_signal_levels(intel_dp);
3370 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003371 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003372 signal_levels = intel_gen7_edp_signal_levels(train_set);
3373 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003374 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003375 signal_levels = intel_gen6_edp_signal_levels(train_set);
3376 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3377 } else {
3378 signal_levels = intel_gen4_signal_levels(train_set);
3379 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3380 }
3381
3382 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3383
3384 *DP = (*DP & ~mask) | signal_levels;
3385}
3386
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003387static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003388intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003389 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003390 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003391{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003392 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3393 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003394 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003395 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3396 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003397
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003398 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003399
Jani Nikula70aff662013-09-27 15:10:44 +03003400 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003401 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003402
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003403 buf[0] = dp_train_pat;
3404 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003405 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003406 /* don't write DP_TRAINING_LANEx_SET on disable */
3407 len = 1;
3408 } else {
3409 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3410 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3411 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003412 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003413
Jani Nikula9d1a1032014-03-14 16:51:15 +02003414 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3415 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003416
3417 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003418}
3419
Jani Nikula70aff662013-09-27 15:10:44 +03003420static bool
3421intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3422 uint8_t dp_train_pat)
3423{
Jani Nikula953d22e2013-10-04 15:08:47 +03003424 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003425 intel_dp_set_signal_levels(intel_dp, DP);
3426 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3427}
3428
3429static bool
3430intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003431 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003432{
3433 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3434 struct drm_device *dev = intel_dig_port->base.base.dev;
3435 struct drm_i915_private *dev_priv = dev->dev_private;
3436 int ret;
3437
3438 intel_get_adjust_train(intel_dp, link_status);
3439 intel_dp_set_signal_levels(intel_dp, DP);
3440
3441 I915_WRITE(intel_dp->output_reg, *DP);
3442 POSTING_READ(intel_dp->output_reg);
3443
Jani Nikula9d1a1032014-03-14 16:51:15 +02003444 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3445 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003446
3447 return ret == intel_dp->lane_count;
3448}
3449
Imre Deak3ab9c632013-05-03 12:57:41 +03003450static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3451{
3452 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3453 struct drm_device *dev = intel_dig_port->base.base.dev;
3454 struct drm_i915_private *dev_priv = dev->dev_private;
3455 enum port port = intel_dig_port->port;
3456 uint32_t val;
3457
3458 if (!HAS_DDI(dev))
3459 return;
3460
3461 val = I915_READ(DP_TP_CTL(port));
3462 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3463 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3464 I915_WRITE(DP_TP_CTL(port), val);
3465
3466 /*
3467 * On PORT_A we can have only eDP in SST mode. There the only reason
3468 * we need to set idle transmission mode is to work around a HW issue
3469 * where we enable the pipe while not in idle link-training mode.
3470 * In this case there is requirement to wait for a minimum number of
3471 * idle patterns to be sent.
3472 */
3473 if (port == PORT_A)
3474 return;
3475
3476 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3477 1))
3478 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3479}
3480
Jesse Barnes33a34e42010-09-08 12:42:02 -07003481/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003482void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003483intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003484{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003485 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003486 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003487 int i;
3488 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003489 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003490 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003491 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003492
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003493 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003494 intel_ddi_prepare_link_retrain(encoder);
3495
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003496 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003497 link_config[0] = intel_dp->link_bw;
3498 link_config[1] = intel_dp->lane_count;
3499 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3500 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003501 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02003502 if (intel_dp->num_supported_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303503 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3504 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003505
3506 link_config[0] = 0;
3507 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003508 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003509
3510 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003511
Jani Nikula70aff662013-09-27 15:10:44 +03003512 /* clock recovery */
3513 if (!intel_dp_reset_link_train(intel_dp, &DP,
3514 DP_TRAINING_PATTERN_1 |
3515 DP_LINK_SCRAMBLING_DISABLE)) {
3516 DRM_ERROR("failed to enable link training\n");
3517 return;
3518 }
3519
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003520 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003521 voltage_tries = 0;
3522 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003523 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003524 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003525
Daniel Vettera7c96552012-10-18 10:15:30 +02003526 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003527 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3528 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003529 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003530 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003531
Daniel Vetter01916272012-10-18 10:15:25 +02003532 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003533 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003534 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003535 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003536
3537 /* Check to see if we've tried the max voltage */
3538 for (i = 0; i < intel_dp->lane_count; i++)
3539 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3540 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003541 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003542 ++loop_tries;
3543 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003544 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003545 break;
3546 }
Jani Nikula70aff662013-09-27 15:10:44 +03003547 intel_dp_reset_link_train(intel_dp, &DP,
3548 DP_TRAINING_PATTERN_1 |
3549 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003550 voltage_tries = 0;
3551 continue;
3552 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003553
3554 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003555 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003556 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003557 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003558 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003559 break;
3560 }
3561 } else
3562 voltage_tries = 0;
3563 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003564
Jani Nikula70aff662013-09-27 15:10:44 +03003565 /* Update training set as requested by target */
3566 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3567 DRM_ERROR("failed to update link training\n");
3568 break;
3569 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003570 }
3571
Jesse Barnes33a34e42010-09-08 12:42:02 -07003572 intel_dp->DP = DP;
3573}
3574
Paulo Zanonic19b0662012-10-15 15:51:41 -03003575void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003576intel_dp_complete_link_train(struct intel_dp *intel_dp)
3577{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003578 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003579 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003580 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003581 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3582
3583 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3584 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3585 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003586
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003587 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003588 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003589 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003590 DP_LINK_SCRAMBLING_DISABLE)) {
3591 DRM_ERROR("failed to start channel equalization\n");
3592 return;
3593 }
3594
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003595 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003596 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003597 channel_eq = false;
3598 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003599 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003600
Jesse Barnes37f80972011-01-05 14:45:24 -08003601 if (cr_tries > 5) {
3602 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003603 break;
3604 }
3605
Daniel Vettera7c96552012-10-18 10:15:30 +02003606 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003607 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3608 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003609 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003610 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003611
Jesse Barnes37f80972011-01-05 14:45:24 -08003612 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003613 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003614 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003615 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003616 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003617 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003618 cr_tries++;
3619 continue;
3620 }
3621
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003622 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003623 channel_eq = true;
3624 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003625 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003626
Jesse Barnes37f80972011-01-05 14:45:24 -08003627 /* Try 5 times, then try clock recovery if that fails */
3628 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003629 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003630 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003631 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003632 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003633 tries = 0;
3634 cr_tries++;
3635 continue;
3636 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003637
Jani Nikula70aff662013-09-27 15:10:44 +03003638 /* Update training set as requested by target */
3639 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3640 DRM_ERROR("failed to update link training\n");
3641 break;
3642 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003643 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003644 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003645
Imre Deak3ab9c632013-05-03 12:57:41 +03003646 intel_dp_set_idle_link_train(intel_dp);
3647
3648 intel_dp->DP = DP;
3649
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003650 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003651 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003652
Imre Deak3ab9c632013-05-03 12:57:41 +03003653}
3654
3655void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3656{
Jani Nikula70aff662013-09-27 15:10:44 +03003657 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003658 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003659}
3660
3661static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003662intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003663{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003664 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003665 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003666 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003667 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003668 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003669
Daniel Vetterbc76e322014-05-20 22:46:50 +02003670 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003671 return;
3672
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003673 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003674 return;
3675
Zhao Yakui28c97732009-10-09 11:39:41 +08003676 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003677
Imre Deakbc7d38a2013-05-16 14:40:36 +03003678 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003679 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003680 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003681 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003682 if (IS_CHERRYVIEW(dev))
3683 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3684 else
3685 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003686 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003687 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003688 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003689
Daniel Vetter493a7082012-05-30 12:31:56 +02003690 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003691 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Eric Anholt5bddd172010-11-18 09:32:59 +08003692 /* Hardware workaround: leaving our transcoder select
3693 * set to transcoder B while it's off will prevent the
3694 * corresponding HDMI output on transcoder A.
3695 *
3696 * Combine this with another hardware workaround:
3697 * transcoder select bit can only be cleared while the
3698 * port is enabled.
3699 */
3700 DP &= ~DP_PIPEB_SELECT;
3701 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003702 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003703 }
3704
Wu Fengguang832afda2011-12-09 20:42:21 +08003705 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003706 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3707 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003708 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003709}
3710
Keith Packard26d61aa2011-07-25 20:01:09 -07003711static bool
3712intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003713{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003714 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3715 struct drm_device *dev = dig_port->base.base.dev;
3716 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303717 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003718
Jani Nikula9d1a1032014-03-14 16:51:15 +02003719 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3720 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003721 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003722
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003723 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003724
Adam Jacksonedb39242012-09-18 10:58:49 -04003725 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3726 return false; /* DPCD not present */
3727
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003728 /* Check if the panel supports PSR */
3729 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003730 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003731 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3732 intel_dp->psr_dpcd,
3733 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003734 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3735 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003736 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003737 }
Jani Nikula50003932013-09-20 16:42:17 +03003738 }
3739
Jani Nikula7809a612014-10-29 11:03:26 +02003740 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003741 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003742 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3743 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003744 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003745 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003746 } else
3747 intel_dp->use_tps3 = false;
3748
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303749 /* Intermediate frequency support */
3750 if (is_edp(intel_dp) &&
3751 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3752 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3753 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003754 __le16 supported_rates[DP_MAX_SUPPORTED_RATES];
3755 int i;
3756
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303757 intel_dp_dpcd_read_wake(&intel_dp->aux,
3758 DP_SUPPORTED_LINK_RATES,
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003759 supported_rates,
3760 sizeof(supported_rates));
3761
3762 for (i = 0; i < ARRAY_SIZE(supported_rates); i++) {
3763 int val = le16_to_cpu(supported_rates[i]);
3764
3765 if (val == 0)
3766 break;
3767
3768 intel_dp->supported_rates[i] = val * 200;
3769 }
3770 intel_dp->num_supported_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303771 }
Adam Jacksonedb39242012-09-18 10:58:49 -04003772 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3773 DP_DWN_STRM_PORT_PRESENT))
3774 return true; /* native DP sink */
3775
3776 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3777 return true; /* no per-port downstream info */
3778
Jani Nikula9d1a1032014-03-14 16:51:15 +02003779 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3780 intel_dp->downstream_ports,
3781 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003782 return false; /* downstream port status fetch failed */
3783
3784 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003785}
3786
Adam Jackson0d198322012-05-14 16:05:47 -04003787static void
3788intel_dp_probe_oui(struct intel_dp *intel_dp)
3789{
3790 u8 buf[3];
3791
3792 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3793 return;
3794
Jani Nikula9d1a1032014-03-14 16:51:15 +02003795 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003796 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3797 buf[0], buf[1], buf[2]);
3798
Jani Nikula9d1a1032014-03-14 16:51:15 +02003799 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003800 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3801 buf[0], buf[1], buf[2]);
3802}
3803
Dave Airlie0e32b392014-05-02 14:02:48 +10003804static bool
3805intel_dp_probe_mst(struct intel_dp *intel_dp)
3806{
3807 u8 buf[1];
3808
3809 if (!intel_dp->can_mst)
3810 return false;
3811
3812 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3813 return false;
3814
Dave Airlie0e32b392014-05-02 14:02:48 +10003815 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3816 if (buf[0] & DP_MST_CAP) {
3817 DRM_DEBUG_KMS("Sink is MST capable\n");
3818 intel_dp->is_mst = true;
3819 } else {
3820 DRM_DEBUG_KMS("Sink is not MST capable\n");
3821 intel_dp->is_mst = false;
3822 }
3823 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003824
3825 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3826 return intel_dp->is_mst;
3827}
3828
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003829int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3830{
3831 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3832 struct drm_device *dev = intel_dig_port->base.base.dev;
3833 struct intel_crtc *intel_crtc =
3834 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003835 u8 buf;
3836 int test_crc_count;
3837 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003838
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003839 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003840 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003841
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003842 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003843 return -ENOTTY;
3844
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003845 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003846 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003847
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003848 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003849 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003850 return -EIO;
3851
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003852 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3853 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003854 test_crc_count = buf & DP_TEST_COUNT_MASK;
3855
3856 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003857 if (drm_dp_dpcd_readb(&intel_dp->aux,
3858 DP_TEST_SINK_MISC, &buf) < 0)
3859 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003860 intel_wait_for_vblank(dev, intel_crtc->pipe);
3861 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3862
3863 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01003864 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
3865 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003866 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003867
Jani Nikula9d1a1032014-03-14 16:51:15 +02003868 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003869 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003870
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003871 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3872 return -EIO;
3873 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3874 buf & ~DP_TEST_SINK_START) < 0)
3875 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003876
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003877 return 0;
3878}
3879
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003880static bool
3881intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3882{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003883 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3884 DP_DEVICE_SERVICE_IRQ_VECTOR,
3885 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003886}
3887
Dave Airlie0e32b392014-05-02 14:02:48 +10003888static bool
3889intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3890{
3891 int ret;
3892
3893 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3894 DP_SINK_COUNT_ESI,
3895 sink_irq_vector, 14);
3896 if (ret != 14)
3897 return false;
3898
3899 return true;
3900}
3901
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003902static void
3903intel_dp_handle_test_request(struct intel_dp *intel_dp)
3904{
3905 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003906 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003907}
3908
Dave Airlie0e32b392014-05-02 14:02:48 +10003909static int
3910intel_dp_check_mst_status(struct intel_dp *intel_dp)
3911{
3912 bool bret;
3913
3914 if (intel_dp->is_mst) {
3915 u8 esi[16] = { 0 };
3916 int ret = 0;
3917 int retry;
3918 bool handled;
3919 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3920go_again:
3921 if (bret == true) {
3922
3923 /* check link status - esi[10] = 0x200c */
3924 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3925 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3926 intel_dp_start_link_train(intel_dp);
3927 intel_dp_complete_link_train(intel_dp);
3928 intel_dp_stop_link_train(intel_dp);
3929 }
3930
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003931 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003932 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3933
3934 if (handled) {
3935 for (retry = 0; retry < 3; retry++) {
3936 int wret;
3937 wret = drm_dp_dpcd_write(&intel_dp->aux,
3938 DP_SINK_COUNT_ESI+1,
3939 &esi[1], 3);
3940 if (wret == 3) {
3941 break;
3942 }
3943 }
3944
3945 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3946 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003947 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003948 goto go_again;
3949 }
3950 } else
3951 ret = 0;
3952
3953 return ret;
3954 } else {
3955 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3956 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3957 intel_dp->is_mst = false;
3958 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3959 /* send a hotplug event */
3960 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3961 }
3962 }
3963 return -EINVAL;
3964}
3965
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003966/*
3967 * According to DP spec
3968 * 5.1.2:
3969 * 1. Read DPCD
3970 * 2. Configure link according to Receiver Capabilities
3971 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3972 * 4. Check link status on receipt of hot-plug interrupt
3973 */
Damien Lespiaua5146202015-02-10 19:32:22 +00003974static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003975intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003976{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003977 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003978 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003979 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003980 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003981
Dave Airlie5b215bc2014-08-05 10:40:20 +10003982 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3983
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003984 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003985 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003986
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003987 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003988 return;
3989
Imre Deak1a125d82014-08-18 14:42:46 +03003990 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3991 return;
3992
Keith Packard92fd8fd2011-07-25 19:50:10 -07003993 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003994 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003995 return;
3996 }
3997
Keith Packard92fd8fd2011-07-25 19:50:10 -07003998 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003999 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004000 return;
4001 }
4002
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004003 /* Try to read the source of the interrupt */
4004 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4005 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4006 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004007 drm_dp_dpcd_writeb(&intel_dp->aux,
4008 DP_DEVICE_SERVICE_IRQ_VECTOR,
4009 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004010
4011 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4012 intel_dp_handle_test_request(intel_dp);
4013 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4014 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4015 }
4016
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004017 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004018 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03004019 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004020 intel_dp_start_link_train(intel_dp);
4021 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004022 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004023 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004024}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004025
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004026/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004027static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004028intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004029{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004030 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004031 uint8_t type;
4032
4033 if (!intel_dp_get_dpcd(intel_dp))
4034 return connector_status_disconnected;
4035
4036 /* if there's no downstream port, we're done */
4037 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004038 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004039
4040 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004041 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4042 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004043 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004044
4045 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4046 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004047 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004048
Adam Jackson23235172012-09-20 16:42:45 -04004049 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4050 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004051 }
4052
4053 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004054 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004055 return connector_status_connected;
4056
4057 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004058 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4059 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4060 if (type == DP_DS_PORT_TYPE_VGA ||
4061 type == DP_DS_PORT_TYPE_NON_EDID)
4062 return connector_status_unknown;
4063 } else {
4064 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4065 DP_DWN_STRM_PORT_TYPE_MASK;
4066 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4067 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4068 return connector_status_unknown;
4069 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004070
4071 /* Anything else is out of spec, warn and ignore */
4072 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004073 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004074}
4075
4076static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004077edp_detect(struct intel_dp *intel_dp)
4078{
4079 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4080 enum drm_connector_status status;
4081
4082 status = intel_panel_detect(dev);
4083 if (status == connector_status_unknown)
4084 status = connector_status_connected;
4085
4086 return status;
4087}
4088
4089static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004090ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004091{
Paulo Zanoni30add222012-10-26 19:05:45 -02004092 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004093 struct drm_i915_private *dev_priv = dev->dev_private;
4094 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004095
Damien Lespiau1b469632012-12-13 16:09:01 +00004096 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4097 return connector_status_disconnected;
4098
Keith Packard26d61aa2011-07-25 20:01:09 -07004099 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004100}
4101
Dave Airlie2a592be2014-09-01 16:58:12 +10004102static int g4x_digital_port_connected(struct drm_device *dev,
4103 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004104{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004105 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004106 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004107
Todd Previte232a6ee2014-01-23 00:13:41 -07004108 if (IS_VALLEYVIEW(dev)) {
4109 switch (intel_dig_port->port) {
4110 case PORT_B:
4111 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4112 break;
4113 case PORT_C:
4114 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4115 break;
4116 case PORT_D:
4117 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4118 break;
4119 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004120 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004121 }
4122 } else {
4123 switch (intel_dig_port->port) {
4124 case PORT_B:
4125 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4126 break;
4127 case PORT_C:
4128 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4129 break;
4130 case PORT_D:
4131 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4132 break;
4133 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004134 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004135 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004136 }
4137
Chris Wilson10f76a32012-05-11 18:01:32 +01004138 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004139 return 0;
4140 return 1;
4141}
4142
4143static enum drm_connector_status
4144g4x_dp_detect(struct intel_dp *intel_dp)
4145{
4146 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4147 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4148 int ret;
4149
4150 /* Can't disconnect eDP, but you can close the lid... */
4151 if (is_edp(intel_dp)) {
4152 enum drm_connector_status status;
4153
4154 status = intel_panel_detect(dev);
4155 if (status == connector_status_unknown)
4156 status = connector_status_connected;
4157 return status;
4158 }
4159
4160 ret = g4x_digital_port_connected(dev, intel_dig_port);
4161 if (ret == -EINVAL)
4162 return connector_status_unknown;
4163 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004164 return connector_status_disconnected;
4165
Keith Packard26d61aa2011-07-25 20:01:09 -07004166 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004167}
4168
Keith Packard8c241fe2011-09-28 16:38:44 -07004169static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004170intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004171{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004172 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004173
Jani Nikula9cd300e2012-10-19 14:51:52 +03004174 /* use cached edid if we have one */
4175 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004176 /* invalid edid */
4177 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004178 return NULL;
4179
Jani Nikula55e9ede2013-10-01 10:38:54 +03004180 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004181 } else
4182 return drm_get_edid(&intel_connector->base,
4183 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004184}
4185
Chris Wilsonbeb60602014-09-02 20:04:00 +01004186static void
4187intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004188{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004189 struct intel_connector *intel_connector = intel_dp->attached_connector;
4190 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004191
Chris Wilsonbeb60602014-09-02 20:04:00 +01004192 edid = intel_dp_get_edid(intel_dp);
4193 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004194
Chris Wilsonbeb60602014-09-02 20:04:00 +01004195 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4196 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4197 else
4198 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4199}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004200
Chris Wilsonbeb60602014-09-02 20:04:00 +01004201static void
4202intel_dp_unset_edid(struct intel_dp *intel_dp)
4203{
4204 struct intel_connector *intel_connector = intel_dp->attached_connector;
4205
4206 kfree(intel_connector->detect_edid);
4207 intel_connector->detect_edid = NULL;
4208
4209 intel_dp->has_audio = false;
4210}
4211
4212static enum intel_display_power_domain
4213intel_dp_power_get(struct intel_dp *dp)
4214{
4215 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4216 enum intel_display_power_domain power_domain;
4217
4218 power_domain = intel_display_port_power_domain(encoder);
4219 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4220
4221 return power_domain;
4222}
4223
4224static void
4225intel_dp_power_put(struct intel_dp *dp,
4226 enum intel_display_power_domain power_domain)
4227{
4228 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4229 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004230}
4231
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004232static enum drm_connector_status
4233intel_dp_detect(struct drm_connector *connector, bool force)
4234{
4235 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004236 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4237 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004238 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004239 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004240 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004241 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004242
Chris Wilson164c8592013-07-20 20:27:08 +01004243 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004244 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004245 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004246
Dave Airlie0e32b392014-05-02 14:02:48 +10004247 if (intel_dp->is_mst) {
4248 /* MST devices are disconnected from a monitor POV */
4249 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4250 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004251 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004252 }
4253
Chris Wilsonbeb60602014-09-02 20:04:00 +01004254 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004255
Chris Wilsond410b562014-09-02 20:03:59 +01004256 /* Can't disconnect eDP, but you can close the lid... */
4257 if (is_edp(intel_dp))
4258 status = edp_detect(intel_dp);
4259 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004260 status = ironlake_dp_detect(intel_dp);
4261 else
4262 status = g4x_dp_detect(intel_dp);
4263 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004264 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004265
Adam Jackson0d198322012-05-14 16:05:47 -04004266 intel_dp_probe_oui(intel_dp);
4267
Dave Airlie0e32b392014-05-02 14:02:48 +10004268 ret = intel_dp_probe_mst(intel_dp);
4269 if (ret) {
4270 /* if we are in MST mode then this connector
4271 won't appear connected or have anything with EDID on it */
4272 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4273 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4274 status = connector_status_disconnected;
4275 goto out;
4276 }
4277
Chris Wilsonbeb60602014-09-02 20:04:00 +01004278 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004279
Paulo Zanonid63885d2012-10-26 19:05:49 -02004280 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4281 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004282 status = connector_status_connected;
4283
4284out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004285 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004286 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004287}
4288
Chris Wilsonbeb60602014-09-02 20:04:00 +01004289static void
4290intel_dp_force(struct drm_connector *connector)
4291{
4292 struct intel_dp *intel_dp = intel_attached_dp(connector);
4293 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4294 enum intel_display_power_domain power_domain;
4295
4296 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4297 connector->base.id, connector->name);
4298 intel_dp_unset_edid(intel_dp);
4299
4300 if (connector->status != connector_status_connected)
4301 return;
4302
4303 power_domain = intel_dp_power_get(intel_dp);
4304
4305 intel_dp_set_edid(intel_dp);
4306
4307 intel_dp_power_put(intel_dp, power_domain);
4308
4309 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4310 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4311}
4312
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004313static int intel_dp_get_modes(struct drm_connector *connector)
4314{
Jani Nikuladd06f902012-10-19 14:51:50 +03004315 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004316 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004317
Chris Wilsonbeb60602014-09-02 20:04:00 +01004318 edid = intel_connector->detect_edid;
4319 if (edid) {
4320 int ret = intel_connector_update_modes(connector, edid);
4321 if (ret)
4322 return ret;
4323 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004324
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004325 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004326 if (is_edp(intel_attached_dp(connector)) &&
4327 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004328 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004329
4330 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004331 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004332 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004333 drm_mode_probed_add(connector, mode);
4334 return 1;
4335 }
4336 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004337
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004338 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004339}
4340
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004341static bool
4342intel_dp_detect_audio(struct drm_connector *connector)
4343{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004344 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004345 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004346
Chris Wilsonbeb60602014-09-02 20:04:00 +01004347 edid = to_intel_connector(connector)->detect_edid;
4348 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004349 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004350
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004351 return has_audio;
4352}
4353
Chris Wilsonf6849602010-09-19 09:29:33 +01004354static int
4355intel_dp_set_property(struct drm_connector *connector,
4356 struct drm_property *property,
4357 uint64_t val)
4358{
Chris Wilsone953fd72011-02-21 22:23:52 +00004359 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004360 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004361 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4362 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004363 int ret;
4364
Rob Clark662595d2012-10-11 20:36:04 -05004365 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004366 if (ret)
4367 return ret;
4368
Chris Wilson3f43c482011-05-12 22:17:24 +01004369 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004370 int i = val;
4371 bool has_audio;
4372
4373 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004374 return 0;
4375
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004376 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004377
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004378 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004379 has_audio = intel_dp_detect_audio(connector);
4380 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004381 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004382
4383 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004384 return 0;
4385
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004386 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004387 goto done;
4388 }
4389
Chris Wilsone953fd72011-02-21 22:23:52 +00004390 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004391 bool old_auto = intel_dp->color_range_auto;
4392 uint32_t old_range = intel_dp->color_range;
4393
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004394 switch (val) {
4395 case INTEL_BROADCAST_RGB_AUTO:
4396 intel_dp->color_range_auto = true;
4397 break;
4398 case INTEL_BROADCAST_RGB_FULL:
4399 intel_dp->color_range_auto = false;
4400 intel_dp->color_range = 0;
4401 break;
4402 case INTEL_BROADCAST_RGB_LIMITED:
4403 intel_dp->color_range_auto = false;
4404 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4405 break;
4406 default:
4407 return -EINVAL;
4408 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004409
4410 if (old_auto == intel_dp->color_range_auto &&
4411 old_range == intel_dp->color_range)
4412 return 0;
4413
Chris Wilsone953fd72011-02-21 22:23:52 +00004414 goto done;
4415 }
4416
Yuly Novikov53b41832012-10-26 12:04:00 +03004417 if (is_edp(intel_dp) &&
4418 property == connector->dev->mode_config.scaling_mode_property) {
4419 if (val == DRM_MODE_SCALE_NONE) {
4420 DRM_DEBUG_KMS("no scaling not supported\n");
4421 return -EINVAL;
4422 }
4423
4424 if (intel_connector->panel.fitting_mode == val) {
4425 /* the eDP scaling property is not changed */
4426 return 0;
4427 }
4428 intel_connector->panel.fitting_mode = val;
4429
4430 goto done;
4431 }
4432
Chris Wilsonf6849602010-09-19 09:29:33 +01004433 return -EINVAL;
4434
4435done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004436 if (intel_encoder->base.crtc)
4437 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004438
4439 return 0;
4440}
4441
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004442static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004443intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004444{
Jani Nikula1d508702012-10-19 14:51:49 +03004445 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004446
Chris Wilson10e972d2014-09-04 21:43:45 +01004447 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004448
Jani Nikula9cd300e2012-10-19 14:51:52 +03004449 if (!IS_ERR_OR_NULL(intel_connector->edid))
4450 kfree(intel_connector->edid);
4451
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004452 /* Can't call is_edp() since the encoder may have been destroyed
4453 * already. */
4454 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004455 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004456
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004457 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004458 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004459}
4460
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004461void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004462{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004463 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4464 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004465
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004466 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004467 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004468 if (is_edp(intel_dp)) {
4469 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004470 /*
4471 * vdd might still be enabled do to the delayed vdd off.
4472 * Make sure vdd is actually turned off here.
4473 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004474 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004475 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004476 pps_unlock(intel_dp);
4477
Clint Taylor01527b32014-07-07 13:01:46 -07004478 if (intel_dp->edp_notifier.notifier_call) {
4479 unregister_reboot_notifier(&intel_dp->edp_notifier);
4480 intel_dp->edp_notifier.notifier_call = NULL;
4481 }
Keith Packardbd943152011-09-18 23:09:52 -07004482 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004483 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004484 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004485}
4486
Imre Deak07f9cd02014-08-18 14:42:45 +03004487static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4488{
4489 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4490
4491 if (!is_edp(intel_dp))
4492 return;
4493
Ville Syrjälä951468f2014-09-04 14:55:31 +03004494 /*
4495 * vdd might still be enabled do to the delayed vdd off.
4496 * Make sure vdd is actually turned off here.
4497 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004498 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004499 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004500 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004501 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004502}
4503
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004504static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4505{
4506 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4507 struct drm_device *dev = intel_dig_port->base.base.dev;
4508 struct drm_i915_private *dev_priv = dev->dev_private;
4509 enum intel_display_power_domain power_domain;
4510
4511 lockdep_assert_held(&dev_priv->pps_mutex);
4512
4513 if (!edp_have_panel_vdd(intel_dp))
4514 return;
4515
4516 /*
4517 * The VDD bit needs a power domain reference, so if the bit is
4518 * already enabled when we boot or resume, grab this reference and
4519 * schedule a vdd off, so we don't hold on to the reference
4520 * indefinitely.
4521 */
4522 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4523 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4524 intel_display_power_get(dev_priv, power_domain);
4525
4526 edp_panel_vdd_schedule_off(intel_dp);
4527}
4528
Imre Deak6d93c0c2014-07-31 14:03:36 +03004529static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4530{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004531 struct intel_dp *intel_dp;
4532
4533 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4534 return;
4535
4536 intel_dp = enc_to_intel_dp(encoder);
4537
4538 pps_lock(intel_dp);
4539
4540 /*
4541 * Read out the current power sequencer assignment,
4542 * in case the BIOS did something with it.
4543 */
4544 if (IS_VALLEYVIEW(encoder->dev))
4545 vlv_initial_power_sequencer_setup(intel_dp);
4546
4547 intel_edp_panel_vdd_sanitize(intel_dp);
4548
4549 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004550}
4551
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004552static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004553 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004554 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004555 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004556 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004557 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004558 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004559 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004560 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004561};
4562
4563static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4564 .get_modes = intel_dp_get_modes,
4565 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004566 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004567};
4568
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004569static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004570 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004571 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004572};
4573
Dave Airlie0e32b392014-05-02 14:02:48 +10004574void
Eric Anholt21d40d32010-03-25 11:11:14 -07004575intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004576{
Dave Airlie0e32b392014-05-02 14:02:48 +10004577 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004578}
4579
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004580enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004581intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4582{
4583 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004584 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004585 struct drm_device *dev = intel_dig_port->base.base.dev;
4586 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004587 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004588 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004589
Dave Airlie0e32b392014-05-02 14:02:48 +10004590 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4591 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004592
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004593 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4594 /*
4595 * vdd off can generate a long pulse on eDP which
4596 * would require vdd on to handle it, and thus we
4597 * would end up in an endless cycle of
4598 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4599 */
4600 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4601 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004602 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004603 }
4604
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004605 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4606 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004607 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004608
Imre Deak1c767b32014-08-18 14:42:42 +03004609 power_domain = intel_display_port_power_domain(intel_encoder);
4610 intel_display_power_get(dev_priv, power_domain);
4611
Dave Airlie0e32b392014-05-02 14:02:48 +10004612 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004613
4614 if (HAS_PCH_SPLIT(dev)) {
4615 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4616 goto mst_fail;
4617 } else {
4618 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4619 goto mst_fail;
4620 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004621
4622 if (!intel_dp_get_dpcd(intel_dp)) {
4623 goto mst_fail;
4624 }
4625
4626 intel_dp_probe_oui(intel_dp);
4627
4628 if (!intel_dp_probe_mst(intel_dp))
4629 goto mst_fail;
4630
4631 } else {
4632 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004633 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004634 goto mst_fail;
4635 }
4636
4637 if (!intel_dp->is_mst) {
4638 /*
4639 * we'll check the link status via the normal hot plug path later -
4640 * but for short hpds we should check it now
4641 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004642 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004643 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004644 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004645 }
4646 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004647
4648 ret = IRQ_HANDLED;
4649
Imre Deak1c767b32014-08-18 14:42:42 +03004650 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004651mst_fail:
4652 /* if we were in MST mode, and device is not there get out of MST mode */
4653 if (intel_dp->is_mst) {
4654 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4655 intel_dp->is_mst = false;
4656 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4657 }
Imre Deak1c767b32014-08-18 14:42:42 +03004658put_power:
4659 intel_display_power_put(dev_priv, power_domain);
4660
4661 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004662}
4663
Zhenyu Wange3421a12010-04-08 09:43:27 +08004664/* Return which DP Port should be selected for Transcoder DP control */
4665int
Akshay Joshi0206e352011-08-16 15:34:10 -04004666intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004667{
4668 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004669 struct intel_encoder *intel_encoder;
4670 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004671
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004672 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4673 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004674
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004675 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4676 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004677 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004678 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004679
Zhenyu Wange3421a12010-04-08 09:43:27 +08004680 return -1;
4681}
4682
Zhao Yakui36e83a12010-06-12 14:32:21 +08004683/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004684bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004685{
4686 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004687 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004688 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004689 static const short port_mapping[] = {
4690 [PORT_B] = PORT_IDPB,
4691 [PORT_C] = PORT_IDPC,
4692 [PORT_D] = PORT_IDPD,
4693 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004694
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004695 if (port == PORT_A)
4696 return true;
4697
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004698 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004699 return false;
4700
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004701 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4702 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004703
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004704 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004705 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4706 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004707 return true;
4708 }
4709 return false;
4710}
4711
Dave Airlie0e32b392014-05-02 14:02:48 +10004712void
Chris Wilsonf6849602010-09-19 09:29:33 +01004713intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4714{
Yuly Novikov53b41832012-10-26 12:04:00 +03004715 struct intel_connector *intel_connector = to_intel_connector(connector);
4716
Chris Wilson3f43c482011-05-12 22:17:24 +01004717 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004718 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004719 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004720
4721 if (is_edp(intel_dp)) {
4722 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004723 drm_object_attach_property(
4724 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004725 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004726 DRM_MODE_SCALE_ASPECT);
4727 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004728 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004729}
4730
Imre Deakdada1a92014-01-29 13:25:41 +02004731static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4732{
4733 intel_dp->last_power_cycle = jiffies;
4734 intel_dp->last_power_on = jiffies;
4735 intel_dp->last_backlight_off = jiffies;
4736}
4737
Daniel Vetter67a54562012-10-20 20:57:45 +02004738static void
4739intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004740 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004741{
4742 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004743 struct edp_power_seq cur, vbt, spec,
4744 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004745 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004746 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004747
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004748 lockdep_assert_held(&dev_priv->pps_mutex);
4749
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004750 /* already initialized? */
4751 if (final->t11_t12 != 0)
4752 return;
4753
Jesse Barnes453c5422013-03-28 09:55:41 -07004754 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004755 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004756 pp_on_reg = PCH_PP_ON_DELAYS;
4757 pp_off_reg = PCH_PP_OFF_DELAYS;
4758 pp_div_reg = PCH_PP_DIVISOR;
4759 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004760 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4761
4762 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4763 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4764 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4765 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004766 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004767
4768 /* Workaround: Need to write PP_CONTROL with the unlock key as
4769 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004770 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004771 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004772
Jesse Barnes453c5422013-03-28 09:55:41 -07004773 pp_on = I915_READ(pp_on_reg);
4774 pp_off = I915_READ(pp_off_reg);
4775 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004776
4777 /* Pull timing values out of registers */
4778 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4779 PANEL_POWER_UP_DELAY_SHIFT;
4780
4781 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4782 PANEL_LIGHT_ON_DELAY_SHIFT;
4783
4784 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4785 PANEL_LIGHT_OFF_DELAY_SHIFT;
4786
4787 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4788 PANEL_POWER_DOWN_DELAY_SHIFT;
4789
4790 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4791 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4792
4793 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4794 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4795
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004796 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004797
4798 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4799 * our hw here, which are all in 100usec. */
4800 spec.t1_t3 = 210 * 10;
4801 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4802 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4803 spec.t10 = 500 * 10;
4804 /* This one is special and actually in units of 100ms, but zero
4805 * based in the hw (so we need to add 100 ms). But the sw vbt
4806 * table multiplies it with 1000 to make it in units of 100usec,
4807 * too. */
4808 spec.t11_t12 = (510 + 100) * 10;
4809
4810 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4811 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4812
4813 /* Use the max of the register settings and vbt. If both are
4814 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004815#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004816 spec.field : \
4817 max(cur.field, vbt.field))
4818 assign_final(t1_t3);
4819 assign_final(t8);
4820 assign_final(t9);
4821 assign_final(t10);
4822 assign_final(t11_t12);
4823#undef assign_final
4824
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004825#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004826 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4827 intel_dp->backlight_on_delay = get_delay(t8);
4828 intel_dp->backlight_off_delay = get_delay(t9);
4829 intel_dp->panel_power_down_delay = get_delay(t10);
4830 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4831#undef get_delay
4832
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004833 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4834 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4835 intel_dp->panel_power_cycle_delay);
4836
4837 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4838 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004839}
4840
4841static void
4842intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004843 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004844{
4845 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004846 u32 pp_on, pp_off, pp_div, port_sel = 0;
4847 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4848 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004849 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004850 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004851
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004852 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004853
4854 if (HAS_PCH_SPLIT(dev)) {
4855 pp_on_reg = PCH_PP_ON_DELAYS;
4856 pp_off_reg = PCH_PP_OFF_DELAYS;
4857 pp_div_reg = PCH_PP_DIVISOR;
4858 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004859 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4860
4861 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4862 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4863 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004864 }
4865
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004866 /*
4867 * And finally store the new values in the power sequencer. The
4868 * backlight delays are set to 1 because we do manual waits on them. For
4869 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4870 * we'll end up waiting for the backlight off delay twice: once when we
4871 * do the manual sleep, and once when we disable the panel and wait for
4872 * the PP_STATUS bit to become zero.
4873 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004874 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004875 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4876 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004877 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004878 /* Compute the divisor for the pp clock, simply match the Bspec
4879 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004880 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004881 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004882 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4883
4884 /* Haswell doesn't have any port selection bits for the panel
4885 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004886 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004887 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004888 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004889 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004890 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004891 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004892 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004893 }
4894
Jesse Barnes453c5422013-03-28 09:55:41 -07004895 pp_on |= port_sel;
4896
4897 I915_WRITE(pp_on_reg, pp_on);
4898 I915_WRITE(pp_off_reg, pp_off);
4899 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004900
Daniel Vetter67a54562012-10-20 20:57:45 +02004901 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004902 I915_READ(pp_on_reg),
4903 I915_READ(pp_off_reg),
4904 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004905}
4906
Vandana Kannanb33a2812015-02-13 15:33:03 +05304907/**
4908 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4909 * @dev: DRM device
4910 * @refresh_rate: RR to be programmed
4911 *
4912 * This function gets called when refresh rate (RR) has to be changed from
4913 * one frequency to another. Switches can be between high and low RR
4914 * supported by the panel or to any other RR based on media playback (in
4915 * this case, RR value needs to be passed from user space).
4916 *
4917 * The caller of this function needs to take a lock on dev_priv->drrs.
4918 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304919static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304920{
4921 struct drm_i915_private *dev_priv = dev->dev_private;
4922 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304923 struct intel_digital_port *dig_port = NULL;
4924 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004925 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304926 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304927 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304928 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304929
4930 if (refresh_rate <= 0) {
4931 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4932 return;
4933 }
4934
Vandana Kannan96178ee2015-01-10 02:25:56 +05304935 if (intel_dp == NULL) {
4936 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304937 return;
4938 }
4939
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004940 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004941 * FIXME: This needs proper synchronization with psr state for some
4942 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004943 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304944
Vandana Kannan96178ee2015-01-10 02:25:56 +05304945 dig_port = dp_to_dig_port(intel_dp);
4946 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304947 intel_crtc = encoder->new_crtc;
4948
4949 if (!intel_crtc) {
4950 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4951 return;
4952 }
4953
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004954 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304955
Vandana Kannan96178ee2015-01-10 02:25:56 +05304956 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304957 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4958 return;
4959 }
4960
Vandana Kannan96178ee2015-01-10 02:25:56 +05304961 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
4962 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304963 index = DRRS_LOW_RR;
4964
Vandana Kannan96178ee2015-01-10 02:25:56 +05304965 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304966 DRM_DEBUG_KMS(
4967 "DRRS requested for previously set RR...ignoring\n");
4968 return;
4969 }
4970
4971 if (!intel_crtc->active) {
4972 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4973 return;
4974 }
4975
Durgadoss R44395bf2015-02-13 15:33:02 +05304976 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05304977 switch (index) {
4978 case DRRS_HIGH_RR:
4979 intel_dp_set_m_n(intel_crtc, M1_N1);
4980 break;
4981 case DRRS_LOW_RR:
4982 intel_dp_set_m_n(intel_crtc, M2_N2);
4983 break;
4984 case DRRS_MAX_RR:
4985 default:
4986 DRM_ERROR("Unsupported refreshrate type\n");
4987 }
4988 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004989 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304990 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05304991
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304992 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304993 if (IS_VALLEYVIEW(dev))
4994 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
4995 else
4996 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304997 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304998 if (IS_VALLEYVIEW(dev))
4999 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5000 else
5001 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305002 }
5003 I915_WRITE(reg, val);
5004 }
5005
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305006 dev_priv->drrs.refresh_rate_type = index;
5007
5008 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5009}
5010
Vandana Kannanb33a2812015-02-13 15:33:03 +05305011/**
5012 * intel_edp_drrs_enable - init drrs struct if supported
5013 * @intel_dp: DP struct
5014 *
5015 * Initializes frontbuffer_bits and drrs.dp
5016 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305017void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5018{
5019 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5020 struct drm_i915_private *dev_priv = dev->dev_private;
5021 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5022 struct drm_crtc *crtc = dig_port->base.base.crtc;
5023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5024
5025 if (!intel_crtc->config->has_drrs) {
5026 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5027 return;
5028 }
5029
5030 mutex_lock(&dev_priv->drrs.mutex);
5031 if (WARN_ON(dev_priv->drrs.dp)) {
5032 DRM_ERROR("DRRS already enabled\n");
5033 goto unlock;
5034 }
5035
5036 dev_priv->drrs.busy_frontbuffer_bits = 0;
5037
5038 dev_priv->drrs.dp = intel_dp;
5039
5040unlock:
5041 mutex_unlock(&dev_priv->drrs.mutex);
5042}
5043
Vandana Kannanb33a2812015-02-13 15:33:03 +05305044/**
5045 * intel_edp_drrs_disable - Disable DRRS
5046 * @intel_dp: DP struct
5047 *
5048 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305049void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5050{
5051 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5052 struct drm_i915_private *dev_priv = dev->dev_private;
5053 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5054 struct drm_crtc *crtc = dig_port->base.base.crtc;
5055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5056
5057 if (!intel_crtc->config->has_drrs)
5058 return;
5059
5060 mutex_lock(&dev_priv->drrs.mutex);
5061 if (!dev_priv->drrs.dp) {
5062 mutex_unlock(&dev_priv->drrs.mutex);
5063 return;
5064 }
5065
5066 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5067 intel_dp_set_drrs_state(dev_priv->dev,
5068 intel_dp->attached_connector->panel.
5069 fixed_mode->vrefresh);
5070
5071 dev_priv->drrs.dp = NULL;
5072 mutex_unlock(&dev_priv->drrs.mutex);
5073
5074 cancel_delayed_work_sync(&dev_priv->drrs.work);
5075}
5076
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305077static void intel_edp_drrs_downclock_work(struct work_struct *work)
5078{
5079 struct drm_i915_private *dev_priv =
5080 container_of(work, typeof(*dev_priv), drrs.work.work);
5081 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305082
Vandana Kannan96178ee2015-01-10 02:25:56 +05305083 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305084
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305085 intel_dp = dev_priv->drrs.dp;
5086
5087 if (!intel_dp)
5088 goto unlock;
5089
5090 /*
5091 * The delayed work can race with an invalidate hence we need to
5092 * recheck.
5093 */
5094
5095 if (dev_priv->drrs.busy_frontbuffer_bits)
5096 goto unlock;
5097
5098 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5099 intel_dp_set_drrs_state(dev_priv->dev,
5100 intel_dp->attached_connector->panel.
5101 downclock_mode->vrefresh);
5102
5103unlock:
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305104
Vandana Kannan96178ee2015-01-10 02:25:56 +05305105 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305106}
5107
Vandana Kannanb33a2812015-02-13 15:33:03 +05305108/**
5109 * intel_edp_drrs_invalidate - Invalidate DRRS
5110 * @dev: DRM device
5111 * @frontbuffer_bits: frontbuffer plane tracking bits
5112 *
5113 * When there is a disturbance on screen (due to cursor movement/time
5114 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5115 * high RR.
5116 *
5117 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5118 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305119void intel_edp_drrs_invalidate(struct drm_device *dev,
5120 unsigned frontbuffer_bits)
5121{
5122 struct drm_i915_private *dev_priv = dev->dev_private;
5123 struct drm_crtc *crtc;
5124 enum pipe pipe;
5125
5126 if (!dev_priv->drrs.dp)
5127 return;
5128
Ramalingam C3954e732015-03-03 12:11:46 +05305129 cancel_delayed_work_sync(&dev_priv->drrs.work);
5130
Vandana Kannana93fad02015-01-10 02:25:59 +05305131 mutex_lock(&dev_priv->drrs.mutex);
5132 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5133 pipe = to_intel_crtc(crtc)->pipe;
5134
5135 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305136 intel_dp_set_drrs_state(dev_priv->dev,
5137 dev_priv->drrs.dp->attached_connector->panel.
5138 fixed_mode->vrefresh);
5139 }
5140
5141 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5142
5143 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5144 mutex_unlock(&dev_priv->drrs.mutex);
5145}
5146
Vandana Kannanb33a2812015-02-13 15:33:03 +05305147/**
5148 * intel_edp_drrs_flush - Flush DRRS
5149 * @dev: DRM device
5150 * @frontbuffer_bits: frontbuffer plane tracking bits
5151 *
5152 * When there is no movement on screen, DRRS work can be scheduled.
5153 * This DRRS work is responsible for setting relevant registers after a
5154 * timeout of 1 second.
5155 *
5156 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5157 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305158void intel_edp_drrs_flush(struct drm_device *dev,
5159 unsigned frontbuffer_bits)
5160{
5161 struct drm_i915_private *dev_priv = dev->dev_private;
5162 struct drm_crtc *crtc;
5163 enum pipe pipe;
5164
5165 if (!dev_priv->drrs.dp)
5166 return;
5167
Ramalingam C3954e732015-03-03 12:11:46 +05305168 cancel_delayed_work_sync(&dev_priv->drrs.work);
5169
Vandana Kannana93fad02015-01-10 02:25:59 +05305170 mutex_lock(&dev_priv->drrs.mutex);
5171 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5172 pipe = to_intel_crtc(crtc)->pipe;
5173 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5174
Vandana Kannana93fad02015-01-10 02:25:59 +05305175 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5176 !dev_priv->drrs.busy_frontbuffer_bits)
5177 schedule_delayed_work(&dev_priv->drrs.work,
5178 msecs_to_jiffies(1000));
5179 mutex_unlock(&dev_priv->drrs.mutex);
5180}
5181
Vandana Kannanb33a2812015-02-13 15:33:03 +05305182/**
5183 * DOC: Display Refresh Rate Switching (DRRS)
5184 *
5185 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5186 * which enables swtching between low and high refresh rates,
5187 * dynamically, based on the usage scenario. This feature is applicable
5188 * for internal panels.
5189 *
5190 * Indication that the panel supports DRRS is given by the panel EDID, which
5191 * would list multiple refresh rates for one resolution.
5192 *
5193 * DRRS is of 2 types - static and seamless.
5194 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5195 * (may appear as a blink on screen) and is used in dock-undock scenario.
5196 * Seamless DRRS involves changing RR without any visual effect to the user
5197 * and can be used during normal system usage. This is done by programming
5198 * certain registers.
5199 *
5200 * Support for static/seamless DRRS may be indicated in the VBT based on
5201 * inputs from the panel spec.
5202 *
5203 * DRRS saves power by switching to low RR based on usage scenarios.
5204 *
5205 * eDP DRRS:-
5206 * The implementation is based on frontbuffer tracking implementation.
5207 * When there is a disturbance on the screen triggered by user activity or a
5208 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5209 * When there is no movement on screen, after a timeout of 1 second, a switch
5210 * to low RR is made.
5211 * For integration with frontbuffer tracking code,
5212 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5213 *
5214 * DRRS can be further extended to support other internal panels and also
5215 * the scenario of video playback wherein RR is set based on the rate
5216 * requested by userspace.
5217 */
5218
5219/**
5220 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5221 * @intel_connector: eDP connector
5222 * @fixed_mode: preferred mode of panel
5223 *
5224 * This function is called only once at driver load to initialize basic
5225 * DRRS stuff.
5226 *
5227 * Returns:
5228 * Downclock mode if panel supports it, else return NULL.
5229 * DRRS support is determined by the presence of downclock mode (apart
5230 * from VBT setting).
5231 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305232static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305233intel_dp_drrs_init(struct intel_connector *intel_connector,
5234 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305235{
5236 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305237 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305238 struct drm_i915_private *dev_priv = dev->dev_private;
5239 struct drm_display_mode *downclock_mode = NULL;
5240
5241 if (INTEL_INFO(dev)->gen <= 6) {
5242 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5243 return NULL;
5244 }
5245
5246 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005247 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305248 return NULL;
5249 }
5250
5251 downclock_mode = intel_find_panel_downclock
5252 (dev, fixed_mode, connector);
5253
5254 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305255 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305256 return NULL;
5257 }
5258
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305259 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5260
Vandana Kannan96178ee2015-01-10 02:25:56 +05305261 mutex_init(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305262
Vandana Kannan96178ee2015-01-10 02:25:56 +05305263 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305264
Vandana Kannan96178ee2015-01-10 02:25:56 +05305265 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005266 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305267 return downclock_mode;
5268}
5269
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005270static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005271 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005272{
5273 struct drm_connector *connector = &intel_connector->base;
5274 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005275 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5276 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005277 struct drm_i915_private *dev_priv = dev->dev_private;
5278 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305279 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005280 bool has_dpcd;
5281 struct drm_display_mode *scan;
5282 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005283 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005284
Vandana Kannan96178ee2015-01-10 02:25:56 +05305285 dev_priv->drrs.type = DRRS_NOT_SUPPORTED;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305286
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005287 if (!is_edp(intel_dp))
5288 return true;
5289
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005290 pps_lock(intel_dp);
5291 intel_edp_panel_vdd_sanitize(intel_dp);
5292 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005293
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005294 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005295 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005296
5297 if (has_dpcd) {
5298 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5299 dev_priv->no_aux_handshake =
5300 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5301 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5302 } else {
5303 /* if this fails, presume the device is a ghost */
5304 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005305 return false;
5306 }
5307
5308 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005309 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005310 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005311 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005312
Daniel Vetter060c8772014-03-21 23:22:35 +01005313 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005314 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005315 if (edid) {
5316 if (drm_add_edid_modes(connector, edid)) {
5317 drm_mode_connector_update_edid_property(connector,
5318 edid);
5319 drm_edid_to_eld(connector, edid);
5320 } else {
5321 kfree(edid);
5322 edid = ERR_PTR(-EINVAL);
5323 }
5324 } else {
5325 edid = ERR_PTR(-ENOENT);
5326 }
5327 intel_connector->edid = edid;
5328
5329 /* prefer fixed mode from EDID if available */
5330 list_for_each_entry(scan, &connector->probed_modes, head) {
5331 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5332 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305333 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305334 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005335 break;
5336 }
5337 }
5338
5339 /* fallback to VBT if available for eDP */
5340 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5341 fixed_mode = drm_mode_duplicate(dev,
5342 dev_priv->vbt.lfp_lvds_vbt_mode);
5343 if (fixed_mode)
5344 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5345 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005346 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005347
Clint Taylor01527b32014-07-07 13:01:46 -07005348 if (IS_VALLEYVIEW(dev)) {
5349 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5350 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005351
5352 /*
5353 * Figure out the current pipe for the initial backlight setup.
5354 * If the current pipe isn't valid, try the PPS pipe, and if that
5355 * fails just assume pipe A.
5356 */
5357 if (IS_CHERRYVIEW(dev))
5358 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5359 else
5360 pipe = PORT_TO_PIPE(intel_dp->DP);
5361
5362 if (pipe != PIPE_A && pipe != PIPE_B)
5363 pipe = intel_dp->pps_pipe;
5364
5365 if (pipe != PIPE_A && pipe != PIPE_B)
5366 pipe = PIPE_A;
5367
5368 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5369 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005370 }
5371
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305372 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005373 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005374 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005375
5376 return true;
5377}
5378
Paulo Zanoni16c25532013-06-12 17:27:25 -03005379bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005380intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5381 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005382{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005383 struct drm_connector *connector = &intel_connector->base;
5384 struct intel_dp *intel_dp = &intel_dig_port->dp;
5385 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5386 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005387 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005388 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005389 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005390
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005391 intel_dp->pps_pipe = INVALID_PIPE;
5392
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005393 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005394 if (INTEL_INFO(dev)->gen >= 9)
5395 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5396 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005397 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5398 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5399 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5400 else if (HAS_PCH_SPLIT(dev))
5401 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5402 else
5403 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5404
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005405 if (INTEL_INFO(dev)->gen >= 9)
5406 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5407 else
5408 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005409
Daniel Vetter07679352012-09-06 22:15:42 +02005410 /* Preserve the current hw state. */
5411 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005412 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005413
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005414 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305415 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005416 else
5417 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005418
Imre Deakf7d24902013-05-08 13:14:05 +03005419 /*
5420 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5421 * for DP the encoder type can be set by the caller to
5422 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5423 */
5424 if (type == DRM_MODE_CONNECTOR_eDP)
5425 intel_encoder->type = INTEL_OUTPUT_EDP;
5426
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005427 /* eDP only on port B and/or C on vlv/chv */
5428 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5429 port != PORT_B && port != PORT_C))
5430 return false;
5431
Imre Deake7281ea2013-05-08 13:14:08 +03005432 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5433 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5434 port_name(port));
5435
Adam Jacksonb3295302010-07-16 14:46:28 -04005436 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005437 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5438
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005439 connector->interlace_allowed = true;
5440 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005441
Daniel Vetter66a92782012-07-12 20:08:18 +02005442 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005443 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005444
Chris Wilsondf0e9242010-09-09 16:20:55 +01005445 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005446 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005447
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005448 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005449 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5450 else
5451 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005452 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005453
Jani Nikula0b998362014-03-14 16:51:17 +02005454 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005455 switch (port) {
5456 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005457 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005458 break;
5459 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005460 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005461 break;
5462 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005463 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005464 break;
5465 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005466 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005467 break;
5468 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005469 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005470 }
5471
Imre Deakdada1a92014-01-29 13:25:41 +02005472 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005473 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005474 intel_dp_init_panel_power_timestamps(intel_dp);
5475 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005476 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005477 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005478 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005479 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005480 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005481
Jani Nikula9d1a1032014-03-14 16:51:15 +02005482 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005483
Dave Airlie0e32b392014-05-02 14:02:48 +10005484 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005485 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005486 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005487 intel_dp_mst_encoder_init(intel_dig_port,
5488 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005489 }
5490 }
5491
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005492 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005493 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005494 if (is_edp(intel_dp)) {
5495 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005496 /*
5497 * vdd might still be enabled do to the delayed vdd off.
5498 * Make sure vdd is actually turned off here.
5499 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005500 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005501 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005502 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005503 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005504 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005505 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005506 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005507 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005508
Chris Wilsonf6849602010-09-19 09:29:33 +01005509 intel_dp_add_properties(intel_dp, connector);
5510
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005511 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5512 * 0xd. Failure to do so will result in spurious interrupts being
5513 * generated on the port when a cable is not attached.
5514 */
5515 if (IS_G4X(dev) && !IS_GM45(dev)) {
5516 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5517 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5518 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005519
5520 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005521}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005522
5523void
5524intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5525{
Dave Airlie13cf5502014-06-18 11:29:35 +10005526 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005527 struct intel_digital_port *intel_dig_port;
5528 struct intel_encoder *intel_encoder;
5529 struct drm_encoder *encoder;
5530 struct intel_connector *intel_connector;
5531
Daniel Vetterb14c5672013-09-19 12:18:32 +02005532 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005533 if (!intel_dig_port)
5534 return;
5535
Daniel Vetterb14c5672013-09-19 12:18:32 +02005536 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005537 if (!intel_connector) {
5538 kfree(intel_dig_port);
5539 return;
5540 }
5541
5542 intel_encoder = &intel_dig_port->base;
5543 encoder = &intel_encoder->base;
5544
5545 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5546 DRM_MODE_ENCODER_TMDS);
5547
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005548 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005549 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005550 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005551 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005552 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005553 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005554 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005555 intel_encoder->pre_enable = chv_pre_enable_dp;
5556 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005557 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005558 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005559 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005560 intel_encoder->pre_enable = vlv_pre_enable_dp;
5561 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005562 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005563 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005564 intel_encoder->pre_enable = g4x_pre_enable_dp;
5565 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005566 if (INTEL_INFO(dev)->gen >= 5)
5567 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005568 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005569
Paulo Zanoni174edf12012-10-26 19:05:50 -02005570 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005571 intel_dig_port->dp.output_reg = output_reg;
5572
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005573 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005574 if (IS_CHERRYVIEW(dev)) {
5575 if (port == PORT_D)
5576 intel_encoder->crtc_mask = 1 << 2;
5577 else
5578 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5579 } else {
5580 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5581 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005582 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005583 intel_encoder->hot_plug = intel_dp_hot_plug;
5584
Dave Airlie13cf5502014-06-18 11:29:35 +10005585 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5586 dev_priv->hpd_irq_port[port] = intel_dig_port;
5587
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005588 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5589 drm_encoder_cleanup(encoder);
5590 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005591 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005592 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005593}
Dave Airlie0e32b392014-05-02 14:02:48 +10005594
5595void intel_dp_mst_suspend(struct drm_device *dev)
5596{
5597 struct drm_i915_private *dev_priv = dev->dev_private;
5598 int i;
5599
5600 /* disable MST */
5601 for (i = 0; i < I915_MAX_PORTS; i++) {
5602 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5603 if (!intel_dig_port)
5604 continue;
5605
5606 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5607 if (!intel_dig_port->dp.can_mst)
5608 continue;
5609 if (intel_dig_port->dp.is_mst)
5610 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5611 }
5612 }
5613}
5614
5615void intel_dp_mst_resume(struct drm_device *dev)
5616{
5617 struct drm_i915_private *dev_priv = dev->dev_private;
5618 int i;
5619
5620 for (i = 0; i < I915_MAX_PORTS; i++) {
5621 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5622 if (!intel_dig_port)
5623 continue;
5624 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5625 int ret;
5626
5627 if (!intel_dig_port->dp.can_mst)
5628 continue;
5629
5630 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5631 if (ret != 0) {
5632 intel_dp_check_mst_status(&intel_dig_port->dp);
5633 }
5634 }
5635 }
5636}