blob: a81dfaeeb8c0713e61b66046cf35fb8f89f86161 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Christian König <deathsimple@vodafone.de>
29 */
30
31#include <linux/firmware.h>
32#include <linux/module.h>
33#include <drm/drmP.h>
34#include <drm/drm.h>
35
36#include "amdgpu.h"
37#include "amdgpu_pm.h"
38#include "amdgpu_uvd.h"
39#include "cikd.h"
40#include "uvd/uvd_4_2_d.h"
41
42/* 1 second timeout */
Christian König08086632016-07-01 17:45:49 +020043#define UVD_IDLE_TIMEOUT msecs_to_jiffies(1000)
Christian König4cb5877c2016-07-26 12:05:40 +020044
45/* Firmware versions for VI */
46#define FW_1_65_10 ((1 << 24) | (65 << 16) | (10 << 8))
47#define FW_1_87_11 ((1 << 24) | (87 << 16) | (11 << 8))
48#define FW_1_87_12 ((1 << 24) | (87 << 16) | (12 << 8))
49#define FW_1_37_15 ((1 << 24) | (37 << 16) | (15 << 8))
50
Sonny Jiang8e008dd2016-05-11 13:29:48 -040051/* Polaris10/11 firmware version */
Christian König4cb5877c2016-07-26 12:05:40 +020052#define FW_1_66_16 ((1 << 24) | (66 << 16) | (16 << 8))
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053
54/* Firmware Names */
55#ifdef CONFIG_DRM_AMDGPU_CIK
56#define FIRMWARE_BONAIRE "radeon/bonaire_uvd.bin"
Christian Königedf600d2016-05-03 15:54:54 +020057#define FIRMWARE_KABINI "radeon/kabini_uvd.bin"
58#define FIRMWARE_KAVERI "radeon/kaveri_uvd.bin"
59#define FIRMWARE_HAWAII "radeon/hawaii_uvd.bin"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040060#define FIRMWARE_MULLINS "radeon/mullins_uvd.bin"
61#endif
Jammy Zhouc65444f2015-05-13 22:49:04 +080062#define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
63#define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
David Zhang974ee3d2015-07-08 17:32:15 +080064#define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
Samuel Lia39c8ce2015-10-08 16:27:21 -040065#define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
Flora Cui2cc0c0b2016-03-14 18:33:29 -040066#define FIRMWARE_POLARIS10 "amdgpu/polaris10_uvd.bin"
Rex Zhu925a51c2016-03-23 14:48:03 +080067#define FIRMWARE_POLARIS11 "amdgpu/polaris11_uvd.bin"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068
69/**
70 * amdgpu_uvd_cs_ctx - Command submission parser context
71 *
72 * Used for emulating virtual memory support on UVD 4.2.
73 */
74struct amdgpu_uvd_cs_ctx {
75 struct amdgpu_cs_parser *parser;
76 unsigned reg, count;
77 unsigned data0, data1;
78 unsigned idx;
79 unsigned ib_idx;
80
81 /* does the IB has a msg command */
82 bool has_msg_cmd;
83
84 /* minimum buffer sizes */
85 unsigned *buf_sizes;
86};
87
88#ifdef CONFIG_DRM_AMDGPU_CIK
89MODULE_FIRMWARE(FIRMWARE_BONAIRE);
90MODULE_FIRMWARE(FIRMWARE_KABINI);
91MODULE_FIRMWARE(FIRMWARE_KAVERI);
92MODULE_FIRMWARE(FIRMWARE_HAWAII);
93MODULE_FIRMWARE(FIRMWARE_MULLINS);
94#endif
95MODULE_FIRMWARE(FIRMWARE_TONGA);
96MODULE_FIRMWARE(FIRMWARE_CARRIZO);
David Zhang974ee3d2015-07-08 17:32:15 +080097MODULE_FIRMWARE(FIRMWARE_FIJI);
Samuel Lia39c8ce2015-10-08 16:27:21 -040098MODULE_FIRMWARE(FIRMWARE_STONEY);
Flora Cui2cc0c0b2016-03-14 18:33:29 -040099MODULE_FIRMWARE(FIRMWARE_POLARIS10);
100MODULE_FIRMWARE(FIRMWARE_POLARIS11);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400102static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
103
104int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
105{
Christian Königead833e2016-02-10 14:35:19 +0100106 struct amdgpu_ring *ring;
107 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400108 unsigned long bo_size;
109 const char *fw_name;
110 const struct common_firmware_header *hdr;
111 unsigned version_major, version_minor, family_id;
112 int i, r;
113
114 INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
115
116 switch (adev->asic_type) {
117#ifdef CONFIG_DRM_AMDGPU_CIK
118 case CHIP_BONAIRE:
119 fw_name = FIRMWARE_BONAIRE;
120 break;
121 case CHIP_KABINI:
122 fw_name = FIRMWARE_KABINI;
123 break;
124 case CHIP_KAVERI:
125 fw_name = FIRMWARE_KAVERI;
126 break;
127 case CHIP_HAWAII:
128 fw_name = FIRMWARE_HAWAII;
129 break;
130 case CHIP_MULLINS:
131 fw_name = FIRMWARE_MULLINS;
132 break;
133#endif
134 case CHIP_TONGA:
135 fw_name = FIRMWARE_TONGA;
136 break;
David Zhang974ee3d2015-07-08 17:32:15 +0800137 case CHIP_FIJI:
138 fw_name = FIRMWARE_FIJI;
139 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 case CHIP_CARRIZO:
141 fw_name = FIRMWARE_CARRIZO;
142 break;
Samuel Lia39c8ce2015-10-08 16:27:21 -0400143 case CHIP_STONEY:
144 fw_name = FIRMWARE_STONEY;
145 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400146 case CHIP_POLARIS10:
147 fw_name = FIRMWARE_POLARIS10;
Sonny Jiang38d75812015-11-05 15:17:18 -0500148 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400149 case CHIP_POLARIS11:
150 fw_name = FIRMWARE_POLARIS11;
Sonny Jiang38d75812015-11-05 15:17:18 -0500151 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152 default:
153 return -EINVAL;
154 }
155
156 r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
157 if (r) {
158 dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
159 fw_name);
160 return r;
161 }
162
163 r = amdgpu_ucode_validate(adev->uvd.fw);
164 if (r) {
165 dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
166 fw_name);
167 release_firmware(adev->uvd.fw);
168 adev->uvd.fw = NULL;
169 return r;
170 }
171
Arindam Nathc0365542016-04-12 13:46:15 +0200172 /* Set the default UVD handles that the firmware can handle */
173 adev->uvd.max_handles = AMDGPU_DEFAULT_UVD_HANDLES;
174
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400175 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
176 family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
177 version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
178 version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
179 DRM_INFO("Found UVD firmware Version: %hu.%hu Family ID: %hu\n",
180 version_major, version_minor, family_id);
181
Arindam Nathc0365542016-04-12 13:46:15 +0200182 /*
183 * Limit the number of UVD handles depending on microcode major
184 * and minor versions. The firmware version which has 40 UVD
185 * instances support is 1.80. So all subsequent versions should
186 * also have the same support.
187 */
188 if ((version_major > 0x01) ||
189 ((version_major == 0x01) && (version_minor >= 0x50)))
190 adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
191
Sonny Jiang562e2682016-04-18 16:05:04 -0400192 adev->uvd.fw_version = ((version_major << 24) | (version_minor << 16) |
193 (family_id << 8));
194
Sonny Jiang8e008dd2016-05-11 13:29:48 -0400195 if ((adev->asic_type == CHIP_POLARIS10 ||
196 adev->asic_type == CHIP_POLARIS11) &&
197 (adev->uvd.fw_version < FW_1_66_16))
198 DRM_ERROR("POLARIS10/11 UVD firmware version %hu.%hu is too old.\n",
199 version_major, version_minor);
200
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
Arindam Nathc0365542016-04-12 13:46:15 +0200202 + AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE
203 + AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles;
Christian König4b62e692016-07-25 17:37:38 +0200204 r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
205 AMDGPU_GEM_DOMAIN_VRAM, &adev->uvd.vcpu_bo,
206 &adev->uvd.gpu_addr, &adev->uvd.cpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400207 if (r) {
208 dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
209 return r;
210 }
211
Christian Königead833e2016-02-10 14:35:19 +0100212 ring = &adev->uvd.ring;
213 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
214 r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity,
215 rq, amdgpu_sched_jobs);
216 if (r != 0) {
217 DRM_ERROR("Failed setting up UVD run queue.\n");
218 return r;
219 }
220
Arindam Nathc0365542016-04-12 13:46:15 +0200221 for (i = 0; i < adev->uvd.max_handles; ++i) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400222 atomic_set(&adev->uvd.handles[i], 0);
223 adev->uvd.filp[i] = NULL;
224 }
225
226 /* from uvd v5.0 HW addressing capacity increased to 64 bits */
yanyang15fc3aee2015-05-22 14:39:35 -0400227 if (!amdgpu_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400228 adev->uvd.address_64_bit = true;
229
Christian König4cb5877c2016-07-26 12:05:40 +0200230 switch (adev->asic_type) {
231 case CHIP_TONGA:
232 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_65_10;
233 break;
234 case CHIP_CARRIZO:
235 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_11;
236 break;
237 case CHIP_FIJI:
238 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_12;
239 break;
240 case CHIP_STONEY:
241 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_37_15;
242 break;
243 default:
244 adev->uvd.use_ctx_buf = adev->asic_type >= CHIP_POLARIS10;
245 }
246
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400247 return 0;
248}
249
250int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
251{
Monk Liu05f19eb2016-05-30 15:13:59 +0800252 kfree(adev->uvd.saved_bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400253
Christian Königead833e2016-02-10 14:35:19 +0100254 amd_sched_entity_fini(&adev->uvd.ring.sched, &adev->uvd.entity);
255
Junwei Zhang8640fae2016-09-07 17:14:46 +0800256 amdgpu_bo_free_kernel(&adev->uvd.vcpu_bo,
257 &adev->uvd.gpu_addr,
258 (void **)&adev->uvd.cpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400259
260 amdgpu_ring_fini(&adev->uvd.ring);
261
262 release_firmware(adev->uvd.fw);
263
264 return 0;
265}
266
267int amdgpu_uvd_suspend(struct amdgpu_device *adev)
268{
Leo Liu3f99dd82016-04-01 10:36:06 -0400269 unsigned size;
270 void *ptr;
Leo Liu3f99dd82016-04-01 10:36:06 -0400271 int i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400272
273 if (adev->uvd.vcpu_bo == NULL)
274 return 0;
275
Arindam Nathc0365542016-04-12 13:46:15 +0200276 for (i = 0; i < adev->uvd.max_handles; ++i)
Leo Liu3f99dd82016-04-01 10:36:06 -0400277 if (atomic_read(&adev->uvd.handles[i]))
278 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400279
Leo Liu3f99dd82016-04-01 10:36:06 -0400280 if (i == AMDGPU_MAX_UVD_HANDLES)
281 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282
Rex Zhu85cc88f2016-04-12 19:25:52 +0800283 cancel_delayed_work_sync(&adev->uvd.idle_work);
284
Leo Liu3f99dd82016-04-01 10:36:06 -0400285 size = amdgpu_bo_size(adev->uvd.vcpu_bo);
Leo Liu3f99dd82016-04-01 10:36:06 -0400286 ptr = adev->uvd.cpu_addr;
Leo Liu3f99dd82016-04-01 10:36:06 -0400287
288 adev->uvd.saved_bo = kmalloc(size, GFP_KERNEL);
289 if (!adev->uvd.saved_bo)
290 return -ENOMEM;
291
Christian Königba0b2272016-08-23 11:00:17 +0200292 memcpy_fromio(adev->uvd.saved_bo, ptr, size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400293
294 return 0;
295}
296
297int amdgpu_uvd_resume(struct amdgpu_device *adev)
298{
299 unsigned size;
300 void *ptr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400301
302 if (adev->uvd.vcpu_bo == NULL)
303 return -EINVAL;
304
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400305 size = amdgpu_bo_size(adev->uvd.vcpu_bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400306 ptr = adev->uvd.cpu_addr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400307
Leo Liu3f99dd82016-04-01 10:36:06 -0400308 if (adev->uvd.saved_bo != NULL) {
Christian Königba0b2272016-08-23 11:00:17 +0200309 memcpy_toio(ptr, adev->uvd.saved_bo, size);
Leo Liu3f99dd82016-04-01 10:36:06 -0400310 kfree(adev->uvd.saved_bo);
311 adev->uvd.saved_bo = NULL;
Leo Liud23be4e2016-04-04 10:55:43 -0400312 } else {
313 const struct common_firmware_header *hdr;
314 unsigned offset;
315
316 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
317 offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
Christian Königba0b2272016-08-23 11:00:17 +0200318 memcpy_toio(adev->uvd.cpu_addr, adev->uvd.fw->data + offset,
319 le32_to_cpu(hdr->ucode_size_bytes));
Leo Liud23be4e2016-04-04 10:55:43 -0400320 size -= le32_to_cpu(hdr->ucode_size_bytes);
321 ptr += le32_to_cpu(hdr->ucode_size_bytes);
Christian Königba0b2272016-08-23 11:00:17 +0200322 memset_io(ptr, 0, size);
Leo Liud23be4e2016-04-04 10:55:43 -0400323 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400324
325 return 0;
326}
327
328void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
329{
330 struct amdgpu_ring *ring = &adev->uvd.ring;
331 int i, r;
332
Arindam Nathc0365542016-04-12 13:46:15 +0200333 for (i = 0; i < adev->uvd.max_handles; ++i) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400334 uint32_t handle = atomic_read(&adev->uvd.handles[i]);
335 if (handle != 0 && adev->uvd.filp[i] == filp) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100336 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400337
Christian Königd7af97d2016-02-03 16:01:06 +0100338 r = amdgpu_uvd_get_destroy_msg(ring, handle,
339 false, &fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340 if (r) {
341 DRM_ERROR("Error destroying UVD (%d)!\n", r);
342 continue;
343 }
344
Chris Wilsonf54d1862016-10-25 13:00:45 +0100345 dma_fence_wait(fence, false);
346 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400347
348 adev->uvd.filp[i] = NULL;
349 atomic_set(&adev->uvd.handles[i], 0);
350 }
351 }
352}
353
Christian König765e7fb2016-09-15 15:06:50 +0200354static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *abo)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400355{
356 int i;
Christian König765e7fb2016-09-15 15:06:50 +0200357 for (i = 0; i < abo->placement.num_placement; ++i) {
358 abo->placements[i].fpfn = 0 >> PAGE_SHIFT;
359 abo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400360 }
361}
362
Alex Deucher80983e42016-11-21 16:24:37 -0500363static u64 amdgpu_uvd_get_addr_from_ctx(struct amdgpu_uvd_cs_ctx *ctx)
364{
365 uint32_t lo, hi;
366 uint64_t addr;
367
368 lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
369 hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
370 addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
371
372 return addr;
373}
374
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400375/**
376 * amdgpu_uvd_cs_pass1 - first parsing round
377 *
378 * @ctx: UVD parser context
379 *
380 * Make sure UVD message and feedback buffers are in VRAM and
381 * nobody is violating an 256MB boundary.
382 */
383static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
384{
385 struct amdgpu_bo_va_mapping *mapping;
386 struct amdgpu_bo *bo;
Alex Deucher80983e42016-11-21 16:24:37 -0500387 uint32_t cmd;
388 uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400389 int r = 0;
390
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400391 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
392 if (mapping == NULL) {
393 DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
394 return -EINVAL;
395 }
396
397 if (!ctx->parser->adev->uvd.address_64_bit) {
398 /* check if it's a message or feedback command */
399 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
400 if (cmd == 0x0 || cmd == 0x3) {
401 /* yes, force it into VRAM */
402 uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
403 amdgpu_ttm_placement_from_domain(bo, domain);
404 }
405 amdgpu_uvd_force_into_uvd_segment(bo);
406
407 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
408 }
409
410 return r;
411}
412
413/**
414 * amdgpu_uvd_cs_msg_decode - handle UVD decode message
415 *
416 * @msg: pointer to message structure
417 * @buf_sizes: returned buffer sizes
418 *
419 * Peek into the decode message and calculate the necessary buffer sizes.
420 */
Sonny Jiang8e008dd2016-05-11 13:29:48 -0400421static int amdgpu_uvd_cs_msg_decode(struct amdgpu_device *adev, uint32_t *msg,
422 unsigned buf_sizes[])
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400423{
424 unsigned stream_type = msg[4];
425 unsigned width = msg[6];
426 unsigned height = msg[7];
427 unsigned dpb_size = msg[9];
428 unsigned pitch = msg[28];
429 unsigned level = msg[57];
430
431 unsigned width_in_mb = width / 16;
432 unsigned height_in_mb = ALIGN(height / 16, 2);
433 unsigned fs_in_mb = width_in_mb * height_in_mb;
434
Jammy Zhou21df89a2015-08-07 15:30:44 +0800435 unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
Christian Könige5a68582016-07-26 10:51:29 +0200436 unsigned min_ctx_size = ~0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400437
438 image_size = width * height;
439 image_size += image_size / 2;
440 image_size = ALIGN(image_size, 1024);
441
442 switch (stream_type) {
443 case 0: /* H264 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400444 switch(level) {
445 case 30:
446 num_dpb_buffer = 8100 / fs_in_mb;
447 break;
448 case 31:
449 num_dpb_buffer = 18000 / fs_in_mb;
450 break;
451 case 32:
452 num_dpb_buffer = 20480 / fs_in_mb;
453 break;
454 case 41:
455 num_dpb_buffer = 32768 / fs_in_mb;
456 break;
457 case 42:
458 num_dpb_buffer = 34816 / fs_in_mb;
459 break;
460 case 50:
461 num_dpb_buffer = 110400 / fs_in_mb;
462 break;
463 case 51:
464 num_dpb_buffer = 184320 / fs_in_mb;
465 break;
466 default:
467 num_dpb_buffer = 184320 / fs_in_mb;
468 break;
469 }
470 num_dpb_buffer++;
471 if (num_dpb_buffer > 17)
472 num_dpb_buffer = 17;
473
474 /* reference picture buffer */
475 min_dpb_size = image_size * num_dpb_buffer;
476
477 /* macroblock context buffer */
478 min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
479
480 /* IT surface buffer */
481 min_dpb_size += width_in_mb * height_in_mb * 32;
482 break;
483
484 case 1: /* VC1 */
485
486 /* reference picture buffer */
487 min_dpb_size = image_size * 3;
488
489 /* CONTEXT_BUFFER */
490 min_dpb_size += width_in_mb * height_in_mb * 128;
491
492 /* IT surface buffer */
493 min_dpb_size += width_in_mb * 64;
494
495 /* DB surface buffer */
496 min_dpb_size += width_in_mb * 128;
497
498 /* BP */
499 tmp = max(width_in_mb, height_in_mb);
500 min_dpb_size += ALIGN(tmp * 7 * 16, 64);
501 break;
502
503 case 3: /* MPEG2 */
504
505 /* reference picture buffer */
506 min_dpb_size = image_size * 3;
507 break;
508
509 case 4: /* MPEG4 */
510
511 /* reference picture buffer */
512 min_dpb_size = image_size * 3;
513
514 /* CM */
515 min_dpb_size += width_in_mb * height_in_mb * 64;
516
517 /* IT surface buffer */
518 min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
519 break;
520
Sonny Jiang8e008dd2016-05-11 13:29:48 -0400521 case 7: /* H264 Perf */
522 switch(level) {
523 case 30:
524 num_dpb_buffer = 8100 / fs_in_mb;
525 break;
526 case 31:
527 num_dpb_buffer = 18000 / fs_in_mb;
528 break;
529 case 32:
530 num_dpb_buffer = 20480 / fs_in_mb;
531 break;
532 case 41:
533 num_dpb_buffer = 32768 / fs_in_mb;
534 break;
535 case 42:
536 num_dpb_buffer = 34816 / fs_in_mb;
537 break;
538 case 50:
539 num_dpb_buffer = 110400 / fs_in_mb;
540 break;
541 case 51:
542 num_dpb_buffer = 184320 / fs_in_mb;
543 break;
544 default:
545 num_dpb_buffer = 184320 / fs_in_mb;
546 break;
547 }
548 num_dpb_buffer++;
549 if (num_dpb_buffer > 17)
550 num_dpb_buffer = 17;
551
552 /* reference picture buffer */
553 min_dpb_size = image_size * num_dpb_buffer;
554
Christian König4cb5877c2016-07-26 12:05:40 +0200555 if (!adev->uvd.use_ctx_buf){
Sonny Jiang8e008dd2016-05-11 13:29:48 -0400556 /* macroblock context buffer */
557 min_dpb_size +=
558 width_in_mb * height_in_mb * num_dpb_buffer * 192;
559
560 /* IT surface buffer */
561 min_dpb_size += width_in_mb * height_in_mb * 32;
562 } else {
563 /* macroblock context buffer */
564 min_ctx_size =
565 width_in_mb * height_in_mb * num_dpb_buffer * 192;
566 }
567 break;
568
Christian König86fa0bd2015-05-05 16:36:01 +0200569 case 16: /* H265 */
570 image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
571 image_size = ALIGN(image_size, 256);
572
573 num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
574 min_dpb_size = image_size * num_dpb_buffer;
Boyuan Zhang8c8bac52015-08-05 14:03:48 -0400575 min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
576 * 16 * num_dpb_buffer + 52 * 1024;
Christian König86fa0bd2015-05-05 16:36:01 +0200577 break;
578
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400579 default:
580 DRM_ERROR("UVD codec not handled %d!\n", stream_type);
581 return -EINVAL;
582 }
583
584 if (width > pitch) {
585 DRM_ERROR("Invalid UVD decoding target pitch!\n");
586 return -EINVAL;
587 }
588
589 if (dpb_size < min_dpb_size) {
590 DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
591 dpb_size, min_dpb_size);
592 return -EINVAL;
593 }
594
595 buf_sizes[0x1] = dpb_size;
596 buf_sizes[0x2] = image_size;
Boyuan Zhang8c8bac52015-08-05 14:03:48 -0400597 buf_sizes[0x4] = min_ctx_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400598 return 0;
599}
600
601/**
602 * amdgpu_uvd_cs_msg - handle UVD message
603 *
604 * @ctx: UVD parser context
605 * @bo: buffer object containing the message
606 * @offset: offset into the buffer object
607 *
608 * Peek into the UVD message and extract the session id.
609 * Make sure that we don't open up to many sessions.
610 */
611static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
612 struct amdgpu_bo *bo, unsigned offset)
613{
614 struct amdgpu_device *adev = ctx->parser->adev;
615 int32_t *msg, msg_type, handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400616 void *ptr;
Christian König4127a592015-08-11 16:35:54 +0200617 long r;
618 int i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400619
620 if (offset & 0x3F) {
621 DRM_ERROR("UVD messages must be 64 byte aligned!\n");
622 return -EINVAL;
623 }
624
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400625 r = amdgpu_bo_kmap(bo, &ptr);
626 if (r) {
Christian König4127a592015-08-11 16:35:54 +0200627 DRM_ERROR("Failed mapping the UVD message (%ld)!\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400628 return r;
629 }
630
631 msg = ptr + offset;
632
633 msg_type = msg[1];
634 handle = msg[2];
635
636 if (handle == 0) {
637 DRM_ERROR("Invalid UVD handle!\n");
638 return -EINVAL;
639 }
640
Leo Liu51464192015-09-15 10:38:38 -0400641 switch (msg_type) {
642 case 0:
643 /* it's a create msg, calc image size (width * height) */
644 amdgpu_bo_kunmap(bo);
645
646 /* try to alloc a new handle */
Arindam Nathc0365542016-04-12 13:46:15 +0200647 for (i = 0; i < adev->uvd.max_handles; ++i) {
Leo Liu51464192015-09-15 10:38:38 -0400648 if (atomic_read(&adev->uvd.handles[i]) == handle) {
649 DRM_ERROR("Handle 0x%x already in use!\n", handle);
650 return -EINVAL;
651 }
652
653 if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
654 adev->uvd.filp[i] = ctx->parser->filp;
655 return 0;
656 }
657 }
658
659 DRM_ERROR("No more free UVD handles!\n");
Christian König7129d3a2016-07-13 21:24:59 +0200660 return -ENOSPC;
Leo Liu51464192015-09-15 10:38:38 -0400661
662 case 1:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400663 /* it's a decode msg, calc buffer sizes */
Sonny Jiang8e008dd2016-05-11 13:29:48 -0400664 r = amdgpu_uvd_cs_msg_decode(adev, msg, ctx->buf_sizes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400665 amdgpu_bo_kunmap(bo);
666 if (r)
667 return r;
668
Leo Liu51464192015-09-15 10:38:38 -0400669 /* validate the handle */
Arindam Nathc0365542016-04-12 13:46:15 +0200670 for (i = 0; i < adev->uvd.max_handles; ++i) {
Leo Liu51464192015-09-15 10:38:38 -0400671 if (atomic_read(&adev->uvd.handles[i]) == handle) {
672 if (adev->uvd.filp[i] != ctx->parser->filp) {
673 DRM_ERROR("UVD handle collision detected!\n");
674 return -EINVAL;
675 }
676 return 0;
677 }
678 }
679
680 DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
681 return -ENOENT;
682
683 case 2:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400684 /* it's a destroy msg, free the handle */
Arindam Nathc0365542016-04-12 13:46:15 +0200685 for (i = 0; i < adev->uvd.max_handles; ++i)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400686 atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
687 amdgpu_bo_kunmap(bo);
688 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400689
Leo Liu51464192015-09-15 10:38:38 -0400690 default:
691 DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
692 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400693 }
Leo Liu51464192015-09-15 10:38:38 -0400694 BUG();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400695 return -EINVAL;
696}
697
698/**
699 * amdgpu_uvd_cs_pass2 - second parsing round
700 *
701 * @ctx: UVD parser context
702 *
703 * Patch buffer addresses, make sure buffer sizes are correct.
704 */
705static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
706{
707 struct amdgpu_bo_va_mapping *mapping;
708 struct amdgpu_bo *bo;
Alex Deucher80983e42016-11-21 16:24:37 -0500709 uint32_t cmd;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400710 uint64_t start, end;
Alex Deucher80983e42016-11-21 16:24:37 -0500711 uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712 int r;
713
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400714 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
Alex Deucher042eb912016-11-21 16:34:29 -0500715 if (mapping == NULL) {
716 DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400717 return -EINVAL;
Alex Deucher042eb912016-11-21 16:34:29 -0500718 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400719
720 start = amdgpu_bo_gpu_offset(bo);
721
722 end = (mapping->it.last + 1 - mapping->it.start);
723 end = end * AMDGPU_GPU_PAGE_SIZE + start;
724
725 addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
726 start += addr;
727
Christian König7270f832016-01-31 11:00:41 +0100728 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data0,
729 lower_32_bits(start));
730 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data1,
731 upper_32_bits(start));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400732
733 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
734 if (cmd < 0x4) {
735 if ((end - start) < ctx->buf_sizes[cmd]) {
736 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
737 (unsigned)(end - start),
738 ctx->buf_sizes[cmd]);
739 return -EINVAL;
740 }
741
Boyuan Zhang8c8bac52015-08-05 14:03:48 -0400742 } else if (cmd == 0x206) {
743 if ((end - start) < ctx->buf_sizes[4]) {
744 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
745 (unsigned)(end - start),
746 ctx->buf_sizes[4]);
747 return -EINVAL;
748 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400749 } else if ((cmd != 0x100) && (cmd != 0x204)) {
750 DRM_ERROR("invalid UVD command %X!\n", cmd);
751 return -EINVAL;
752 }
753
754 if (!ctx->parser->adev->uvd.address_64_bit) {
755 if ((start >> 28) != ((end - 1) >> 28)) {
756 DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
757 start, end);
758 return -EINVAL;
759 }
760
761 if ((cmd == 0 || cmd == 0x3) &&
762 (start >> 28) != (ctx->parser->adev->uvd.gpu_addr >> 28)) {
763 DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
764 start, end);
765 return -EINVAL;
766 }
767 }
768
769 if (cmd == 0) {
770 ctx->has_msg_cmd = true;
771 r = amdgpu_uvd_cs_msg(ctx, bo, addr);
772 if (r)
773 return r;
774 } else if (!ctx->has_msg_cmd) {
775 DRM_ERROR("Message needed before other commands are send!\n");
776 return -EINVAL;
777 }
778
779 return 0;
780}
781
782/**
783 * amdgpu_uvd_cs_reg - parse register writes
784 *
785 * @ctx: UVD parser context
786 * @cb: callback function
787 *
788 * Parse the register writes, call cb on each complete command.
789 */
790static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
791 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
792{
Christian König50838c82016-02-03 13:44:52 +0100793 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400794 int i, r;
795
796 ctx->idx++;
797 for (i = 0; i <= ctx->count; ++i) {
798 unsigned reg = ctx->reg + i;
799
800 if (ctx->idx >= ib->length_dw) {
801 DRM_ERROR("Register command after end of CS!\n");
802 return -EINVAL;
803 }
804
805 switch (reg) {
806 case mmUVD_GPCOM_VCPU_DATA0:
807 ctx->data0 = ctx->idx;
808 break;
809 case mmUVD_GPCOM_VCPU_DATA1:
810 ctx->data1 = ctx->idx;
811 break;
812 case mmUVD_GPCOM_VCPU_CMD:
813 r = cb(ctx);
814 if (r)
815 return r;
816 break;
817 case mmUVD_ENGINE_CNTL:
Alex Deucher8dd31d72016-08-22 17:58:14 -0400818 case mmUVD_NO_OP:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400819 break;
820 default:
821 DRM_ERROR("Invalid reg 0x%X!\n", reg);
822 return -EINVAL;
823 }
824 ctx->idx++;
825 }
826 return 0;
827}
828
829/**
830 * amdgpu_uvd_cs_packets - parse UVD packets
831 *
832 * @ctx: UVD parser context
833 * @cb: callback function
834 *
835 * Parse the command stream packets.
836 */
837static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
838 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
839{
Christian König50838c82016-02-03 13:44:52 +0100840 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400841 int r;
842
843 for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
844 uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
845 unsigned type = CP_PACKET_GET_TYPE(cmd);
846 switch (type) {
847 case PACKET_TYPE0:
848 ctx->reg = CP_PACKET0_GET_REG(cmd);
849 ctx->count = CP_PACKET_GET_COUNT(cmd);
850 r = amdgpu_uvd_cs_reg(ctx, cb);
851 if (r)
852 return r;
853 break;
854 case PACKET_TYPE2:
855 ++ctx->idx;
856 break;
857 default:
858 DRM_ERROR("Unknown packet type %d !\n", type);
859 return -EINVAL;
860 }
861 }
862 return 0;
863}
864
865/**
866 * amdgpu_uvd_ring_parse_cs - UVD command submission parser
867 *
868 * @parser: Command submission parser context
869 *
870 * Parse the command stream, patch in addresses as necessary.
871 */
872int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
873{
874 struct amdgpu_uvd_cs_ctx ctx = {};
875 unsigned buf_sizes[] = {
876 [0x00000000] = 2048,
Boyuan Zhang8c8bac52015-08-05 14:03:48 -0400877 [0x00000001] = 0xFFFFFFFF,
878 [0x00000002] = 0xFFFFFFFF,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400879 [0x00000003] = 2048,
Boyuan Zhang8c8bac52015-08-05 14:03:48 -0400880 [0x00000004] = 0xFFFFFFFF,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400881 };
Christian König50838c82016-02-03 13:44:52 +0100882 struct amdgpu_ib *ib = &parser->job->ibs[ib_idx];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400883 int r;
884
Christian König45088ef2016-10-05 16:49:19 +0200885 parser->job->vm = NULL;
886 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
887
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400888 if (ib->length_dw % 16) {
889 DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
890 ib->length_dw);
891 return -EINVAL;
892 }
893
Christian Königc855e252016-09-05 17:00:57 +0200894 r = amdgpu_cs_sysvm_access_required(parser);
895 if (r)
896 return r;
897
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400898 ctx.parser = parser;
899 ctx.buf_sizes = buf_sizes;
900 ctx.ib_idx = ib_idx;
901
Alex Deucher042eb912016-11-21 16:34:29 -0500902 /* first round only required on chips without UVD 64 bit address support */
903 if (!parser->adev->uvd.address_64_bit) {
904 /* first round, make sure the buffers are actually in the UVD segment */
905 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
906 if (r)
907 return r;
908 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400909
910 /* second round, patch buffer addresses into the command stream */
911 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
912 if (r)
913 return r;
914
915 if (!ctx.has_msg_cmd) {
916 DRM_ERROR("UVD-IBs need a msg command!\n");
917 return -EINVAL;
918 }
919
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400920 return 0;
921}
922
Christian Königd7af97d2016-02-03 16:01:06 +0100923static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100924 bool direct, struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400925{
926 struct ttm_validate_buffer tv;
927 struct ww_acquire_ctx ticket;
928 struct list_head head;
Christian Königd71518b2016-02-01 12:20:25 +0100929 struct amdgpu_job *job;
930 struct amdgpu_ib *ib;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100931 struct dma_fence *f = NULL;
Chunming Zhou7b5ec432015-07-03 14:08:18 +0800932 struct amdgpu_device *adev = ring->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933 uint64_t addr;
934 int i, r;
935
936 memset(&tv, 0, sizeof(tv));
937 tv.bo = &bo->tbo;
938
939 INIT_LIST_HEAD(&head);
940 list_add(&tv.head, &head);
941
942 r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
943 if (r)
944 return r;
945
Christian Königa7d64de2016-09-15 14:58:48 +0200946 if (!ring->adev->uvd.address_64_bit) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400947 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
948 amdgpu_uvd_force_into_uvd_segment(bo);
949 }
950
951 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
952 if (r)
953 goto err;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400954
Christian Königd71518b2016-02-01 12:20:25 +0100955 r = amdgpu_job_alloc_with_ib(adev, 64, &job);
956 if (r)
957 goto err;
958
959 ib = &job->ibs[0];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400960 addr = amdgpu_bo_gpu_offset(bo);
Chunming Zhou7b5ec432015-07-03 14:08:18 +0800961 ib->ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0);
962 ib->ptr[1] = addr;
963 ib->ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0);
964 ib->ptr[3] = addr >> 32;
965 ib->ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0);
966 ib->ptr[5] = 0;
Alex Deucherc8b4f282016-08-23 09:12:21 -0400967 for (i = 6; i < 16; i += 2) {
968 ib->ptr[i] = PACKET0(mmUVD_NO_OP, 0);
969 ib->ptr[i+1] = 0;
970 }
Chunming Zhou7b5ec432015-07-03 14:08:18 +0800971 ib->length_dw = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400972
Christian Königd7af97d2016-02-03 16:01:06 +0100973 if (direct) {
Monk Liuc5637832016-04-19 20:11:32 +0800974 r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100975 job->fence = dma_fence_get(f);
Christian Königd7af97d2016-02-03 16:01:06 +0100976 if (r)
977 goto err_free;
978
979 amdgpu_job_free(job);
980 } else {
Christian Königead833e2016-02-10 14:35:19 +0100981 r = amdgpu_job_submit(job, ring, &adev->uvd.entity,
Christian Königd7af97d2016-02-03 16:01:06 +0100982 AMDGPU_FENCE_OWNER_UNDEFINED, &f);
983 if (r)
984 goto err_free;
985 }
Chunming Zhou7b5ec432015-07-03 14:08:18 +0800986
Chunming Zhou17635522015-08-03 11:43:19 +0800987 ttm_eu_fence_buffer_objects(&ticket, &head, f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400988
989 if (fence)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100990 *fence = dma_fence_get(f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400991 amdgpu_bo_unref(&bo);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100992 dma_fence_put(f);
Chunming Zhou7b5ec432015-07-03 14:08:18 +0800993
Chunming Zhou7b5ec432015-07-03 14:08:18 +0800994 return 0;
Christian Königd71518b2016-02-01 12:20:25 +0100995
996err_free:
997 amdgpu_job_free(job);
998
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400999err:
1000 ttm_eu_backoff_reservation(&ticket, &head);
1001 return r;
1002}
1003
1004/* multiple fence commands without any stream commands in between can
1005 crash the vcpu so just try to emmit a dummy create/destroy msg to
1006 avoid this */
1007int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001008 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001009{
1010 struct amdgpu_device *adev = ring->adev;
1011 struct amdgpu_bo *bo;
1012 uint32_t *msg;
1013 int r, i;
1014
1015 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001016 AMDGPU_GEM_DOMAIN_VRAM,
Christian König03f48dd2016-08-15 17:00:22 +02001017 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1018 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König72d76682015-09-03 17:34:59 +02001019 NULL, NULL, &bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001020 if (r)
1021 return r;
1022
1023 r = amdgpu_bo_reserve(bo, false);
1024 if (r) {
1025 amdgpu_bo_unref(&bo);
1026 return r;
1027 }
1028
1029 r = amdgpu_bo_kmap(bo, (void **)&msg);
1030 if (r) {
1031 amdgpu_bo_unreserve(bo);
1032 amdgpu_bo_unref(&bo);
1033 return r;
1034 }
1035
1036 /* stitch together an UVD create msg */
1037 msg[0] = cpu_to_le32(0x00000de4);
1038 msg[1] = cpu_to_le32(0x00000000);
1039 msg[2] = cpu_to_le32(handle);
1040 msg[3] = cpu_to_le32(0x00000000);
1041 msg[4] = cpu_to_le32(0x00000000);
1042 msg[5] = cpu_to_le32(0x00000000);
1043 msg[6] = cpu_to_le32(0x00000000);
1044 msg[7] = cpu_to_le32(0x00000780);
1045 msg[8] = cpu_to_le32(0x00000440);
1046 msg[9] = cpu_to_le32(0x00000000);
1047 msg[10] = cpu_to_le32(0x01b37000);
1048 for (i = 11; i < 1024; ++i)
1049 msg[i] = cpu_to_le32(0x0);
1050
1051 amdgpu_bo_kunmap(bo);
1052 amdgpu_bo_unreserve(bo);
1053
Christian Königd7af97d2016-02-03 16:01:06 +01001054 return amdgpu_uvd_send_msg(ring, bo, true, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001055}
1056
1057int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001058 bool direct, struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001059{
1060 struct amdgpu_device *adev = ring->adev;
1061 struct amdgpu_bo *bo;
1062 uint32_t *msg;
1063 int r, i;
1064
1065 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001066 AMDGPU_GEM_DOMAIN_VRAM,
Christian König03f48dd2016-08-15 17:00:22 +02001067 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1068 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König72d76682015-09-03 17:34:59 +02001069 NULL, NULL, &bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001070 if (r)
1071 return r;
1072
1073 r = amdgpu_bo_reserve(bo, false);
1074 if (r) {
1075 amdgpu_bo_unref(&bo);
1076 return r;
1077 }
1078
1079 r = amdgpu_bo_kmap(bo, (void **)&msg);
1080 if (r) {
1081 amdgpu_bo_unreserve(bo);
1082 amdgpu_bo_unref(&bo);
1083 return r;
1084 }
1085
1086 /* stitch together an UVD destroy msg */
1087 msg[0] = cpu_to_le32(0x00000de4);
1088 msg[1] = cpu_to_le32(0x00000002);
1089 msg[2] = cpu_to_le32(handle);
1090 msg[3] = cpu_to_le32(0x00000000);
1091 for (i = 4; i < 1024; ++i)
1092 msg[i] = cpu_to_le32(0x0);
1093
1094 amdgpu_bo_kunmap(bo);
1095 amdgpu_bo_unreserve(bo);
1096
Christian Königd7af97d2016-02-03 16:01:06 +01001097 return amdgpu_uvd_send_msg(ring, bo, direct, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001098}
1099
1100static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
1101{
1102 struct amdgpu_device *adev =
1103 container_of(work, struct amdgpu_device, uvd.idle_work.work);
Leo Liu713c0022016-08-03 09:25:59 -04001104 unsigned fences = amdgpu_fence_count_emitted(&adev->uvd.ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001105
Leo Liu713c0022016-08-03 09:25:59 -04001106 if (fences == 0) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001107 if (adev->pm.dpm_enabled) {
1108 amdgpu_dpm_enable_uvd(adev, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001109 } else {
1110 amdgpu_asic_set_uvd_clocks(adev, 0, 0);
1111 }
1112 } else {
Christian König08086632016-07-01 17:45:49 +02001113 schedule_delayed_work(&adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001114 }
1115}
1116
Christian Königc4120d52016-07-20 14:11:26 +02001117void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001118{
Christian Königc4120d52016-07-20 14:11:26 +02001119 struct amdgpu_device *adev = ring->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001120 bool set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001121
1122 if (set_clocks) {
1123 if (adev->pm.dpm_enabled) {
1124 amdgpu_dpm_enable_uvd(adev, true);
1125 } else {
1126 amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
1127 }
1128 }
1129}
Christian Königc4120d52016-07-20 14:11:26 +02001130
1131void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring)
1132{
1133 schedule_delayed_work(&ring->adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1134}
Christian König8de190c2016-07-05 16:47:54 +02001135
1136/**
1137 * amdgpu_uvd_ring_test_ib - test ib execution
1138 *
1139 * @ring: amdgpu_ring pointer
1140 *
1141 * Test if we can successfully execute an IB
1142 */
Christian Königbbec97a2016-07-05 21:07:17 +02001143int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout)
Christian König8de190c2016-07-05 16:47:54 +02001144{
Chris Wilsonf54d1862016-10-25 13:00:45 +01001145 struct dma_fence *fence;
Christian Königbbec97a2016-07-05 21:07:17 +02001146 long r;
Christian König8de190c2016-07-05 16:47:54 +02001147
1148 r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
1149 if (r) {
Christian Königbbec97a2016-07-05 21:07:17 +02001150 DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
Christian König8de190c2016-07-05 16:47:54 +02001151 goto error;
1152 }
1153
1154 r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
1155 if (r) {
Christian Königbbec97a2016-07-05 21:07:17 +02001156 DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
Christian König8de190c2016-07-05 16:47:54 +02001157 goto error;
1158 }
1159
Chris Wilsonf54d1862016-10-25 13:00:45 +01001160 r = dma_fence_wait_timeout(fence, false, timeout);
Christian Königbbec97a2016-07-05 21:07:17 +02001161 if (r == 0) {
1162 DRM_ERROR("amdgpu: IB test timed out.\n");
1163 r = -ETIMEDOUT;
1164 } else if (r < 0) {
1165 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
1166 } else {
1167 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
1168 r = 0;
Christian König8de190c2016-07-05 16:47:54 +02001169 }
Christian Königbbec97a2016-07-05 21:07:17 +02001170
Chris Wilsonf54d1862016-10-25 13:00:45 +01001171 dma_fence_put(fence);
Jay Cornwallc2a4c5b2016-08-03 13:39:42 -05001172
1173error:
Christian König8de190c2016-07-05 16:47:54 +02001174 return r;
1175}