Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
| 3 | * This file is provided under a dual BSD/GPLv2 license. When using or |
| 4 | * redistributing this file, you may do so under either license. |
| 5 | * |
| 6 | * GPL LICENSE SUMMARY |
| 7 | * |
| 8 | * Copyright(c) 2007 - 2011 Intel Corporation. All rights reserved. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of version 2 of the GNU General Public License as |
| 12 | * published by the Free Software Foundation. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, but |
| 15 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 17 | * General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110, |
| 22 | * USA |
| 23 | * |
| 24 | * The full GNU General Public License is included in this distribution |
| 25 | * in the file called LICENSE.GPL. |
| 26 | * |
| 27 | * Contact Information: |
| 28 | * Intel Linux Wireless <ilw@linux.intel.com> |
| 29 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 30 | * |
| 31 | * BSD LICENSE |
| 32 | * |
| 33 | * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved. |
| 34 | * All rights reserved. |
| 35 | * |
| 36 | * Redistribution and use in source and binary forms, with or without |
| 37 | * modification, are permitted provided that the following conditions |
| 38 | * are met: |
| 39 | * |
| 40 | * * Redistributions of source code must retain the above copyright |
| 41 | * notice, this list of conditions and the following disclaimer. |
| 42 | * * Redistributions in binary form must reproduce the above copyright |
| 43 | * notice, this list of conditions and the following disclaimer in |
| 44 | * the documentation and/or other materials provided with the |
| 45 | * distribution. |
| 46 | * * Neither the name Intel Corporation nor the names of its |
| 47 | * contributors may be used to endorse or promote products derived |
| 48 | * from this software without specific prior written permission. |
| 49 | * |
| 50 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| 51 | * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| 52 | * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR |
| 53 | * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT |
| 54 | * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| 55 | * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT |
| 56 | * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
| 57 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
| 58 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 59 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| 60 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 61 | * |
| 62 | *****************************************************************************/ |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 63 | #include <linux/interrupt.h> |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 64 | #include <linux/debugfs.h> |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 65 | #include <linux/bitops.h> |
| 66 | #include <linux/gfp.h> |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 67 | |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 68 | #include "iwl-trans.h" |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 69 | #include "iwl-trans-int-pcie.h" |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 70 | #include "iwl-csr.h" |
| 71 | #include "iwl-prph.h" |
Emmanuel Grumbach | 48f20d3 | 2011-08-25 23:10:36 -0700 | [diff] [blame] | 72 | #include "iwl-shared.h" |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 73 | #include "iwl-eeprom.h" |
Emmanuel Grumbach | 7a10e3e4 | 2011-09-06 09:31:21 -0700 | [diff] [blame] | 74 | #include "iwl-agn-hw.h" |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 75 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 76 | static int iwl_trans_rx_alloc(struct iwl_trans *trans) |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 77 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 78 | struct iwl_trans_pcie *trans_pcie = |
| 79 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 80 | struct iwl_rx_queue *rxq = &trans_pcie->rxq; |
| 81 | struct device *dev = bus(trans)->dev; |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 82 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 83 | memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq)); |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 84 | |
| 85 | spin_lock_init(&rxq->lock); |
| 86 | INIT_LIST_HEAD(&rxq->rx_free); |
| 87 | INIT_LIST_HEAD(&rxq->rx_used); |
| 88 | |
| 89 | if (WARN_ON(rxq->bd || rxq->rb_stts)) |
| 90 | return -EINVAL; |
| 91 | |
| 92 | /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */ |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 93 | rxq->bd = dma_alloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE, |
| 94 | &rxq->bd_dma, GFP_KERNEL); |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 95 | if (!rxq->bd) |
| 96 | goto err_bd; |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 97 | memset(rxq->bd, 0, sizeof(__le32) * RX_QUEUE_SIZE); |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 98 | |
| 99 | /*Allocate the driver's pointer to receive buffer status */ |
| 100 | rxq->rb_stts = dma_alloc_coherent(dev, sizeof(*rxq->rb_stts), |
| 101 | &rxq->rb_stts_dma, GFP_KERNEL); |
| 102 | if (!rxq->rb_stts) |
| 103 | goto err_rb_stts; |
| 104 | memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts)); |
| 105 | |
| 106 | return 0; |
| 107 | |
| 108 | err_rb_stts: |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 109 | dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE, |
| 110 | rxq->bd, rxq->bd_dma); |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 111 | memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma)); |
| 112 | rxq->bd = NULL; |
| 113 | err_bd: |
| 114 | return -ENOMEM; |
| 115 | } |
| 116 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 117 | static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans) |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 118 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 119 | struct iwl_trans_pcie *trans_pcie = |
| 120 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 121 | struct iwl_rx_queue *rxq = &trans_pcie->rxq; |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 122 | int i; |
| 123 | |
| 124 | /* Fill the rx_used queue with _all_ of the Rx buffers */ |
| 125 | for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) { |
| 126 | /* In the reset function, these buffers may have been allocated |
| 127 | * to an SKB, so we need to unmap and free potential storage */ |
| 128 | if (rxq->pool[i].page != NULL) { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 129 | dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma, |
| 130 | PAGE_SIZE << hw_params(trans).rx_page_order, |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 131 | DMA_FROM_DEVICE); |
Emmanuel Grumbach | 790428b | 2011-08-25 23:11:05 -0700 | [diff] [blame] | 132 | __free_pages(rxq->pool[i].page, |
| 133 | hw_params(trans).rx_page_order); |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 134 | rxq->pool[i].page = NULL; |
| 135 | } |
| 136 | list_add_tail(&rxq->pool[i].list, &rxq->rx_used); |
| 137 | } |
| 138 | } |
| 139 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 140 | static void iwl_trans_rx_hw_init(struct iwl_trans *trans, |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 141 | struct iwl_rx_queue *rxq) |
| 142 | { |
| 143 | u32 rb_size; |
| 144 | const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */ |
| 145 | u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */ |
| 146 | |
| 147 | rb_timeout = RX_RB_TIMEOUT; |
| 148 | |
| 149 | if (iwlagn_mod_params.amsdu_size_8K) |
| 150 | rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K; |
| 151 | else |
| 152 | rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K; |
| 153 | |
| 154 | /* Stop Rx DMA */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 155 | iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0); |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 156 | |
| 157 | /* Reset driver's Rx queue write index */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 158 | iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0); |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 159 | |
| 160 | /* Tell device where to find RBD circular buffer in DRAM */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 161 | iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG, |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 162 | (u32)(rxq->bd_dma >> 8)); |
| 163 | |
| 164 | /* Tell device where in DRAM to update its Rx status */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 165 | iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG, |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 166 | rxq->rb_stts_dma >> 4); |
| 167 | |
| 168 | /* Enable Rx DMA |
| 169 | * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in |
| 170 | * the credit mechanism in 5000 HW RX FIFO |
| 171 | * Direct rx interrupts to hosts |
| 172 | * Rx buffer size 4 or 8k |
| 173 | * RB timeout 0x10 |
| 174 | * 256 RBDs |
| 175 | */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 176 | iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 177 | FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL | |
| 178 | FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY | |
| 179 | FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL | |
| 180 | FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK | |
| 181 | rb_size| |
| 182 | (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)| |
| 183 | (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS)); |
| 184 | |
| 185 | /* Set interrupt coalescing timer to default (2048 usecs) */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 186 | iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF); |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 187 | } |
| 188 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 189 | static int iwl_rx_init(struct iwl_trans *trans) |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 190 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 191 | struct iwl_trans_pcie *trans_pcie = |
| 192 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 193 | struct iwl_rx_queue *rxq = &trans_pcie->rxq; |
| 194 | |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 195 | int i, err; |
| 196 | unsigned long flags; |
| 197 | |
| 198 | if (!rxq->bd) { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 199 | err = iwl_trans_rx_alloc(trans); |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 200 | if (err) |
| 201 | return err; |
| 202 | } |
| 203 | |
| 204 | spin_lock_irqsave(&rxq->lock, flags); |
| 205 | INIT_LIST_HEAD(&rxq->rx_free); |
| 206 | INIT_LIST_HEAD(&rxq->rx_used); |
| 207 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 208 | iwl_trans_rxq_free_rx_bufs(trans); |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 209 | |
| 210 | for (i = 0; i < RX_QUEUE_SIZE; i++) |
| 211 | rxq->queue[i] = NULL; |
| 212 | |
| 213 | /* Set us so that we have processed and used all buffers, but have |
| 214 | * not restocked the Rx queue with fresh buffers */ |
| 215 | rxq->read = rxq->write = 0; |
| 216 | rxq->write_actual = 0; |
| 217 | rxq->free_count = 0; |
| 218 | spin_unlock_irqrestore(&rxq->lock, flags); |
| 219 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 220 | iwlagn_rx_replenish(trans); |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 221 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 222 | iwl_trans_rx_hw_init(trans, rxq); |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 223 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 224 | spin_lock_irqsave(&trans->shrd->lock, flags); |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 225 | rxq->need_update = 1; |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 226 | iwl_rx_queue_update_write_ptr(trans, rxq); |
| 227 | spin_unlock_irqrestore(&trans->shrd->lock, flags); |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 228 | |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 229 | return 0; |
| 230 | } |
| 231 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 232 | static void iwl_trans_pcie_rx_free(struct iwl_trans *trans) |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 233 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 234 | struct iwl_trans_pcie *trans_pcie = |
| 235 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 236 | struct iwl_rx_queue *rxq = &trans_pcie->rxq; |
| 237 | |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 238 | unsigned long flags; |
| 239 | |
| 240 | /*if rxq->bd is NULL, it means that nothing has been allocated, |
| 241 | * exit now */ |
| 242 | if (!rxq->bd) { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 243 | IWL_DEBUG_INFO(trans, "Free NULL rx context\n"); |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 244 | return; |
| 245 | } |
| 246 | |
| 247 | spin_lock_irqsave(&rxq->lock, flags); |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 248 | iwl_trans_rxq_free_rx_bufs(trans); |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 249 | spin_unlock_irqrestore(&rxq->lock, flags); |
| 250 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 251 | dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE, |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 252 | rxq->bd, rxq->bd_dma); |
| 253 | memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma)); |
| 254 | rxq->bd = NULL; |
| 255 | |
| 256 | if (rxq->rb_stts) |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 257 | dma_free_coherent(bus(trans)->dev, |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 258 | sizeof(struct iwl_rb_status), |
| 259 | rxq->rb_stts, rxq->rb_stts_dma); |
| 260 | else |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 261 | IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n"); |
Emmanuel Grumbach | a0f6b0a | 2011-06-21 14:25:45 +0300 | [diff] [blame] | 262 | memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma)); |
| 263 | rxq->rb_stts = NULL; |
| 264 | } |
| 265 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 266 | static int iwl_trans_rx_stop(struct iwl_trans *trans) |
Emmanuel Grumbach | c2c52e8 | 2011-07-08 08:46:11 -0700 | [diff] [blame] | 267 | { |
| 268 | |
| 269 | /* stop Rx DMA */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 270 | iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0); |
| 271 | return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG, |
Emmanuel Grumbach | c2c52e8 | 2011-07-08 08:46:11 -0700 | [diff] [blame] | 272 | FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000); |
| 273 | } |
| 274 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 275 | static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans, |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 276 | struct iwl_dma_ptr *ptr, size_t size) |
| 277 | { |
| 278 | if (WARN_ON(ptr->addr)) |
| 279 | return -EINVAL; |
| 280 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 281 | ptr->addr = dma_alloc_coherent(bus(trans)->dev, size, |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 282 | &ptr->dma, GFP_KERNEL); |
| 283 | if (!ptr->addr) |
| 284 | return -ENOMEM; |
| 285 | ptr->size = size; |
| 286 | return 0; |
| 287 | } |
| 288 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 289 | static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans, |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 290 | struct iwl_dma_ptr *ptr) |
| 291 | { |
| 292 | if (unlikely(!ptr->addr)) |
| 293 | return; |
| 294 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 295 | dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma); |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 296 | memset(ptr, 0, sizeof(*ptr)); |
| 297 | } |
| 298 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 299 | static int iwl_trans_txq_alloc(struct iwl_trans *trans, |
| 300 | struct iwl_tx_queue *txq, int slots_num, |
| 301 | u32 txq_id) |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 302 | { |
Emmanuel Grumbach | ab9e212 | 2011-08-25 23:11:10 -0700 | [diff] [blame] | 303 | size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX; |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 304 | int i; |
| 305 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 306 | if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds)) |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 307 | return -EINVAL; |
| 308 | |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 309 | txq->q.n_window = slots_num; |
| 310 | |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 311 | txq->meta = kzalloc(sizeof(txq->meta[0]) * slots_num, |
| 312 | GFP_KERNEL); |
| 313 | txq->cmd = kzalloc(sizeof(txq->cmd[0]) * slots_num, |
| 314 | GFP_KERNEL); |
| 315 | |
| 316 | if (!txq->meta || !txq->cmd) |
| 317 | goto error; |
| 318 | |
Emmanuel Grumbach | dfa2bdb | 2011-08-25 23:11:23 -0700 | [diff] [blame] | 319 | if (txq_id == trans->shrd->cmd_queue) |
| 320 | for (i = 0; i < slots_num; i++) { |
| 321 | txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd), |
| 322 | GFP_KERNEL); |
| 323 | if (!txq->cmd[i]) |
| 324 | goto error; |
| 325 | } |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 326 | |
| 327 | /* Alloc driver data array and TFD circular buffer */ |
| 328 | /* Driver private data, only for Tx (not command) queues, |
| 329 | * not shared with device. */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 330 | if (txq_id != trans->shrd->cmd_queue) { |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 331 | txq->skbs = kzalloc(sizeof(txq->skbs[0]) * |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 332 | TFD_QUEUE_SIZE_MAX, GFP_KERNEL); |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 333 | if (!txq->skbs) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 334 | IWL_ERR(trans, "kmalloc for auxiliary BD " |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 335 | "structures failed\n"); |
| 336 | goto error; |
| 337 | } |
| 338 | } else { |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 339 | txq->skbs = NULL; |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 340 | } |
| 341 | |
| 342 | /* Circular buffer of transmit frame descriptors (TFDs), |
| 343 | * shared with device */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 344 | txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz, |
| 345 | &txq->q.dma_addr, GFP_KERNEL); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 346 | if (!txq->tfds) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 347 | IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 348 | goto error; |
| 349 | } |
| 350 | txq->q.id = txq_id; |
| 351 | |
| 352 | return 0; |
| 353 | error: |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 354 | kfree(txq->skbs); |
| 355 | txq->skbs = NULL; |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 356 | /* since txq->cmd has been zeroed, |
| 357 | * all non allocated cmd[i] will be NULL */ |
Emmanuel Grumbach | dfa2bdb | 2011-08-25 23:11:23 -0700 | [diff] [blame] | 358 | if (txq->cmd && txq_id == trans->shrd->cmd_queue) |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 359 | for (i = 0; i < slots_num; i++) |
| 360 | kfree(txq->cmd[i]); |
| 361 | kfree(txq->meta); |
| 362 | kfree(txq->cmd); |
| 363 | txq->meta = NULL; |
| 364 | txq->cmd = NULL; |
| 365 | |
| 366 | return -ENOMEM; |
| 367 | |
| 368 | } |
| 369 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 370 | static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq, |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 371 | int slots_num, u32 txq_id) |
| 372 | { |
| 373 | int ret; |
| 374 | |
| 375 | txq->need_update = 0; |
| 376 | memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num); |
| 377 | |
| 378 | /* |
| 379 | * For the default queues 0-3, set up the swq_id |
| 380 | * already -- all others need to get one later |
| 381 | * (if they need one at all). |
| 382 | */ |
| 383 | if (txq_id < 4) |
| 384 | iwl_set_swq_id(txq, txq_id, txq_id); |
| 385 | |
| 386 | /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise |
| 387 | * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */ |
| 388 | BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1)); |
| 389 | |
| 390 | /* Initialize queue's high/low-water marks, and head/tail indexes */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 391 | ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num, |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 392 | txq_id); |
| 393 | if (ret) |
| 394 | return ret; |
| 395 | |
| 396 | /* |
| 397 | * Tell nic where to find circular buffer of Tx Frame Descriptors for |
| 398 | * given Tx queue, and enable the DMA channel used for that queue. |
| 399 | * Circular buffer (TFD queue in DRAM) physical base address */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 400 | iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id), |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 401 | txq->q.dma_addr >> 8); |
| 402 | |
| 403 | return 0; |
| 404 | } |
| 405 | |
| 406 | /** |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 407 | * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's |
| 408 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 409 | static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id) |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 410 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 411 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 412 | struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id]; |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 413 | struct iwl_queue *q = &txq->q; |
| 414 | |
| 415 | if (!q->n_bd) |
| 416 | return; |
| 417 | |
| 418 | while (q->write_ptr != q->read_ptr) { |
| 419 | /* The read_ptr needs to bound by q->n_window */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 420 | iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr)); |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 421 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd); |
| 422 | } |
| 423 | } |
| 424 | |
| 425 | /** |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 426 | * iwl_tx_queue_free - Deallocate DMA queue. |
| 427 | * @txq: Transmit queue to deallocate. |
| 428 | * |
| 429 | * Empty queue by removing and destroying all BD's. |
| 430 | * Free all buffers. |
| 431 | * 0-fill, but do not free "txq" descriptor structure. |
| 432 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 433 | static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id) |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 434 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 435 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 436 | struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id]; |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 437 | struct device *dev = bus(trans)->dev; |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 438 | int i; |
| 439 | if (WARN_ON(!txq)) |
| 440 | return; |
| 441 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 442 | iwl_tx_queue_unmap(trans, txq_id); |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 443 | |
| 444 | /* De-alloc array of command/tx buffers */ |
Emmanuel Grumbach | dfa2bdb | 2011-08-25 23:11:23 -0700 | [diff] [blame] | 445 | |
| 446 | if (txq_id == trans->shrd->cmd_queue) |
| 447 | for (i = 0; i < txq->q.n_window; i++) |
| 448 | kfree(txq->cmd[i]); |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 449 | |
| 450 | /* De-alloc circular buffer of TFDs */ |
| 451 | if (txq->q.n_bd) { |
Emmanuel Grumbach | ab9e212 | 2011-08-25 23:11:10 -0700 | [diff] [blame] | 452 | dma_free_coherent(dev, sizeof(struct iwl_tfd) * |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 453 | txq->q.n_bd, txq->tfds, txq->q.dma_addr); |
| 454 | memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr)); |
| 455 | } |
| 456 | |
| 457 | /* De-alloc array of per-TFD driver data */ |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 458 | kfree(txq->skbs); |
| 459 | txq->skbs = NULL; |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 460 | |
| 461 | /* deallocate arrays */ |
| 462 | kfree(txq->cmd); |
| 463 | kfree(txq->meta); |
| 464 | txq->cmd = NULL; |
| 465 | txq->meta = NULL; |
| 466 | |
| 467 | /* 0-fill queue descriptor structure */ |
| 468 | memset(txq, 0, sizeof(*txq)); |
| 469 | } |
| 470 | |
| 471 | /** |
| 472 | * iwl_trans_tx_free - Free TXQ Context |
| 473 | * |
| 474 | * Destroy all TX DMA queues and structures |
| 475 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 476 | static void iwl_trans_pcie_tx_free(struct iwl_trans *trans) |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 477 | { |
| 478 | int txq_id; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 479 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 480 | |
| 481 | /* Tx queues */ |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 482 | if (trans_pcie->txq) { |
Emmanuel Grumbach | d618912 | 2011-08-25 23:10:39 -0700 | [diff] [blame] | 483 | for (txq_id = 0; |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 484 | txq_id < hw_params(trans).max_txq_num; txq_id++) |
| 485 | iwl_tx_queue_free(trans, txq_id); |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 486 | } |
| 487 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 488 | kfree(trans_pcie->txq); |
| 489 | trans_pcie->txq = NULL; |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 490 | |
Emmanuel Grumbach | 9d6b2cb | 2011-08-25 23:11:12 -0700 | [diff] [blame] | 491 | iwlagn_free_dma_ptr(trans, &trans_pcie->kw); |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 492 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 493 | iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls); |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 494 | } |
| 495 | |
| 496 | /** |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 497 | * iwl_trans_tx_alloc - allocate TX context |
| 498 | * Allocate all Tx DMA structures and initialize them |
| 499 | * |
| 500 | * @param priv |
| 501 | * @return error code |
| 502 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 503 | static int iwl_trans_tx_alloc(struct iwl_trans *trans) |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 504 | { |
| 505 | int ret; |
| 506 | int txq_id, slots_num; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 507 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 508 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 509 | u16 scd_bc_tbls_size = hw_params(trans).max_txq_num * |
Emmanuel Grumbach | ab9e212 | 2011-08-25 23:11:10 -0700 | [diff] [blame] | 510 | sizeof(struct iwlagn_scd_bc_tbl); |
| 511 | |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 512 | /*It is not allowed to alloc twice, so warn when this happens. |
| 513 | * We cannot rely on the previous allocation, so free and fail */ |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 514 | if (WARN_ON(trans_pcie->txq)) { |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 515 | ret = -EINVAL; |
| 516 | goto error; |
| 517 | } |
| 518 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 519 | ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls, |
Emmanuel Grumbach | ab9e212 | 2011-08-25 23:11:10 -0700 | [diff] [blame] | 520 | scd_bc_tbls_size); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 521 | if (ret) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 522 | IWL_ERR(trans, "Scheduler BC Table allocation failed\n"); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 523 | goto error; |
| 524 | } |
| 525 | |
| 526 | /* Alloc keep-warm buffer */ |
Emmanuel Grumbach | 9d6b2cb | 2011-08-25 23:11:12 -0700 | [diff] [blame] | 527 | ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 528 | if (ret) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 529 | IWL_ERR(trans, "Keep Warm allocation failed\n"); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 530 | goto error; |
| 531 | } |
| 532 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 533 | trans_pcie->txq = kzalloc(sizeof(struct iwl_tx_queue) * |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 534 | hw_params(trans).max_txq_num, GFP_KERNEL); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 535 | if (!trans_pcie->txq) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 536 | IWL_ERR(trans, "Not enough memory for txq\n"); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 537 | ret = ENOMEM; |
| 538 | goto error; |
| 539 | } |
| 540 | |
| 541 | /* Alloc and init all Tx queues, including the command queue (#4/#9) */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 542 | for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) { |
| 543 | slots_num = (txq_id == trans->shrd->cmd_queue) ? |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 544 | TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 545 | ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id], |
| 546 | slots_num, txq_id); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 547 | if (ret) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 548 | IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 549 | goto error; |
| 550 | } |
| 551 | } |
| 552 | |
| 553 | return 0; |
| 554 | |
| 555 | error: |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 556 | iwl_trans_pcie_tx_free(trans); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 557 | |
| 558 | return ret; |
| 559 | } |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 560 | static int iwl_tx_init(struct iwl_trans *trans) |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 561 | { |
| 562 | int ret; |
| 563 | int txq_id, slots_num; |
| 564 | unsigned long flags; |
| 565 | bool alloc = false; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 566 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 567 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 568 | if (!trans_pcie->txq) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 569 | ret = iwl_trans_tx_alloc(trans); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 570 | if (ret) |
| 571 | goto error; |
| 572 | alloc = true; |
| 573 | } |
| 574 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 575 | spin_lock_irqsave(&trans->shrd->lock, flags); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 576 | |
| 577 | /* Turn off all Tx DMA fifos */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 578 | iwl_write_prph(bus(trans), SCD_TXFACT, 0); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 579 | |
| 580 | /* Tell NIC where to find the "keep warm" buffer */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 581 | iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG, |
| 582 | trans_pcie->kw.dma >> 4); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 583 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 584 | spin_unlock_irqrestore(&trans->shrd->lock, flags); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 585 | |
| 586 | /* Alloc and init all Tx queues, including the command queue (#4/#9) */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 587 | for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) { |
| 588 | slots_num = (txq_id == trans->shrd->cmd_queue) ? |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 589 | TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 590 | ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id], |
| 591 | slots_num, txq_id); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 592 | if (ret) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 593 | IWL_ERR(trans, "Tx %d queue init failed\n", txq_id); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 594 | goto error; |
| 595 | } |
| 596 | } |
| 597 | |
| 598 | return 0; |
| 599 | error: |
| 600 | /*Upon error, free only if we allocated something */ |
| 601 | if (alloc) |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 602 | iwl_trans_pcie_tx_free(trans); |
Emmanuel Grumbach | 02aca58 | 2011-06-28 08:58:41 -0700 | [diff] [blame] | 603 | return ret; |
| 604 | } |
| 605 | |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 606 | static void iwl_set_pwr_vmain(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 607 | { |
| 608 | /* |
| 609 | * (for documentation purposes) |
| 610 | * to set power to V_AUX, do: |
| 611 | |
| 612 | if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 613 | iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG, |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 614 | APMG_PS_CTRL_VAL_PWR_SRC_VAUX, |
| 615 | ~APMG_PS_CTRL_MSK_PWR_SRC); |
| 616 | */ |
| 617 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 618 | iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG, |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 619 | APMG_PS_CTRL_VAL_PWR_SRC_VMAIN, |
| 620 | ~APMG_PS_CTRL_MSK_PWR_SRC); |
| 621 | } |
| 622 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 623 | static int iwl_nic_init(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 624 | { |
| 625 | unsigned long flags; |
| 626 | |
| 627 | /* nic_init */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 628 | spin_lock_irqsave(&trans->shrd->lock, flags); |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 629 | iwl_apm_init(priv(trans)); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 630 | |
| 631 | /* Set interrupt coalescing calibration timer to default (512 usecs) */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 632 | iwl_write8(bus(trans), CSR_INT_COALESCING, |
| 633 | IWL_HOST_INT_CALIB_TIMEOUT_DEF); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 634 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 635 | spin_unlock_irqrestore(&trans->shrd->lock, flags); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 636 | |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 637 | iwl_set_pwr_vmain(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 638 | |
Emmanuel Grumbach | 7a10e3e4 | 2011-09-06 09:31:21 -0700 | [diff] [blame] | 639 | iwl_nic_config(priv(trans)); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 640 | |
| 641 | /* Allocate the RX queue, or reset if it is already allocated */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 642 | iwl_rx_init(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 643 | |
| 644 | /* Allocate or reset and init all Tx and Command queues */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 645 | if (iwl_tx_init(trans)) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 646 | return -ENOMEM; |
| 647 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 648 | if (hw_params(trans).shadow_reg_enable) { |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 649 | /* enable shadow regs in HW */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 650 | iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL, |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 651 | 0x800FFFFF); |
| 652 | } |
| 653 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 654 | set_bit(STATUS_INIT, &trans->shrd->status); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 655 | |
| 656 | return 0; |
| 657 | } |
| 658 | |
| 659 | #define HW_READY_TIMEOUT (50) |
| 660 | |
| 661 | /* Note: returns poll_bit return value, which is >= 0 if success */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 662 | static int iwl_set_hw_ready(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 663 | { |
| 664 | int ret; |
| 665 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 666 | iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG, |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 667 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY); |
| 668 | |
| 669 | /* See if we got it */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 670 | ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG, |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 671 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, |
| 672 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, |
| 673 | HW_READY_TIMEOUT); |
| 674 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 675 | IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : ""); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 676 | return ret; |
| 677 | } |
| 678 | |
| 679 | /* Note: returns standard 0/-ERROR code */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 680 | static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 681 | { |
| 682 | int ret; |
| 683 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 684 | IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 685 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 686 | ret = iwl_set_hw_ready(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 687 | if (ret >= 0) |
| 688 | return 0; |
| 689 | |
| 690 | /* If HW is not ready, prepare the conditions to check again */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 691 | iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG, |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 692 | CSR_HW_IF_CONFIG_REG_PREPARE); |
| 693 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 694 | ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG, |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 695 | ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, |
| 696 | CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000); |
| 697 | |
| 698 | if (ret < 0) |
| 699 | return ret; |
| 700 | |
| 701 | /* HW should be ready by now, check again. */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 702 | ret = iwl_set_hw_ready(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 703 | if (ret >= 0) |
| 704 | return 0; |
| 705 | return ret; |
| 706 | } |
| 707 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 708 | #define IWL_AC_UNSET -1 |
| 709 | |
| 710 | struct queue_to_fifo_ac { |
| 711 | s8 fifo, ac; |
| 712 | }; |
| 713 | |
| 714 | static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = { |
| 715 | { IWL_TX_FIFO_VO, IEEE80211_AC_VO, }, |
| 716 | { IWL_TX_FIFO_VI, IEEE80211_AC_VI, }, |
| 717 | { IWL_TX_FIFO_BE, IEEE80211_AC_BE, }, |
| 718 | { IWL_TX_FIFO_BK, IEEE80211_AC_BK, }, |
| 719 | { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, }, |
| 720 | { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, }, |
| 721 | { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, }, |
| 722 | { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, }, |
| 723 | { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, }, |
| 724 | { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, }, |
| 725 | { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, }, |
| 726 | }; |
| 727 | |
| 728 | static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = { |
| 729 | { IWL_TX_FIFO_VO, IEEE80211_AC_VO, }, |
| 730 | { IWL_TX_FIFO_VI, IEEE80211_AC_VI, }, |
| 731 | { IWL_TX_FIFO_BE, IEEE80211_AC_BE, }, |
| 732 | { IWL_TX_FIFO_BK, IEEE80211_AC_BK, }, |
| 733 | { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, }, |
| 734 | { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, }, |
| 735 | { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, }, |
| 736 | { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, }, |
| 737 | { IWL_TX_FIFO_BE_IPAN, 2, }, |
| 738 | { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, }, |
| 739 | { IWL_TX_FIFO_AUX, IWL_AC_UNSET, }, |
| 740 | }; |
| 741 | |
| 742 | static const u8 iwlagn_bss_ac_to_fifo[] = { |
| 743 | IWL_TX_FIFO_VO, |
| 744 | IWL_TX_FIFO_VI, |
| 745 | IWL_TX_FIFO_BE, |
| 746 | IWL_TX_FIFO_BK, |
| 747 | }; |
| 748 | static const u8 iwlagn_bss_ac_to_queue[] = { |
| 749 | 0, 1, 2, 3, |
| 750 | }; |
| 751 | static const u8 iwlagn_pan_ac_to_fifo[] = { |
| 752 | IWL_TX_FIFO_VO_IPAN, |
| 753 | IWL_TX_FIFO_VI_IPAN, |
| 754 | IWL_TX_FIFO_BE_IPAN, |
| 755 | IWL_TX_FIFO_BK_IPAN, |
| 756 | }; |
| 757 | static const u8 iwlagn_pan_ac_to_queue[] = { |
| 758 | 7, 6, 5, 4, |
| 759 | }; |
| 760 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 761 | static int iwl_trans_pcie_start_device(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 762 | { |
| 763 | int ret; |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 764 | struct iwl_trans_pcie *trans_pcie = |
| 765 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 766 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 767 | trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER; |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 768 | trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue; |
| 769 | trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue; |
| 770 | |
| 771 | trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo; |
| 772 | trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo; |
| 773 | |
| 774 | trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0; |
| 775 | trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE; |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 776 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 777 | if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) && |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 778 | iwl_trans_pcie_prepare_card_hw(trans)) { |
| 779 | IWL_WARN(trans, "Exit HW not ready\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 780 | return -EIO; |
| 781 | } |
| 782 | |
| 783 | /* If platform's RF_KILL switch is NOT set to KILL */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 784 | if (iwl_read32(bus(trans), CSR_GP_CNTRL) & |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 785 | CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 786 | clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 787 | else |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 788 | set_bit(STATUS_RF_KILL_HW, &trans->shrd->status); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 789 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 790 | if (iwl_is_rfkill(trans->shrd)) { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 791 | iwl_set_hw_rfkill_state(priv(trans), true); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 792 | iwl_enable_interrupts(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 793 | return -ERFKILL; |
| 794 | } |
| 795 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 796 | iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 797 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 798 | ret = iwl_nic_init(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 799 | if (ret) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 800 | IWL_ERR(trans, "Unable to init nic\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 801 | return ret; |
| 802 | } |
| 803 | |
| 804 | /* make sure rfkill handshake bits are cleared */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 805 | iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
| 806 | iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 807 | CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED); |
| 808 | |
| 809 | /* clear (again), then enable host interrupts */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 810 | iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 811 | iwl_enable_interrupts(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 812 | |
| 813 | /* really make sure rfkill handshake bits are cleared */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 814 | iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
| 815 | iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 816 | |
| 817 | return 0; |
| 818 | } |
| 819 | |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 820 | /* |
| 821 | * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask |
Emmanuel Grumbach | 10b15e6 | 2011-08-25 23:10:43 -0700 | [diff] [blame] | 822 | * must be called under priv->shrd->lock and mac access |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 823 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 824 | static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask) |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 825 | { |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 826 | iwl_write_prph(bus(trans), SCD_TXFACT, mask); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 827 | } |
| 828 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 829 | static void iwl_trans_pcie_tx_start(struct iwl_trans *trans) |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 830 | { |
| 831 | const struct queue_to_fifo_ac *queue_to_fifo; |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 832 | struct iwl_trans_pcie *trans_pcie = |
| 833 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 834 | u32 a; |
| 835 | unsigned long flags; |
| 836 | int i, chan; |
| 837 | u32 reg_val; |
| 838 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 839 | spin_lock_irqsave(&trans->shrd->lock, flags); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 840 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 841 | trans_pcie->scd_base_addr = |
| 842 | iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR); |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 843 | a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND; |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 844 | /* reset conext data memory */ |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 845 | for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND; |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 846 | a += 4) |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 847 | iwl_write_targ_mem(bus(trans), a, 0); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 848 | /* reset tx status memory */ |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 849 | for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND; |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 850 | a += 4) |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 851 | iwl_write_targ_mem(bus(trans), a, 0); |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 852 | for (; a < trans_pcie->scd_base_addr + |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 853 | SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num); |
Emmanuel Grumbach | d618912 | 2011-08-25 23:10:39 -0700 | [diff] [blame] | 854 | a += 4) |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 855 | iwl_write_targ_mem(bus(trans), a, 0); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 856 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 857 | iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR, |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 858 | trans_pcie->scd_bc_tbls.dma >> 10); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 859 | |
| 860 | /* Enable DMA channel */ |
| 861 | for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++) |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 862 | iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan), |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 863 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | |
| 864 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE); |
| 865 | |
| 866 | /* Update FH chicken bits */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 867 | reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG); |
| 868 | iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG, |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 869 | reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN); |
| 870 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 871 | iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL, |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 872 | SCD_QUEUECHAIN_SEL_ALL(trans)); |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 873 | iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 874 | |
| 875 | /* initiate the queues */ |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 876 | for (i = 0; i < hw_params(trans).max_txq_num; i++) { |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 877 | iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0); |
| 878 | iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8)); |
| 879 | iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr + |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 880 | SCD_CONTEXT_QUEUE_OFFSET(i), 0); |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 881 | iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr + |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 882 | SCD_CONTEXT_QUEUE_OFFSET(i) + |
| 883 | sizeof(u32), |
| 884 | ((SCD_WIN_SIZE << |
| 885 | SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) & |
| 886 | SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) | |
| 887 | ((SCD_FRAME_LIMIT << |
| 888 | SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) & |
| 889 | SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK)); |
| 890 | } |
| 891 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 892 | iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK, |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 893 | IWL_MASK(0, hw_params(trans).max_txq_num)); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 894 | |
| 895 | /* Activate all Tx DMA/FIFO channels */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 896 | iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7)); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 897 | |
| 898 | /* map queues to FIFOs */ |
Emmanuel Grumbach | 7a10e3e4 | 2011-09-06 09:31:21 -0700 | [diff] [blame] | 899 | if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS)) |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 900 | queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo; |
| 901 | else |
| 902 | queue_to_fifo = iwlagn_default_queue_to_tx_fifo; |
| 903 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 904 | iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 905 | |
| 906 | /* make sure all queue are not stopped */ |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 907 | memset(&trans_pcie->queue_stopped[0], 0, |
| 908 | sizeof(trans_pcie->queue_stopped)); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 909 | for (i = 0; i < 4; i++) |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 910 | atomic_set(&trans_pcie->queue_stop_count[i], 0); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 911 | |
| 912 | /* reset to 0 to enable all the queue first */ |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 913 | trans_pcie->txq_ctx_active_msk = 0; |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 914 | |
Emmanuel Grumbach | effcea1 | 2011-08-25 23:11:03 -0700 | [diff] [blame] | 915 | BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) < |
Johannes Berg | 72c04ce | 2011-07-23 10:24:40 -0700 | [diff] [blame] | 916 | IWLAGN_FIRST_AMPDU_QUEUE); |
Emmanuel Grumbach | effcea1 | 2011-08-25 23:11:03 -0700 | [diff] [blame] | 917 | BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) < |
Johannes Berg | 72c04ce | 2011-07-23 10:24:40 -0700 | [diff] [blame] | 918 | IWLAGN_FIRST_AMPDU_QUEUE); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 919 | |
Johannes Berg | 72c04ce | 2011-07-23 10:24:40 -0700 | [diff] [blame] | 920 | for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) { |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 921 | int fifo = queue_to_fifo[i].fifo; |
| 922 | int ac = queue_to_fifo[i].ac; |
| 923 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 924 | iwl_txq_ctx_activate(trans_pcie, i); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 925 | |
| 926 | if (fifo == IWL_TX_FIFO_UNUSED) |
| 927 | continue; |
| 928 | |
| 929 | if (ac != IWL_AC_UNSET) |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 930 | iwl_set_swq_id(&trans_pcie->txq[i], ac, i); |
| 931 | iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i], |
| 932 | fifo, 0); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 933 | } |
| 934 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 935 | spin_unlock_irqrestore(&trans->shrd->lock, flags); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 936 | |
| 937 | /* Enable L1-Active */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 938 | iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG, |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 939 | APMG_PCIDEV_STT_VAL_L1_ACT_DIS); |
| 940 | } |
| 941 | |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 942 | /** |
| 943 | * iwlagn_txq_ctx_stop - Stop all Tx DMA channels |
| 944 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 945 | static int iwl_trans_tx_stop(struct iwl_trans *trans) |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 946 | { |
| 947 | int ch, txq_id; |
| 948 | unsigned long flags; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 949 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 950 | |
| 951 | /* Turn off all Tx DMA fifos */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 952 | spin_lock_irqsave(&trans->shrd->lock, flags); |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 953 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 954 | iwl_trans_txq_set_sched(trans, 0); |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 955 | |
| 956 | /* Stop each Tx DMA channel, and wait for it to be idle */ |
Wey-Yi Guy | 02f6f65 | 2011-07-08 08:46:15 -0700 | [diff] [blame] | 957 | for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) { |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 958 | iwl_write_direct32(bus(trans), |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 959 | FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0); |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 960 | if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG, |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 961 | FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), |
| 962 | 1000)) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 963 | IWL_ERR(trans, "Failing on timeout while stopping" |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 964 | " DMA channel %d [0x%08x]", ch, |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 965 | iwl_read_direct32(bus(trans), |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 966 | FH_TSSR_TX_STATUS_REG)); |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 967 | } |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 968 | spin_unlock_irqrestore(&trans->shrd->lock, flags); |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 969 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 970 | if (!trans_pcie->txq) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 971 | IWL_WARN(trans, "Stopping tx queues that aren't allocated..."); |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 972 | return 0; |
| 973 | } |
| 974 | |
| 975 | /* Unmap DMA from host system and free skb's */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 976 | for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) |
| 977 | iwl_tx_queue_unmap(trans, txq_id); |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 978 | |
| 979 | return 0; |
| 980 | } |
| 981 | |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 982 | static void iwl_trans_pcie_disable_sync_irq(struct iwl_trans *trans) |
| 983 | { |
| 984 | unsigned long flags; |
| 985 | struct iwl_trans_pcie *trans_pcie = |
| 986 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 987 | |
| 988 | spin_lock_irqsave(&trans->shrd->lock, flags); |
| 989 | iwl_disable_interrupts(trans); |
| 990 | spin_unlock_irqrestore(&trans->shrd->lock, flags); |
| 991 | |
| 992 | /* wait to make sure we flush pending tasklet*/ |
| 993 | synchronize_irq(bus(trans)->irq); |
| 994 | tasklet_kill(&trans_pcie->irq_tasklet); |
| 995 | } |
| 996 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 997 | static void iwl_trans_pcie_stop_device(struct iwl_trans *trans) |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 998 | { |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 999 | /* stop and reset the on-board processor */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 1000 | iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1001 | |
| 1002 | /* tell the device to stop sending interrupts */ |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 1003 | iwl_trans_pcie_disable_sync_irq(trans); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1004 | |
| 1005 | /* device going down, Stop using ICT table */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1006 | iwl_disable_ict(trans); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1007 | |
| 1008 | /* |
| 1009 | * If a HW restart happens during firmware loading, |
| 1010 | * then the firmware loading might call this function |
| 1011 | * and later it might be called again due to the |
| 1012 | * restart. So don't process again if the device is |
| 1013 | * already dead. |
| 1014 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1015 | if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) { |
| 1016 | iwl_trans_tx_stop(trans); |
| 1017 | iwl_trans_rx_stop(trans); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1018 | |
| 1019 | /* Power-down device's busmaster DMA clocks */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 1020 | iwl_write_prph(bus(trans), APMG_CLK_DIS_REG, |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1021 | APMG_CLK_VAL_DMA_CLK_RQT); |
| 1022 | udelay(5); |
| 1023 | } |
| 1024 | |
| 1025 | /* Make sure (redundant) we've released our request to stay awake */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 1026 | iwl_clear_bit(bus(trans), CSR_GP_CNTRL, |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1027 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1028 | |
| 1029 | /* Stop the device, and put it in low power state */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1030 | iwl_apm_stop(priv(trans)); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 1031 | } |
| 1032 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1033 | static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb, |
| 1034 | struct iwl_device_cmd *dev_cmd, u8 ctx, u8 sta_id) |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1035 | { |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1036 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1037 | struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data; |
| 1038 | struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb); |
Emmanuel Grumbach | dfa2bdb | 2011-08-25 23:11:23 -0700 | [diff] [blame] | 1039 | struct iwl_tx_cmd *tx_cmd = &dev_cmd->cmd.tx; |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1040 | struct iwl_cmd_meta *out_meta; |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1041 | struct iwl_tx_queue *txq; |
| 1042 | struct iwl_queue *q; |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1043 | |
| 1044 | dma_addr_t phys_addr = 0; |
| 1045 | dma_addr_t txcmd_phys; |
| 1046 | dma_addr_t scratch_phys; |
| 1047 | u16 len, firstlen, secondlen; |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1048 | u16 seq_number = 0; |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1049 | u8 wait_write_ptr = 0; |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1050 | u8 txq_id; |
| 1051 | u8 tid = 0; |
| 1052 | bool is_agg = false; |
| 1053 | __le16 fc = hdr->frame_control; |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1054 | u8 hdr_len = ieee80211_hdrlen(fc); |
| 1055 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1056 | /* |
| 1057 | * Send this frame after DTIM -- there's a special queue |
| 1058 | * reserved for this for contexts that support AP mode. |
| 1059 | */ |
| 1060 | if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) { |
| 1061 | txq_id = trans_pcie->mcast_queue[ctx]; |
| 1062 | |
| 1063 | /* |
| 1064 | * The microcode will clear the more data |
| 1065 | * bit in the last frame it transmits. |
| 1066 | */ |
| 1067 | hdr->frame_control |= |
| 1068 | cpu_to_le16(IEEE80211_FCTL_MOREDATA); |
| 1069 | } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN) |
| 1070 | txq_id = IWL_AUX_QUEUE; |
| 1071 | else |
| 1072 | txq_id = |
| 1073 | trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)]; |
| 1074 | |
| 1075 | if (ieee80211_is_data_qos(fc)) { |
| 1076 | u8 *qc = NULL; |
| 1077 | struct iwl_tid_data *tid_data; |
| 1078 | qc = ieee80211_get_qos_ctl(hdr); |
| 1079 | tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK; |
| 1080 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
| 1081 | |
| 1082 | if (WARN_ON_ONCE(tid >= IWL_MAX_TID_COUNT)) |
| 1083 | return -1; |
| 1084 | |
| 1085 | seq_number = tid_data->seq_number; |
| 1086 | seq_number &= IEEE80211_SCTL_SEQ; |
| 1087 | hdr->seq_ctrl = hdr->seq_ctrl & |
| 1088 | cpu_to_le16(IEEE80211_SCTL_FRAG); |
| 1089 | hdr->seq_ctrl |= cpu_to_le16(seq_number); |
| 1090 | seq_number += 0x10; |
| 1091 | /* aggregation is on for this <sta,tid> */ |
| 1092 | if (info->flags & IEEE80211_TX_CTL_AMPDU && |
| 1093 | tid_data->agg.state == IWL_AGG_ON) { |
| 1094 | txq_id = tid_data->agg.txq_id; |
| 1095 | is_agg = true; |
| 1096 | } |
| 1097 | } |
| 1098 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1099 | txq = &trans_pcie->txq[txq_id]; |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1100 | q = &txq->q; |
| 1101 | |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1102 | /* Set up driver data for this TFD */ |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 1103 | txq->skbs[q->write_ptr] = skb; |
Emmanuel Grumbach | dfa2bdb | 2011-08-25 23:11:23 -0700 | [diff] [blame] | 1104 | txq->cmd[q->write_ptr] = dev_cmd; |
| 1105 | |
| 1106 | dev_cmd->hdr.cmd = REPLY_TX; |
| 1107 | dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) | |
| 1108 | INDEX_TO_SEQ(q->write_ptr))); |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1109 | |
| 1110 | /* Set up first empty entry in queue's array of Tx/cmd buffers */ |
| 1111 | out_meta = &txq->meta[q->write_ptr]; |
| 1112 | |
| 1113 | /* |
| 1114 | * Use the first empty entry in this queue's command buffer array |
| 1115 | * to contain the Tx command and MAC header concatenated together |
| 1116 | * (payload data will be in another buffer). |
| 1117 | * Size of this varies, due to varying MAC header length. |
| 1118 | * If end is not dword aligned, we'll have 2 extra bytes at the end |
| 1119 | * of the MAC header (device reads on dword boundaries). |
| 1120 | * We'll tell device about this padding later. |
| 1121 | */ |
| 1122 | len = sizeof(struct iwl_tx_cmd) + |
| 1123 | sizeof(struct iwl_cmd_header) + hdr_len; |
| 1124 | firstlen = (len + 3) & ~3; |
| 1125 | |
| 1126 | /* Tell NIC about any 2-byte padding after MAC header */ |
| 1127 | if (firstlen != len) |
| 1128 | tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK; |
| 1129 | |
| 1130 | /* Physical address of this Tx command's header (not MAC header!), |
| 1131 | * within command buffer array. */ |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1132 | txcmd_phys = dma_map_single(bus(trans)->dev, |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1133 | &dev_cmd->hdr, firstlen, |
| 1134 | DMA_BIDIRECTIONAL); |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1135 | if (unlikely(dma_mapping_error(bus(trans)->dev, txcmd_phys))) |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1136 | return -1; |
| 1137 | dma_unmap_addr_set(out_meta, mapping, txcmd_phys); |
| 1138 | dma_unmap_len_set(out_meta, len, firstlen); |
| 1139 | |
| 1140 | if (!ieee80211_has_morefrags(fc)) { |
| 1141 | txq->need_update = 1; |
| 1142 | } else { |
| 1143 | wait_write_ptr = 1; |
| 1144 | txq->need_update = 0; |
| 1145 | } |
| 1146 | |
| 1147 | /* Set up TFD's 2nd entry to point directly to remainder of skb, |
| 1148 | * if any (802.11 null frames have no payload). */ |
| 1149 | secondlen = skb->len - hdr_len; |
| 1150 | if (secondlen > 0) { |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1151 | phys_addr = dma_map_single(bus(trans)->dev, skb->data + hdr_len, |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1152 | secondlen, DMA_TO_DEVICE); |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1153 | if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) { |
| 1154 | dma_unmap_single(bus(trans)->dev, |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1155 | dma_unmap_addr(out_meta, mapping), |
| 1156 | dma_unmap_len(out_meta, len), |
| 1157 | DMA_BIDIRECTIONAL); |
| 1158 | return -1; |
| 1159 | } |
| 1160 | } |
| 1161 | |
| 1162 | /* Attach buffers to TFD */ |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1163 | iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1); |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1164 | if (secondlen > 0) |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1165 | iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr, |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1166 | secondlen, 0); |
| 1167 | |
| 1168 | scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) + |
| 1169 | offsetof(struct iwl_tx_cmd, scratch); |
| 1170 | |
| 1171 | /* take back ownership of DMA buffer to enable update */ |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1172 | dma_sync_single_for_cpu(bus(trans)->dev, txcmd_phys, firstlen, |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1173 | DMA_BIDIRECTIONAL); |
| 1174 | tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys); |
| 1175 | tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys); |
| 1176 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1177 | IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n", |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1178 | le16_to_cpu(dev_cmd->hdr.sequence)); |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1179 | IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags)); |
| 1180 | iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd)); |
| 1181 | iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len); |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1182 | |
| 1183 | /* Set up entry for this TFD in Tx byte-count array */ |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1184 | if (is_agg) |
| 1185 | iwl_trans_txq_update_byte_cnt_tbl(trans, txq, |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1186 | le16_to_cpu(tx_cmd->len)); |
| 1187 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1188 | dma_sync_single_for_device(bus(trans)->dev, txcmd_phys, firstlen, |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1189 | DMA_BIDIRECTIONAL); |
| 1190 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1191 | trace_iwlwifi_dev_tx(priv(trans), |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1192 | &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr], |
| 1193 | sizeof(struct iwl_tfd), |
| 1194 | &dev_cmd->hdr, firstlen, |
| 1195 | skb->data + hdr_len, secondlen); |
| 1196 | |
| 1197 | /* Tell device the write index *just past* this latest filled TFD */ |
| 1198 | q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd); |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1199 | iwl_txq_update_write_ptr(trans, txq); |
| 1200 | |
| 1201 | if (ieee80211_is_data_qos(fc)) { |
| 1202 | trans->shrd->tid_data[sta_id][tid].tfds_in_queue++; |
| 1203 | if (!ieee80211_has_morefrags(fc)) |
| 1204 | trans->shrd->tid_data[sta_id][tid].seq_number = |
| 1205 | seq_number; |
| 1206 | } |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1207 | |
| 1208 | /* |
| 1209 | * At this point the frame is "transmitted" successfully |
| 1210 | * and we will get a TX status notification eventually, |
| 1211 | * regardless of the value of ret. "ret" only indicates |
| 1212 | * whether or not we should update the write pointer. |
| 1213 | */ |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1214 | if (iwl_queue_space(q) < q->high_mark) { |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1215 | if (wait_write_ptr) { |
| 1216 | txq->need_update = 1; |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1217 | iwl_txq_update_write_ptr(trans, txq); |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1218 | } else { |
Emmanuel Grumbach | e20d4341 | 2011-08-25 23:11:31 -0700 | [diff] [blame] | 1219 | iwl_stop_queue(trans, txq); |
Emmanuel Grumbach | 47c1b49 | 2011-07-03 11:22:15 +0300 | [diff] [blame] | 1220 | } |
| 1221 | } |
| 1222 | return 0; |
| 1223 | } |
| 1224 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1225 | static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans) |
Emmanuel Grumbach | 56d90f4 | 2011-07-07 18:20:01 +0300 | [diff] [blame] | 1226 | { |
| 1227 | /* Remove all resets to allow NIC to operate */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 1228 | iwl_write32(bus(trans), CSR_RESET, 0); |
Emmanuel Grumbach | 56d90f4 | 2011-07-07 18:20:01 +0300 | [diff] [blame] | 1229 | } |
| 1230 | |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1231 | static int iwl_trans_pcie_request_irq(struct iwl_trans *trans) |
Emmanuel Grumbach | a27367d | 2011-07-04 09:06:44 +0300 | [diff] [blame] | 1232 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1233 | struct iwl_trans_pcie *trans_pcie = |
| 1234 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 34c1b7b | 2011-07-04 08:58:19 +0300 | [diff] [blame] | 1235 | int err; |
| 1236 | |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 1237 | trans_pcie->inta_mask = CSR_INI_SET_MASK; |
Emmanuel Grumbach | 1e89cbac | 2011-07-20 17:51:22 -0700 | [diff] [blame] | 1238 | |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 1239 | tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long)) |
| 1240 | iwl_irq_tasklet, (unsigned long)trans); |
| 1241 | |
| 1242 | iwl_alloc_isr_ict(trans); |
Emmanuel Grumbach | 34c1b7b | 2011-07-04 08:58:19 +0300 | [diff] [blame] | 1243 | |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1244 | err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED, |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 1245 | DRV_NAME, trans); |
Emmanuel Grumbach | 34c1b7b | 2011-07-04 08:58:19 +0300 | [diff] [blame] | 1246 | if (err) { |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 1247 | IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq); |
| 1248 | iwl_free_isr_ict(trans); |
Emmanuel Grumbach | 34c1b7b | 2011-07-04 08:58:19 +0300 | [diff] [blame] | 1249 | return err; |
| 1250 | } |
| 1251 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1252 | INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish); |
Emmanuel Grumbach | 34c1b7b | 2011-07-04 08:58:19 +0300 | [diff] [blame] | 1253 | return 0; |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 1254 | } |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1255 | |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1256 | static int iwlagn_txq_check_empty(struct iwl_trans *trans, |
| 1257 | int sta_id, u8 tid, int txq_id) |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1258 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1259 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1260 | struct iwl_queue *q = &trans_pcie->txq[txq_id].q; |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1261 | struct iwl_tid_data *tid_data = &trans->shrd->tid_data[sta_id][tid]; |
| 1262 | |
| 1263 | lockdep_assert_held(&trans->shrd->sta_lock); |
| 1264 | |
| 1265 | switch (trans->shrd->tid_data[sta_id][tid].agg.state) { |
| 1266 | case IWL_EMPTYING_HW_QUEUE_DELBA: |
| 1267 | /* We are reclaiming the last packet of the */ |
| 1268 | /* aggregated HW queue */ |
| 1269 | if ((txq_id == tid_data->agg.txq_id) && |
| 1270 | (q->read_ptr == q->write_ptr)) { |
| 1271 | IWL_DEBUG_HT(trans, |
| 1272 | "HW queue empty: continue DELBA flow\n"); |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 1273 | iwl_trans_pcie_txq_agg_disable(trans, txq_id); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1274 | tid_data->agg.state = IWL_AGG_OFF; |
| 1275 | iwl_stop_tx_ba_trans_ready(priv(trans), |
| 1276 | NUM_IWL_RXON_CTX, |
| 1277 | sta_id, tid); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1278 | iwl_wake_queue(trans, &trans_pcie->txq[txq_id]); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1279 | } |
| 1280 | break; |
| 1281 | case IWL_EMPTYING_HW_QUEUE_ADDBA: |
| 1282 | /* We are reclaiming the last packet of the queue */ |
| 1283 | if (tid_data->tfds_in_queue == 0) { |
| 1284 | IWL_DEBUG_HT(trans, |
| 1285 | "HW queue empty: continue ADDBA flow\n"); |
| 1286 | tid_data->agg.state = IWL_AGG_ON; |
| 1287 | iwl_start_tx_ba_trans_ready(priv(trans), |
| 1288 | NUM_IWL_RXON_CTX, |
| 1289 | sta_id, tid); |
| 1290 | } |
| 1291 | break; |
| 1292 | } |
| 1293 | |
| 1294 | return 0; |
| 1295 | } |
| 1296 | |
| 1297 | static void iwl_free_tfds_in_queue(struct iwl_trans *trans, |
| 1298 | int sta_id, int tid, int freed) |
| 1299 | { |
| 1300 | lockdep_assert_held(&trans->shrd->sta_lock); |
| 1301 | |
| 1302 | if (trans->shrd->tid_data[sta_id][tid].tfds_in_queue >= freed) |
| 1303 | trans->shrd->tid_data[sta_id][tid].tfds_in_queue -= freed; |
| 1304 | else { |
| 1305 | IWL_DEBUG_TX(trans, "free more than tfds_in_queue (%u:%d)\n", |
| 1306 | trans->shrd->tid_data[sta_id][tid].tfds_in_queue, |
| 1307 | freed); |
| 1308 | trans->shrd->tid_data[sta_id][tid].tfds_in_queue = 0; |
| 1309 | } |
| 1310 | } |
| 1311 | |
| 1312 | static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid, |
| 1313 | int txq_id, int ssn, u32 status, |
| 1314 | struct sk_buff_head *skbs) |
| 1315 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1316 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1317 | struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id]; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1318 | /* n_bd is usually 256 => n_bd - 1 = 0xff */ |
| 1319 | int tfd_num = ssn & (txq->q.n_bd - 1); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1320 | int freed = 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1321 | u8 agg_state; |
| 1322 | bool cond; |
| 1323 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1324 | txq->time_stamp = jiffies; |
| 1325 | |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1326 | if (txq->sched_retry) { |
| 1327 | agg_state = |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1328 | trans->shrd->tid_data[txq->sta_id][txq->tid].agg.state; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1329 | cond = (agg_state != IWL_EMPTYING_HW_QUEUE_DELBA); |
| 1330 | } else { |
| 1331 | cond = (status != TX_STATUS_FAIL_PASSIVE_NO_RX); |
| 1332 | } |
| 1333 | |
| 1334 | if (txq->q.read_ptr != tfd_num) { |
| 1335 | IWL_DEBUG_TX_REPLY(trans, "Retry scheduler reclaim " |
| 1336 | "scd_ssn=%d idx=%d txq=%d swq=%d\n", |
| 1337 | ssn , tfd_num, txq_id, txq->swq_id); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1338 | freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1339 | if (iwl_queue_space(&txq->q) > txq->q.low_mark && cond) |
Emmanuel Grumbach | e20d4341 | 2011-08-25 23:11:31 -0700 | [diff] [blame] | 1340 | iwl_wake_queue(trans, txq); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1341 | } |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1342 | |
| 1343 | iwl_free_tfds_in_queue(trans, sta_id, tid, freed); |
| 1344 | iwlagn_txq_check_empty(trans, sta_id, tid, txq_id); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1345 | } |
| 1346 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1347 | static void iwl_trans_pcie_free(struct iwl_trans *trans) |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1348 | { |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 1349 | iwl_trans_pcie_tx_free(trans); |
| 1350 | iwl_trans_pcie_rx_free(trans); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1351 | free_irq(bus(trans)->irq, trans); |
| 1352 | iwl_free_isr_ict(trans); |
| 1353 | trans->shrd->trans = NULL; |
| 1354 | kfree(trans); |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1355 | } |
| 1356 | |
Emmanuel Grumbach | 57210f7 | 2011-08-25 23:10:52 -0700 | [diff] [blame] | 1357 | #ifdef CONFIG_PM |
| 1358 | |
| 1359 | static int iwl_trans_pcie_suspend(struct iwl_trans *trans) |
| 1360 | { |
| 1361 | /* |
| 1362 | * This function is called when system goes into suspend state |
| 1363 | * mac80211 will call iwl_mac_stop() from the mac80211 suspend function |
| 1364 | * first but since iwl_mac_stop() has no knowledge of who the caller is, |
| 1365 | * it will not call apm_ops.stop() to stop the DMA operation. |
| 1366 | * Calling apm_ops.stop here to make sure we stop the DMA. |
| 1367 | * |
| 1368 | * But of course ... if we have configured WoWLAN then we did other |
| 1369 | * things already :-) |
| 1370 | */ |
| 1371 | if (!trans->shrd->wowlan) |
| 1372 | iwl_apm_stop(priv(trans)); |
| 1373 | |
| 1374 | return 0; |
| 1375 | } |
| 1376 | |
| 1377 | static int iwl_trans_pcie_resume(struct iwl_trans *trans) |
| 1378 | { |
| 1379 | bool hw_rfkill = false; |
| 1380 | |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 1381 | iwl_enable_interrupts(trans); |
Emmanuel Grumbach | 57210f7 | 2011-08-25 23:10:52 -0700 | [diff] [blame] | 1382 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 1383 | if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) & |
Emmanuel Grumbach | 57210f7 | 2011-08-25 23:10:52 -0700 | [diff] [blame] | 1384 | CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)) |
| 1385 | hw_rfkill = true; |
| 1386 | |
| 1387 | if (hw_rfkill) |
| 1388 | set_bit(STATUS_RF_KILL_HW, &trans->shrd->status); |
| 1389 | else |
| 1390 | clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status); |
| 1391 | |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 1392 | iwl_set_hw_rfkill_state(priv(trans), hw_rfkill); |
Emmanuel Grumbach | 57210f7 | 2011-08-25 23:10:52 -0700 | [diff] [blame] | 1393 | |
| 1394 | return 0; |
| 1395 | } |
| 1396 | #else /* CONFIG_PM */ |
| 1397 | static int iwl_trans_pcie_suspend(struct iwl_trans *trans) |
| 1398 | { return 0; } |
| 1399 | |
| 1400 | static int iwl_trans_pcie_resume(struct iwl_trans *trans) |
| 1401 | { return 0; } |
| 1402 | |
| 1403 | #endif /* CONFIG_PM */ |
| 1404 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1405 | static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans, |
| 1406 | u8 ctx) |
| 1407 | { |
| 1408 | u8 ac, txq_id; |
| 1409 | struct iwl_trans_pcie *trans_pcie = |
| 1410 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1411 | |
| 1412 | for (ac = 0; ac < AC_NUM; ac++) { |
| 1413 | txq_id = trans_pcie->ac_to_queue[ctx][ac]; |
| 1414 | IWL_DEBUG_INFO(trans, "Queue Status: Q[%d] %s\n", |
| 1415 | ac, |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1416 | (atomic_read(&trans_pcie->queue_stop_count[ac]) > 0) |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1417 | ? "stopped" : "awake"); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1418 | iwl_wake_queue(trans, &trans_pcie->txq[txq_id]); |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1419 | } |
| 1420 | } |
| 1421 | |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1422 | const struct iwl_trans_ops trans_ops_pcie; |
| 1423 | |
| 1424 | static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd) |
| 1425 | { |
| 1426 | struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) + |
| 1427 | sizeof(struct iwl_trans_pcie), |
| 1428 | GFP_KERNEL); |
| 1429 | if (iwl_trans) { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1430 | struct iwl_trans_pcie *trans_pcie = |
| 1431 | IWL_TRANS_GET_PCIE_TRANS(iwl_trans); |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1432 | iwl_trans->ops = &trans_ops_pcie; |
| 1433 | iwl_trans->shrd = shrd; |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1434 | trans_pcie->trans = iwl_trans; |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 1435 | spin_lock_init(&iwl_trans->hcmd_lock); |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1436 | } |
| 1437 | |
| 1438 | return iwl_trans; |
| 1439 | } |
| 1440 | |
Emmanuel Grumbach | e20d4341 | 2011-08-25 23:11:31 -0700 | [diff] [blame] | 1441 | static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id) |
| 1442 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1443 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1444 | |
| 1445 | iwl_stop_queue(trans, &trans_pcie->txq[txq_id]); |
Emmanuel Grumbach | e20d4341 | 2011-08-25 23:11:31 -0700 | [diff] [blame] | 1446 | } |
| 1447 | |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1448 | #define IWL_FLUSH_WAIT_MS 2000 |
| 1449 | |
| 1450 | static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans) |
| 1451 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1452 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1453 | struct iwl_tx_queue *txq; |
| 1454 | struct iwl_queue *q; |
| 1455 | int cnt; |
| 1456 | unsigned long now = jiffies; |
| 1457 | int ret = 0; |
| 1458 | |
| 1459 | /* waiting for all the tx frames complete might take a while */ |
| 1460 | for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) { |
| 1461 | if (cnt == trans->shrd->cmd_queue) |
| 1462 | continue; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1463 | txq = &trans_pcie->txq[cnt]; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1464 | q = &txq->q; |
| 1465 | while (q->read_ptr != q->write_ptr && !time_after(jiffies, |
| 1466 | now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) |
| 1467 | msleep(1); |
| 1468 | |
| 1469 | if (q->read_ptr != q->write_ptr) { |
| 1470 | IWL_ERR(trans, "fail to flush all tx fifo queues\n"); |
| 1471 | ret = -ETIMEDOUT; |
| 1472 | break; |
| 1473 | } |
| 1474 | } |
| 1475 | return ret; |
| 1476 | } |
| 1477 | |
Emmanuel Grumbach | f22be62 | 2011-08-25 23:11:30 -0700 | [diff] [blame] | 1478 | /* |
| 1479 | * On every watchdog tick we check (latest) time stamp. If it does not |
| 1480 | * change during timeout period and queue is not empty we reset firmware. |
| 1481 | */ |
| 1482 | static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt) |
| 1483 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1484 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1485 | struct iwl_tx_queue *txq = &trans_pcie->txq[cnt]; |
Emmanuel Grumbach | f22be62 | 2011-08-25 23:11:30 -0700 | [diff] [blame] | 1486 | struct iwl_queue *q = &txq->q; |
| 1487 | unsigned long timeout; |
| 1488 | |
| 1489 | if (q->read_ptr == q->write_ptr) { |
| 1490 | txq->time_stamp = jiffies; |
| 1491 | return 0; |
| 1492 | } |
| 1493 | |
| 1494 | timeout = txq->time_stamp + |
| 1495 | msecs_to_jiffies(hw_params(trans).wd_timeout); |
| 1496 | |
| 1497 | if (time_after(jiffies, timeout)) { |
| 1498 | IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id, |
| 1499 | hw_params(trans).wd_timeout); |
Wey-Yi Guy | 05f8a09 | 2011-09-06 09:31:22 -0700 | [diff] [blame^] | 1500 | IWL_ERR(trans, "Current read_ptr %d write_ptr %d\n", |
| 1501 | q->read_ptr, q->write_ptr); |
Emmanuel Grumbach | f22be62 | 2011-08-25 23:11:30 -0700 | [diff] [blame] | 1502 | return 1; |
| 1503 | } |
| 1504 | |
| 1505 | return 0; |
| 1506 | } |
| 1507 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1508 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
| 1509 | /* create and remove of files */ |
| 1510 | #define DEBUGFS_ADD_FILE(name, parent, mode) do { \ |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1511 | if (!debugfs_create_file(#name, mode, parent, trans, \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1512 | &iwl_dbgfs_##name##_ops)) \ |
| 1513 | return -ENOMEM; \ |
| 1514 | } while (0) |
| 1515 | |
| 1516 | /* file operation */ |
| 1517 | #define DEBUGFS_READ_FUNC(name) \ |
| 1518 | static ssize_t iwl_dbgfs_##name##_read(struct file *file, \ |
| 1519 | char __user *user_buf, \ |
| 1520 | size_t count, loff_t *ppos); |
| 1521 | |
| 1522 | #define DEBUGFS_WRITE_FUNC(name) \ |
| 1523 | static ssize_t iwl_dbgfs_##name##_write(struct file *file, \ |
| 1524 | const char __user *user_buf, \ |
| 1525 | size_t count, loff_t *ppos); |
| 1526 | |
| 1527 | |
| 1528 | static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file) |
| 1529 | { |
| 1530 | file->private_data = inode->i_private; |
| 1531 | return 0; |
| 1532 | } |
| 1533 | |
| 1534 | #define DEBUGFS_READ_FILE_OPS(name) \ |
| 1535 | DEBUGFS_READ_FUNC(name); \ |
| 1536 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 1537 | .read = iwl_dbgfs_##name##_read, \ |
| 1538 | .open = iwl_dbgfs_open_file_generic, \ |
| 1539 | .llseek = generic_file_llseek, \ |
| 1540 | }; |
| 1541 | |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1542 | #define DEBUGFS_WRITE_FILE_OPS(name) \ |
| 1543 | DEBUGFS_WRITE_FUNC(name); \ |
| 1544 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 1545 | .write = iwl_dbgfs_##name##_write, \ |
| 1546 | .open = iwl_dbgfs_open_file_generic, \ |
| 1547 | .llseek = generic_file_llseek, \ |
| 1548 | }; |
| 1549 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1550 | #define DEBUGFS_READ_WRITE_FILE_OPS(name) \ |
| 1551 | DEBUGFS_READ_FUNC(name); \ |
| 1552 | DEBUGFS_WRITE_FUNC(name); \ |
| 1553 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 1554 | .write = iwl_dbgfs_##name##_write, \ |
| 1555 | .read = iwl_dbgfs_##name##_read, \ |
| 1556 | .open = iwl_dbgfs_open_file_generic, \ |
| 1557 | .llseek = generic_file_llseek, \ |
| 1558 | }; |
| 1559 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1560 | static ssize_t iwl_dbgfs_tx_queue_read(struct file *file, |
| 1561 | char __user *user_buf, |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1562 | size_t count, loff_t *ppos) |
| 1563 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1564 | struct iwl_trans *trans = file->private_data; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1565 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1566 | struct iwl_tx_queue *txq; |
| 1567 | struct iwl_queue *q; |
| 1568 | char *buf; |
| 1569 | int pos = 0; |
| 1570 | int cnt; |
| 1571 | int ret; |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 1572 | const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1573 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1574 | if (!trans_pcie->txq) { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 1575 | IWL_ERR(trans, "txq not ready\n"); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1576 | return -EAGAIN; |
| 1577 | } |
| 1578 | buf = kzalloc(bufsz, GFP_KERNEL); |
| 1579 | if (!buf) |
| 1580 | return -ENOMEM; |
| 1581 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1582 | for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1583 | txq = &trans_pcie->txq[cnt]; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1584 | q = &txq->q; |
| 1585 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1586 | "hwq %.2d: read=%u write=%u stop=%d" |
| 1587 | " swq_id=%#.2x (ac %d/hwq %d)\n", |
| 1588 | cnt, q->read_ptr, q->write_ptr, |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1589 | !!test_bit(cnt, trans_pcie->queue_stopped), |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1590 | txq->swq_id, txq->swq_id & 3, |
| 1591 | (txq->swq_id >> 2) & 0x1f); |
| 1592 | if (cnt >= 4) |
| 1593 | continue; |
| 1594 | /* for the ACs, display the stop count too */ |
| 1595 | pos += scnprintf(buf + pos, bufsz - pos, |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1596 | " stop-count: %d\n", |
| 1597 | atomic_read(&trans_pcie->queue_stop_count[cnt])); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1598 | } |
| 1599 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 1600 | kfree(buf); |
| 1601 | return ret; |
| 1602 | } |
| 1603 | |
| 1604 | static ssize_t iwl_dbgfs_rx_queue_read(struct file *file, |
| 1605 | char __user *user_buf, |
| 1606 | size_t count, loff_t *ppos) { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1607 | struct iwl_trans *trans = file->private_data; |
| 1608 | struct iwl_trans_pcie *trans_pcie = |
| 1609 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1610 | struct iwl_rx_queue *rxq = &trans_pcie->rxq; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1611 | char buf[256]; |
| 1612 | int pos = 0; |
| 1613 | const size_t bufsz = sizeof(buf); |
| 1614 | |
| 1615 | pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n", |
| 1616 | rxq->read); |
| 1617 | pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n", |
| 1618 | rxq->write); |
| 1619 | pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n", |
| 1620 | rxq->free_count); |
| 1621 | if (rxq->rb_stts) { |
| 1622 | pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n", |
| 1623 | le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF); |
| 1624 | } else { |
| 1625 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1626 | "closed_rb_num: Not Allocated\n"); |
| 1627 | } |
| 1628 | return simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 1629 | } |
| 1630 | |
Emmanuel Grumbach | 7ff9470 | 2011-08-25 23:10:54 -0700 | [diff] [blame] | 1631 | static ssize_t iwl_dbgfs_log_event_read(struct file *file, |
| 1632 | char __user *user_buf, |
| 1633 | size_t count, loff_t *ppos) |
| 1634 | { |
| 1635 | struct iwl_trans *trans = file->private_data; |
| 1636 | char *buf; |
| 1637 | int pos = 0; |
| 1638 | ssize_t ret = -ENOMEM; |
| 1639 | |
Emmanuel Grumbach | 6bb7884 | 2011-08-25 23:11:09 -0700 | [diff] [blame] | 1640 | ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true); |
Emmanuel Grumbach | 7ff9470 | 2011-08-25 23:10:54 -0700 | [diff] [blame] | 1641 | if (buf) { |
| 1642 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 1643 | kfree(buf); |
| 1644 | } |
| 1645 | return ret; |
| 1646 | } |
| 1647 | |
| 1648 | static ssize_t iwl_dbgfs_log_event_write(struct file *file, |
| 1649 | const char __user *user_buf, |
| 1650 | size_t count, loff_t *ppos) |
| 1651 | { |
| 1652 | struct iwl_trans *trans = file->private_data; |
| 1653 | u32 event_log_flag; |
| 1654 | char buf[8]; |
| 1655 | int buf_size; |
| 1656 | |
| 1657 | memset(buf, 0, sizeof(buf)); |
| 1658 | buf_size = min(count, sizeof(buf) - 1); |
| 1659 | if (copy_from_user(buf, user_buf, buf_size)) |
| 1660 | return -EFAULT; |
| 1661 | if (sscanf(buf, "%d", &event_log_flag) != 1) |
| 1662 | return -EFAULT; |
| 1663 | if (event_log_flag == 1) |
Emmanuel Grumbach | 6bb7884 | 2011-08-25 23:11:09 -0700 | [diff] [blame] | 1664 | iwl_dump_nic_event_log(trans, true, NULL, false); |
Emmanuel Grumbach | 7ff9470 | 2011-08-25 23:10:54 -0700 | [diff] [blame] | 1665 | |
| 1666 | return count; |
| 1667 | } |
| 1668 | |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1669 | static ssize_t iwl_dbgfs_interrupt_read(struct file *file, |
| 1670 | char __user *user_buf, |
| 1671 | size_t count, loff_t *ppos) { |
| 1672 | |
| 1673 | struct iwl_trans *trans = file->private_data; |
| 1674 | struct iwl_trans_pcie *trans_pcie = |
| 1675 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1676 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
| 1677 | |
| 1678 | int pos = 0; |
| 1679 | char *buf; |
| 1680 | int bufsz = 24 * 64; /* 24 items * 64 char per item */ |
| 1681 | ssize_t ret; |
| 1682 | |
| 1683 | buf = kzalloc(bufsz, GFP_KERNEL); |
| 1684 | if (!buf) { |
| 1685 | IWL_ERR(trans, "Can not allocate Buffer\n"); |
| 1686 | return -ENOMEM; |
| 1687 | } |
| 1688 | |
| 1689 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1690 | "Interrupt Statistics Report:\n"); |
| 1691 | |
| 1692 | pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n", |
| 1693 | isr_stats->hw); |
| 1694 | pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n", |
| 1695 | isr_stats->sw); |
| 1696 | if (isr_stats->sw || isr_stats->hw) { |
| 1697 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1698 | "\tLast Restarting Code: 0x%X\n", |
| 1699 | isr_stats->err_code); |
| 1700 | } |
| 1701 | #ifdef CONFIG_IWLWIFI_DEBUG |
| 1702 | pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n", |
| 1703 | isr_stats->sch); |
| 1704 | pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n", |
| 1705 | isr_stats->alive); |
| 1706 | #endif |
| 1707 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1708 | "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill); |
| 1709 | |
| 1710 | pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n", |
| 1711 | isr_stats->ctkill); |
| 1712 | |
| 1713 | pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n", |
| 1714 | isr_stats->wakeup); |
| 1715 | |
| 1716 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1717 | "Rx command responses:\t\t %u\n", isr_stats->rx); |
| 1718 | |
| 1719 | pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n", |
| 1720 | isr_stats->tx); |
| 1721 | |
| 1722 | pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n", |
| 1723 | isr_stats->unhandled); |
| 1724 | |
| 1725 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 1726 | kfree(buf); |
| 1727 | return ret; |
| 1728 | } |
| 1729 | |
| 1730 | static ssize_t iwl_dbgfs_interrupt_write(struct file *file, |
| 1731 | const char __user *user_buf, |
| 1732 | size_t count, loff_t *ppos) |
| 1733 | { |
| 1734 | struct iwl_trans *trans = file->private_data; |
| 1735 | struct iwl_trans_pcie *trans_pcie = |
| 1736 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1737 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
| 1738 | |
| 1739 | char buf[8]; |
| 1740 | int buf_size; |
| 1741 | u32 reset_flag; |
| 1742 | |
| 1743 | memset(buf, 0, sizeof(buf)); |
| 1744 | buf_size = min(count, sizeof(buf) - 1); |
| 1745 | if (copy_from_user(buf, user_buf, buf_size)) |
| 1746 | return -EFAULT; |
| 1747 | if (sscanf(buf, "%x", &reset_flag) != 1) |
| 1748 | return -EFAULT; |
| 1749 | if (reset_flag == 0) |
| 1750 | memset(isr_stats, 0, sizeof(*isr_stats)); |
| 1751 | |
| 1752 | return count; |
| 1753 | } |
| 1754 | |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1755 | static const char *get_csr_string(int cmd) |
| 1756 | { |
| 1757 | switch (cmd) { |
| 1758 | IWL_CMD(CSR_HW_IF_CONFIG_REG); |
| 1759 | IWL_CMD(CSR_INT_COALESCING); |
| 1760 | IWL_CMD(CSR_INT); |
| 1761 | IWL_CMD(CSR_INT_MASK); |
| 1762 | IWL_CMD(CSR_FH_INT_STATUS); |
| 1763 | IWL_CMD(CSR_GPIO_IN); |
| 1764 | IWL_CMD(CSR_RESET); |
| 1765 | IWL_CMD(CSR_GP_CNTRL); |
| 1766 | IWL_CMD(CSR_HW_REV); |
| 1767 | IWL_CMD(CSR_EEPROM_REG); |
| 1768 | IWL_CMD(CSR_EEPROM_GP); |
| 1769 | IWL_CMD(CSR_OTP_GP_REG); |
| 1770 | IWL_CMD(CSR_GIO_REG); |
| 1771 | IWL_CMD(CSR_GP_UCODE_REG); |
| 1772 | IWL_CMD(CSR_GP_DRIVER_REG); |
| 1773 | IWL_CMD(CSR_UCODE_DRV_GP1); |
| 1774 | IWL_CMD(CSR_UCODE_DRV_GP2); |
| 1775 | IWL_CMD(CSR_LED_REG); |
| 1776 | IWL_CMD(CSR_DRAM_INT_TBL_REG); |
| 1777 | IWL_CMD(CSR_GIO_CHICKEN_BITS); |
| 1778 | IWL_CMD(CSR_ANA_PLL_CFG); |
| 1779 | IWL_CMD(CSR_HW_REV_WA_REG); |
| 1780 | IWL_CMD(CSR_DBG_HPET_MEM_REG); |
| 1781 | default: |
| 1782 | return "UNKNOWN"; |
| 1783 | } |
| 1784 | } |
| 1785 | |
| 1786 | void iwl_dump_csr(struct iwl_trans *trans) |
| 1787 | { |
| 1788 | int i; |
| 1789 | static const u32 csr_tbl[] = { |
| 1790 | CSR_HW_IF_CONFIG_REG, |
| 1791 | CSR_INT_COALESCING, |
| 1792 | CSR_INT, |
| 1793 | CSR_INT_MASK, |
| 1794 | CSR_FH_INT_STATUS, |
| 1795 | CSR_GPIO_IN, |
| 1796 | CSR_RESET, |
| 1797 | CSR_GP_CNTRL, |
| 1798 | CSR_HW_REV, |
| 1799 | CSR_EEPROM_REG, |
| 1800 | CSR_EEPROM_GP, |
| 1801 | CSR_OTP_GP_REG, |
| 1802 | CSR_GIO_REG, |
| 1803 | CSR_GP_UCODE_REG, |
| 1804 | CSR_GP_DRIVER_REG, |
| 1805 | CSR_UCODE_DRV_GP1, |
| 1806 | CSR_UCODE_DRV_GP2, |
| 1807 | CSR_LED_REG, |
| 1808 | CSR_DRAM_INT_TBL_REG, |
| 1809 | CSR_GIO_CHICKEN_BITS, |
| 1810 | CSR_ANA_PLL_CFG, |
| 1811 | CSR_HW_REV_WA_REG, |
| 1812 | CSR_DBG_HPET_MEM_REG |
| 1813 | }; |
| 1814 | IWL_ERR(trans, "CSR values:\n"); |
| 1815 | IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is " |
| 1816 | "CSR_INT_PERIODIC_REG)\n"); |
| 1817 | for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) { |
| 1818 | IWL_ERR(trans, " %25s: 0X%08x\n", |
| 1819 | get_csr_string(csr_tbl[i]), |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 1820 | iwl_read32(bus(trans), csr_tbl[i])); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1821 | } |
| 1822 | } |
| 1823 | |
| 1824 | static ssize_t iwl_dbgfs_csr_write(struct file *file, |
| 1825 | const char __user *user_buf, |
| 1826 | size_t count, loff_t *ppos) |
| 1827 | { |
| 1828 | struct iwl_trans *trans = file->private_data; |
| 1829 | char buf[8]; |
| 1830 | int buf_size; |
| 1831 | int csr; |
| 1832 | |
| 1833 | memset(buf, 0, sizeof(buf)); |
| 1834 | buf_size = min(count, sizeof(buf) - 1); |
| 1835 | if (copy_from_user(buf, user_buf, buf_size)) |
| 1836 | return -EFAULT; |
| 1837 | if (sscanf(buf, "%d", &csr) != 1) |
| 1838 | return -EFAULT; |
| 1839 | |
| 1840 | iwl_dump_csr(trans); |
| 1841 | |
| 1842 | return count; |
| 1843 | } |
| 1844 | |
| 1845 | static const char *get_fh_string(int cmd) |
| 1846 | { |
| 1847 | switch (cmd) { |
| 1848 | IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG); |
| 1849 | IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG); |
| 1850 | IWL_CMD(FH_RSCSR_CHNL0_WPTR); |
| 1851 | IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG); |
| 1852 | IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG); |
| 1853 | IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG); |
| 1854 | IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV); |
| 1855 | IWL_CMD(FH_TSSR_TX_STATUS_REG); |
| 1856 | IWL_CMD(FH_TSSR_TX_ERROR_REG); |
| 1857 | default: |
| 1858 | return "UNKNOWN"; |
| 1859 | } |
| 1860 | } |
| 1861 | |
| 1862 | int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display) |
| 1863 | { |
| 1864 | int i; |
| 1865 | #ifdef CONFIG_IWLWIFI_DEBUG |
| 1866 | int pos = 0; |
| 1867 | size_t bufsz = 0; |
| 1868 | #endif |
| 1869 | static const u32 fh_tbl[] = { |
| 1870 | FH_RSCSR_CHNL0_STTS_WPTR_REG, |
| 1871 | FH_RSCSR_CHNL0_RBDCB_BASE_REG, |
| 1872 | FH_RSCSR_CHNL0_WPTR, |
| 1873 | FH_MEM_RCSR_CHNL0_CONFIG_REG, |
| 1874 | FH_MEM_RSSR_SHARED_CTRL_REG, |
| 1875 | FH_MEM_RSSR_RX_STATUS_REG, |
| 1876 | FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV, |
| 1877 | FH_TSSR_TX_STATUS_REG, |
| 1878 | FH_TSSR_TX_ERROR_REG |
| 1879 | }; |
| 1880 | #ifdef CONFIG_IWLWIFI_DEBUG |
| 1881 | if (display) { |
| 1882 | bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40; |
| 1883 | *buf = kmalloc(bufsz, GFP_KERNEL); |
| 1884 | if (!*buf) |
| 1885 | return -ENOMEM; |
| 1886 | pos += scnprintf(*buf + pos, bufsz - pos, |
| 1887 | "FH register values:\n"); |
| 1888 | for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) { |
| 1889 | pos += scnprintf(*buf + pos, bufsz - pos, |
| 1890 | " %34s: 0X%08x\n", |
| 1891 | get_fh_string(fh_tbl[i]), |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 1892 | iwl_read_direct32(bus(trans), fh_tbl[i])); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1893 | } |
| 1894 | return pos; |
| 1895 | } |
| 1896 | #endif |
| 1897 | IWL_ERR(trans, "FH register values:\n"); |
| 1898 | for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) { |
| 1899 | IWL_ERR(trans, " %34s: 0X%08x\n", |
| 1900 | get_fh_string(fh_tbl[i]), |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 1901 | iwl_read_direct32(bus(trans), fh_tbl[i])); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1902 | } |
| 1903 | return 0; |
| 1904 | } |
| 1905 | |
| 1906 | static ssize_t iwl_dbgfs_fh_reg_read(struct file *file, |
| 1907 | char __user *user_buf, |
| 1908 | size_t count, loff_t *ppos) |
| 1909 | { |
| 1910 | struct iwl_trans *trans = file->private_data; |
| 1911 | char *buf; |
| 1912 | int pos = 0; |
| 1913 | ssize_t ret = -EFAULT; |
| 1914 | |
| 1915 | ret = pos = iwl_dump_fh(trans, &buf, true); |
| 1916 | if (buf) { |
| 1917 | ret = simple_read_from_buffer(user_buf, |
| 1918 | count, ppos, buf, pos); |
| 1919 | kfree(buf); |
| 1920 | } |
| 1921 | |
| 1922 | return ret; |
| 1923 | } |
| 1924 | |
Emmanuel Grumbach | 7ff9470 | 2011-08-25 23:10:54 -0700 | [diff] [blame] | 1925 | DEBUGFS_READ_WRITE_FILE_OPS(log_event); |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1926 | DEBUGFS_READ_WRITE_FILE_OPS(interrupt); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1927 | DEBUGFS_READ_FILE_OPS(fh_reg); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1928 | DEBUGFS_READ_FILE_OPS(rx_queue); |
| 1929 | DEBUGFS_READ_FILE_OPS(tx_queue); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1930 | DEBUGFS_WRITE_FILE_OPS(csr); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1931 | |
| 1932 | /* |
| 1933 | * Create the debugfs files and directories |
| 1934 | * |
| 1935 | */ |
| 1936 | static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans, |
| 1937 | struct dentry *dir) |
| 1938 | { |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1939 | DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR); |
| 1940 | DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR); |
Emmanuel Grumbach | 7ff9470 | 2011-08-25 23:10:54 -0700 | [diff] [blame] | 1941 | DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR); |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1942 | DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1943 | DEBUGFS_ADD_FILE(csr, dir, S_IWUSR); |
| 1944 | DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1945 | return 0; |
| 1946 | } |
| 1947 | #else |
| 1948 | static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans, |
| 1949 | struct dentry *dir) |
| 1950 | { return 0; } |
| 1951 | |
| 1952 | #endif /*CONFIG_IWLWIFI_DEBUGFS */ |
| 1953 | |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1954 | const struct iwl_trans_ops trans_ops_pcie = { |
| 1955 | .alloc = iwl_trans_pcie_alloc, |
| 1956 | .request_irq = iwl_trans_pcie_request_irq, |
| 1957 | .start_device = iwl_trans_pcie_start_device, |
| 1958 | .prepare_card_hw = iwl_trans_pcie_prepare_card_hw, |
| 1959 | .stop_device = iwl_trans_pcie_stop_device, |
| 1960 | |
| 1961 | .tx_start = iwl_trans_pcie_tx_start, |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 1962 | .wake_any_queue = iwl_trans_pcie_wake_any_queue, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1963 | |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1964 | .send_cmd = iwl_trans_pcie_send_cmd, |
| 1965 | .send_cmd_pdu = iwl_trans_pcie_send_cmd_pdu, |
| 1966 | |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1967 | .tx = iwl_trans_pcie_tx, |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1968 | .reclaim = iwl_trans_pcie_reclaim, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1969 | |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 1970 | .tx_agg_disable = iwl_trans_pcie_tx_agg_disable, |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 1971 | .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc, |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 1972 | .tx_agg_setup = iwl_trans_pcie_tx_agg_setup, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1973 | |
| 1974 | .kick_nic = iwl_trans_pcie_kick_nic, |
| 1975 | |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1976 | .free = iwl_trans_pcie_free, |
Emmanuel Grumbach | e20d4341 | 2011-08-25 23:11:31 -0700 | [diff] [blame] | 1977 | .stop_queue = iwl_trans_pcie_stop_queue, |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1978 | |
| 1979 | .dbgfs_register = iwl_trans_pcie_dbgfs_register, |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1980 | |
| 1981 | .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty, |
Emmanuel Grumbach | f22be62 | 2011-08-25 23:11:30 -0700 | [diff] [blame] | 1982 | .check_stuck_queue = iwl_trans_pcie_check_stuck_queue, |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1983 | |
Emmanuel Grumbach | 57210f7 | 2011-08-25 23:10:52 -0700 | [diff] [blame] | 1984 | .suspend = iwl_trans_pcie_suspend, |
| 1985 | .resume = iwl_trans_pcie_resume, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1986 | }; |
| 1987 | |