blob: d306e0b55581a8786228ff9fb154a7620af86068 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
2 * Copyright (c) 2015 QLogic Corporation
3 *
4 * This software is available under the terms of the GNU General Public License
5 * (GPL) Version 2, available from the file COPYING in the main directory of
6 * this source tree.
7 */
Yuval Mintz05fafbf2016-08-19 09:33:31 +03008#ifndef _COMMON_HSI_H
9#define _COMMON_HSI_H
10#include <linux/types.h>
11#include <asm/byteorder.h>
12#include <linux/bitops.h>
13#include <linux/slab.h>
14
15/* dma_addr_t manip */
16#define DMA_LO(x) ((u32)(((dma_addr_t)(x)) & 0xffffffff))
17#define DMA_HI(x) ((u32)(((dma_addr_t)(x)) >> 32))
18
19#define DMA_LO_LE(x) cpu_to_le32(DMA_LO(x))
20#define DMA_HI_LE(x) cpu_to_le32(DMA_HI(x))
21
22/* It's assumed that whoever includes this has previously included an hsi
23 * file defining the regpair.
24 */
25#define DMA_REGPAIR_LE(x, val) (x).hi = DMA_HI_LE((val)); \
26 (x).lo = DMA_LO_LE((val))
27
28#define HILO_GEN(hi, lo, type) ((((type)(hi)) << 32) + (lo))
29#define HILO_DMA(hi, lo) HILO_GEN(hi, lo, dma_addr_t)
30#define HILO_64(hi, lo) HILO_GEN(hi, lo, u64)
31#define HILO_DMA_REGPAIR(regpair) (HILO_DMA(regpair.hi, regpair.lo))
32#define HILO_64_REGPAIR(regpair) (HILO_64(regpair.hi, regpair.lo))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020033
34#ifndef __COMMON_HSI__
35#define __COMMON_HSI__
36
Tomer Tayar76a9a362015-12-07 06:25:57 -050037
Yuval Mintzfc48b7a2016-02-15 13:22:35 -050038#define X_FINAL_CLEANUP_AGG_INT 1
Yuval Mintz05fafbf2016-08-19 09:33:31 +030039
40#define EVENT_RING_PAGE_SIZE_BYTES 4096
41
Yuval Mintz7a9b6b82016-06-03 14:35:33 +030042#define NUM_OF_GLOBAL_QUEUES 128
Yuval Mintz05fafbf2016-08-19 09:33:31 +030043#define COMMON_QUEUE_ENTRY_MAX_BYTE_SIZE 64
44
45#define ISCSI_CDU_TASK_SEG_TYPE 0
46#define RDMA_CDU_TASK_SEG_TYPE 1
47
48#define FW_ASSERT_GENERAL_ATTN_IDX 32
49
50#define MAX_PINNED_CCFC 32
Yuval Mintzfc48b7a2016-02-15 13:22:35 -050051
Yuval Mintz351a4ded2016-06-02 10:23:29 +030052/* Queue Zone sizes in bytes */
53#define TSTORM_QZONE_SIZE 8
Yuval Mintz05fafbf2016-08-19 09:33:31 +030054#define MSTORM_QZONE_SIZE 16
Yuval Mintz351a4ded2016-06-02 10:23:29 +030055#define USTORM_QZONE_SIZE 8
56#define XSTORM_QZONE_SIZE 8
57#define YSTORM_QZONE_SIZE 0
58#define PSTORM_QZONE_SIZE 0
59
Yuval Mintz05fafbf2016-08-19 09:33:31 +030060#define MSTORM_VF_ZONE_DEFAULT_SIZE_LOG 7
61#define ETH_MAX_NUM_RX_QUEUES_PER_VF_DEFAULT 16
62#define ETH_MAX_NUM_RX_QUEUES_PER_VF_DOUBLE 48
63#define ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD 112
64
65/********************************/
66/* CORE (LIGHT L2) FW CONSTANTS */
67/********************************/
68
69#define CORE_LL2_MAX_RAMROD_PER_CON 8
70#define CORE_LL2_TX_BD_PAGE_SIZE_BYTES 4096
71#define CORE_LL2_RX_BD_PAGE_SIZE_BYTES 4096
72#define CORE_LL2_RX_CQE_PAGE_SIZE_BYTES 4096
73#define CORE_LL2_RX_NUM_NEXT_PAGE_BDS 1
74
75#define CORE_LL2_TX_MAX_BDS_PER_PACKET 12
76
77#define CORE_SPQE_PAGE_SIZE_BYTES 4096
78
79#define MAX_NUM_LL2_RX_QUEUES 32
80#define MAX_NUM_LL2_TX_STATS_COUNTERS 32
Yuval Mintz351a4ded2016-06-02 10:23:29 +030081
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020082#define FW_MAJOR_VERSION 8
Yuval Mintz351a4ded2016-06-02 10:23:29 +030083#define FW_MINOR_VERSION 10
Yuval Mintz05fafbf2016-08-19 09:33:31 +030084#define FW_REVISION_VERSION 10
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020085#define FW_ENGINEERING_VERSION 0
86
87/***********************/
88/* COMMON HW CONSTANTS */
89/***********************/
90
91/* PCI functions */
92#define MAX_NUM_PORTS_K2 (4)
93#define MAX_NUM_PORTS_BB (2)
94#define MAX_NUM_PORTS (MAX_NUM_PORTS_K2)
95
96#define MAX_NUM_PFS_K2 (16)
97#define MAX_NUM_PFS_BB (8)
98#define MAX_NUM_PFS (MAX_NUM_PFS_K2)
99#define MAX_NUM_OF_PFS_IN_CHIP (16) /* On both engines */
100
101#define MAX_NUM_VFS_K2 (192)
102#define MAX_NUM_VFS_BB (120)
103#define MAX_NUM_VFS (MAX_NUM_VFS_K2)
104
105#define MAX_NUM_FUNCTIONS_BB (MAX_NUM_PFS_BB + MAX_NUM_VFS_BB)
106#define MAX_NUM_FUNCTIONS (MAX_NUM_PFS + MAX_NUM_VFS)
107
108#define MAX_FUNCTION_NUMBER_BB (MAX_NUM_PFS + MAX_NUM_VFS_BB)
109#define MAX_FUNCTION_NUMBER (MAX_NUM_PFS + MAX_NUM_VFS)
110
111#define MAX_NUM_VPORTS_K2 (208)
112#define MAX_NUM_VPORTS_BB (160)
113#define MAX_NUM_VPORTS (MAX_NUM_VPORTS_K2)
114
115#define MAX_NUM_L2_QUEUES_K2 (320)
116#define MAX_NUM_L2_QUEUES_BB (256)
117#define MAX_NUM_L2_QUEUES (MAX_NUM_L2_QUEUES_K2)
118
119/* Traffic classes in network-facing blocks (PBF, BTB, NIG, BRB, PRS and QM) */
120#define NUM_PHYS_TCS_4PORT_K2 (4)
121#define NUM_OF_PHYS_TCS (8)
122
123#define NUM_TCS_4PORT_K2 (NUM_PHYS_TCS_4PORT_K2 + 1)
124#define NUM_OF_TCS (NUM_OF_PHYS_TCS + 1)
125
126#define LB_TC (NUM_OF_PHYS_TCS)
127
128/* Num of possible traffic priority values */
129#define NUM_OF_PRIO (8)
130
131#define MAX_NUM_VOQS_K2 (NUM_TCS_4PORT_K2 * MAX_NUM_PORTS_K2)
132#define MAX_NUM_VOQS_BB (NUM_OF_TCS * MAX_NUM_PORTS_BB)
133#define MAX_NUM_VOQS (MAX_NUM_VOQS_K2)
134#define MAX_PHYS_VOQS (NUM_OF_PHYS_TCS * MAX_NUM_PORTS_BB)
135
136/* CIDs */
137#define NUM_OF_CONNECTION_TYPES (8)
138#define NUM_OF_LCIDS (320)
139#define NUM_OF_LTIDS (320)
140
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300141/* Clock values */
142#define MASTER_CLK_FREQ_E4 (375e6)
143#define STORM_CLK_FREQ_E4 (1000e6)
144#define CLK25M_CLK_FREQ_E4 (25e6)
145
146/* Global PXP windows (GTT) */
147#define NUM_OF_GTT 19
148#define GTT_DWORD_SIZE_BITS 10
149#define GTT_BYTE_SIZE_BITS (GTT_DWORD_SIZE_BITS + 2)
150#define GTT_DWORD_SIZE BIT(GTT_DWORD_SIZE_BITS)
151
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200152/*****************/
153/* CDU CONSTANTS */
154/*****************/
155
156#define CDU_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (17)
157#define CDU_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0x1ffff)
158
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300159#define CDU_VF_FL_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (12)
160#define CDU_VF_FL_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0xfff)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200161/*****************/
162/* DQ CONSTANTS */
163/*****************/
164
165/* DEMS */
166#define DQ_DEMS_LEGACY 0
167
168/* XCM agg val selection */
169#define DQ_XCM_AGG_VAL_SEL_WORD2 0
170#define DQ_XCM_AGG_VAL_SEL_WORD3 1
171#define DQ_XCM_AGG_VAL_SEL_WORD4 2
172#define DQ_XCM_AGG_VAL_SEL_WORD5 3
173#define DQ_XCM_AGG_VAL_SEL_REG3 4
174#define DQ_XCM_AGG_VAL_SEL_REG4 5
175#define DQ_XCM_AGG_VAL_SEL_REG5 6
176#define DQ_XCM_AGG_VAL_SEL_REG6 7
177
178/* XCM agg val selection */
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300179#define DQ_XCM_CORE_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
180#define DQ_XCM_CORE_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
181#define DQ_XCM_CORE_SPQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
182#define DQ_XCM_ETH_EDPM_NUM_BDS_CMD DQ_XCM_AGG_VAL_SEL_WORD2
183#define DQ_XCM_ETH_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
184#define DQ_XCM_ETH_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
185#define DQ_XCM_ETH_GO_TO_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD5
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300186#define DQ_XCM_ISCSI_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
187#define DQ_XCM_ISCSI_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
188#define DQ_XCM_ISCSI_MORE_TO_SEND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG3
189#define DQ_XCM_ISCSI_EXP_STAT_SN_CMD DQ_XCM_AGG_VAL_SEL_REG6
190#define DQ_XCM_ROCE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300191
192/* UCM agg val selection (HW) */
193#define DQ_UCM_AGG_VAL_SEL_WORD0 0
194#define DQ_UCM_AGG_VAL_SEL_WORD1 1
195#define DQ_UCM_AGG_VAL_SEL_WORD2 2
196#define DQ_UCM_AGG_VAL_SEL_WORD3 3
197#define DQ_UCM_AGG_VAL_SEL_REG0 4
198#define DQ_UCM_AGG_VAL_SEL_REG1 5
199#define DQ_UCM_AGG_VAL_SEL_REG2 6
200#define DQ_UCM_AGG_VAL_SEL_REG3 7
201
202/* UCM agg val selection (FW) */
203#define DQ_UCM_ETH_PMD_TX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD2
204#define DQ_UCM_ETH_PMD_RX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD3
205#define DQ_UCM_ROCE_CQ_CONS_CMD DQ_UCM_AGG_VAL_SEL_REG0
206#define DQ_UCM_ROCE_CQ_PROD_CMD DQ_UCM_AGG_VAL_SEL_REG2
207
208/* TCM agg val selection (HW) */
209#define DQ_TCM_AGG_VAL_SEL_WORD0 0
210#define DQ_TCM_AGG_VAL_SEL_WORD1 1
211#define DQ_TCM_AGG_VAL_SEL_WORD2 2
212#define DQ_TCM_AGG_VAL_SEL_WORD3 3
213#define DQ_TCM_AGG_VAL_SEL_REG1 4
214#define DQ_TCM_AGG_VAL_SEL_REG2 5
215#define DQ_TCM_AGG_VAL_SEL_REG6 6
216#define DQ_TCM_AGG_VAL_SEL_REG9 7
217
218/* TCM agg val selection (FW) */
219#define DQ_TCM_L2B_BD_PROD_CMD \
220 DQ_TCM_AGG_VAL_SEL_WORD1
221#define DQ_TCM_ROCE_RQ_PROD_CMD \
222 DQ_TCM_AGG_VAL_SEL_WORD0
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200223
224/* XCM agg counter flag selection */
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300225#define DQ_XCM_AGG_FLG_SHIFT_BIT14 0
226#define DQ_XCM_AGG_FLG_SHIFT_BIT15 1
227#define DQ_XCM_AGG_FLG_SHIFT_CF12 2
228#define DQ_XCM_AGG_FLG_SHIFT_CF13 3
229#define DQ_XCM_AGG_FLG_SHIFT_CF18 4
230#define DQ_XCM_AGG_FLG_SHIFT_CF19 5
231#define DQ_XCM_AGG_FLG_SHIFT_CF22 6
232#define DQ_XCM_AGG_FLG_SHIFT_CF23 7
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200233
234/* XCM agg counter flag selection */
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300235#define DQ_XCM_CORE_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
236#define DQ_XCM_CORE_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
237#define DQ_XCM_CORE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
238#define DQ_XCM_ETH_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
239#define DQ_XCM_ETH_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
240#define DQ_XCM_ETH_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
241#define DQ_XCM_ETH_TPH_EN_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
242#define DQ_XCM_ISCSI_DQ_FLUSH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
243#define DQ_XCM_ISCSI_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
244#define DQ_XCM_ISCSI_PROC_ONLY_CLEANUP_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300245
246/* UCM agg counter flag selection (HW) */
247#define DQ_UCM_AGG_FLG_SHIFT_CF0 0
248#define DQ_UCM_AGG_FLG_SHIFT_CF1 1
249#define DQ_UCM_AGG_FLG_SHIFT_CF3 2
250#define DQ_UCM_AGG_FLG_SHIFT_CF4 3
251#define DQ_UCM_AGG_FLG_SHIFT_CF5 4
252#define DQ_UCM_AGG_FLG_SHIFT_CF6 5
253#define DQ_UCM_AGG_FLG_SHIFT_RULE0EN 6
254#define DQ_UCM_AGG_FLG_SHIFT_RULE1EN 7
255
256/* UCM agg counter flag selection (FW) */
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300257#define DQ_UCM_ETH_PMD_TX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
258#define DQ_UCM_ETH_PMD_RX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
259#define DQ_UCM_ROCE_CQ_ARM_SE_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
260#define DQ_UCM_ROCE_CQ_ARM_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300261
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300262/* TCM agg counter flag selection (HW) */
263#define DQ_TCM_AGG_FLG_SHIFT_CF0 0
264#define DQ_TCM_AGG_FLG_SHIFT_CF1 1
265#define DQ_TCM_AGG_FLG_SHIFT_CF2 2
266#define DQ_TCM_AGG_FLG_SHIFT_CF3 3
267#define DQ_TCM_AGG_FLG_SHIFT_CF4 4
268#define DQ_TCM_AGG_FLG_SHIFT_CF5 5
269#define DQ_TCM_AGG_FLG_SHIFT_CF6 6
270#define DQ_TCM_AGG_FLG_SHIFT_CF7 7
271/* TCM agg counter flag selection (FW) */
272#define DQ_TCM_ISCSI_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
273#define DQ_TCM_ISCSI_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
274
275/* PWM address mapping */
276#define DQ_PWM_OFFSET_DPM_BASE 0x0
277#define DQ_PWM_OFFSET_DPM_END 0x27
278#define DQ_PWM_OFFSET_XCM16_BASE 0x40
279#define DQ_PWM_OFFSET_XCM32_BASE 0x44
280#define DQ_PWM_OFFSET_UCM16_BASE 0x48
281#define DQ_PWM_OFFSET_UCM32_BASE 0x4C
282#define DQ_PWM_OFFSET_UCM16_4 0x50
283#define DQ_PWM_OFFSET_TCM16_BASE 0x58
284#define DQ_PWM_OFFSET_TCM32_BASE 0x5C
285#define DQ_PWM_OFFSET_XCM_FLAGS 0x68
286#define DQ_PWM_OFFSET_UCM_FLAGS 0x69
287#define DQ_PWM_OFFSET_TCM_FLAGS 0x6B
288
289#define DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD (DQ_PWM_OFFSET_XCM16_BASE + 2)
290#define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_32BIT (DQ_PWM_OFFSET_UCM32_BASE)
291#define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_16BIT (DQ_PWM_OFFSET_UCM16_4)
292#define DQ_PWM_OFFSET_UCM_RDMA_INT_TIMEOUT (DQ_PWM_OFFSET_UCM16_BASE + 2)
293#define DQ_PWM_OFFSET_UCM_RDMA_ARM_FLAGS (DQ_PWM_OFFSET_UCM_FLAGS)
294#define DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 1)
295#define DQ_PWM_OFFSET_TCM_IWARP_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 3)
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300296#define DQ_REGION_SHIFT (12)
297
298/* DPM */
299#define DQ_DPM_WQE_BUFF_SIZE (320)
300
301/* Conn type ranges */
302#define DQ_CONN_TYPE_RANGE_SHIFT (4)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200303
304/*****************/
305/* QM CONSTANTS */
306/*****************/
307
308/* number of TX queues in the QM */
309#define MAX_QM_TX_QUEUES_K2 512
310#define MAX_QM_TX_QUEUES_BB 448
311#define MAX_QM_TX_QUEUES MAX_QM_TX_QUEUES_K2
312
313/* number of Other queues in the QM */
314#define MAX_QM_OTHER_QUEUES_BB 64
315#define MAX_QM_OTHER_QUEUES_K2 128
316#define MAX_QM_OTHER_QUEUES MAX_QM_OTHER_QUEUES_K2
317
318/* number of queues in a PF queue group */
319#define QM_PF_QUEUE_GROUP_SIZE 8
320
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500321/* the size of a single queue element in bytes */
322#define QM_PQ_ELEMENT_SIZE 4
323
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200324/* base number of Tx PQs in the CM PQ representation.
325 * should be used when storing PQ IDs in CM PQ registers and context
326 */
327#define CM_TX_PQ_BASE 0x200
328
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300329/* number of global Vport/QCN rate limiters */
330#define MAX_QM_GLOBAL_RLS 256
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200331/* QM registers data */
332#define QM_LINE_CRD_REG_WIDTH 16
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300333#define QM_LINE_CRD_REG_SIGN_BIT BIT((QM_LINE_CRD_REG_WIDTH - 1))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200334#define QM_BYTE_CRD_REG_WIDTH 24
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300335#define QM_BYTE_CRD_REG_SIGN_BIT BIT((QM_BYTE_CRD_REG_WIDTH - 1))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200336#define QM_WFQ_CRD_REG_WIDTH 32
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300337#define QM_WFQ_CRD_REG_SIGN_BIT BIT((QM_WFQ_CRD_REG_WIDTH - 1))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200338#define QM_RL_CRD_REG_WIDTH 32
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300339#define QM_RL_CRD_REG_SIGN_BIT BIT((QM_RL_CRD_REG_WIDTH - 1))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200340
341/*****************/
342/* CAU CONSTANTS */
343/*****************/
344
345#define CAU_FSM_ETH_RX 0
346#define CAU_FSM_ETH_TX 1
347
348/* Number of Protocol Indices per Status Block */
349#define PIS_PER_SB 12
350
351#define CAU_HC_STOPPED_STATE 3
352#define CAU_HC_DISABLE_STATE 4
353#define CAU_HC_ENABLE_STATE 0
354
355/*****************/
356/* IGU CONSTANTS */
357/*****************/
358
359#define MAX_SB_PER_PATH_K2 (368)
360#define MAX_SB_PER_PATH_BB (288)
361#define MAX_TOT_SB_PER_PATH \
362 MAX_SB_PER_PATH_K2
363
364#define MAX_SB_PER_PF_MIMD 129
365#define MAX_SB_PER_PF_SIMD 64
366#define MAX_SB_PER_VF 64
367
368/* Memory addresses on the BAR for the IGU Sub Block */
369#define IGU_MEM_BASE 0x0000
370
371#define IGU_MEM_MSIX_BASE 0x0000
372#define IGU_MEM_MSIX_UPPER 0x0101
373#define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff
374
375#define IGU_MEM_PBA_MSIX_BASE 0x0200
376#define IGU_MEM_PBA_MSIX_UPPER 0x0202
377#define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff
378
379#define IGU_CMD_INT_ACK_BASE 0x0400
380#define IGU_CMD_INT_ACK_UPPER (IGU_CMD_INT_ACK_BASE + \
381 MAX_TOT_SB_PER_PATH - \
382 1)
383#define IGU_CMD_INT_ACK_RESERVED_UPPER 0x05ff
384
385#define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05f0
386#define IGU_CMD_ATTN_BIT_SET_UPPER 0x05f1
387#define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05f2
388
389#define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05f3
390#define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05f4
391#define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05f5
392#define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05f6
393
394#define IGU_CMD_PROD_UPD_BASE 0x0600
395#define IGU_CMD_PROD_UPD_UPPER (IGU_CMD_PROD_UPD_BASE +\
396 MAX_TOT_SB_PER_PATH - \
397 1)
398#define IGU_CMD_PROD_UPD_RESERVED_UPPER 0x07ff
399
400/*****************/
401/* PXP CONSTANTS */
402/*****************/
403
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300404/* Bars for Blocks */
405#define PXP_BAR_GRC 0
406#define PXP_BAR_TSDM 0
407#define PXP_BAR_USDM 0
408#define PXP_BAR_XSDM 0
409#define PXP_BAR_MSDM 0
410#define PXP_BAR_YSDM 0
411#define PXP_BAR_PSDM 0
412#define PXP_BAR_IGU 0
413#define PXP_BAR_DQ 1
414
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200415/* PTT and GTT */
416#define PXP_NUM_PF_WINDOWS 12
417#define PXP_PER_PF_ENTRY_SIZE 8
418#define PXP_NUM_GLOBAL_WINDOWS 243
419#define PXP_GLOBAL_ENTRY_SIZE 4
420#define PXP_ADMIN_WINDOW_ALLOWED_LENGTH 4
421#define PXP_PF_WINDOW_ADMIN_START 0
422#define PXP_PF_WINDOW_ADMIN_LENGTH 0x1000
423#define PXP_PF_WINDOW_ADMIN_END (PXP_PF_WINDOW_ADMIN_START + \
424 PXP_PF_WINDOW_ADMIN_LENGTH - 1)
425#define PXP_PF_WINDOW_ADMIN_PER_PF_START 0
426#define PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH (PXP_NUM_PF_WINDOWS * \
427 PXP_PER_PF_ENTRY_SIZE)
428#define PXP_PF_WINDOW_ADMIN_PER_PF_END (PXP_PF_WINDOW_ADMIN_PER_PF_START + \
429 PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH - 1)
430#define PXP_PF_WINDOW_ADMIN_GLOBAL_START 0x200
431#define PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH (PXP_NUM_GLOBAL_WINDOWS * \
432 PXP_GLOBAL_ENTRY_SIZE)
433#define PXP_PF_WINDOW_ADMIN_GLOBAL_END \
434 (PXP_PF_WINDOW_ADMIN_GLOBAL_START + \
435 PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH - 1)
436#define PXP_PF_GLOBAL_PRETEND_ADDR 0x1f0
437#define PXP_PF_ME_OPAQUE_MASK_ADDR 0xf4
438#define PXP_PF_ME_OPAQUE_ADDR 0x1f8
439#define PXP_PF_ME_CONCRETE_ADDR 0x1fc
440
441#define PXP_EXTERNAL_BAR_PF_WINDOW_START 0x1000
442#define PXP_EXTERNAL_BAR_PF_WINDOW_NUM PXP_NUM_PF_WINDOWS
443#define PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE 0x1000
444#define PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH \
445 (PXP_EXTERNAL_BAR_PF_WINDOW_NUM * \
446 PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE)
447#define PXP_EXTERNAL_BAR_PF_WINDOW_END \
448 (PXP_EXTERNAL_BAR_PF_WINDOW_START + \
449 PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH - 1)
450
451#define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START \
452 (PXP_EXTERNAL_BAR_PF_WINDOW_END + 1)
453#define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM PXP_NUM_GLOBAL_WINDOWS
454#define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE 0x1000
455#define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH \
456 (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM * \
457 PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE)
458#define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_END \
459 (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START + \
460 PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH - 1)
461
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300462/* PF BAR */
463#define PXP_BAR0_START_GRC 0x0000
464#define PXP_BAR0_GRC_LENGTH 0x1C00000
465#define PXP_BAR0_END_GRC (PXP_BAR0_START_GRC + \
466 PXP_BAR0_GRC_LENGTH - 1)
467
468#define PXP_BAR0_START_IGU 0x1C00000
469#define PXP_BAR0_IGU_LENGTH 0x10000
470#define PXP_BAR0_END_IGU (PXP_BAR0_START_IGU + \
471 PXP_BAR0_IGU_LENGTH - 1)
472
473#define PXP_BAR0_START_TSDM 0x1C80000
474#define PXP_BAR0_SDM_LENGTH 0x40000
475#define PXP_BAR0_SDM_RESERVED_LENGTH 0x40000
476#define PXP_BAR0_END_TSDM (PXP_BAR0_START_TSDM + \
477 PXP_BAR0_SDM_LENGTH - 1)
478
479#define PXP_BAR0_START_MSDM 0x1D00000
480#define PXP_BAR0_END_MSDM (PXP_BAR0_START_MSDM + \
481 PXP_BAR0_SDM_LENGTH - 1)
482
483#define PXP_BAR0_START_USDM 0x1D80000
484#define PXP_BAR0_END_USDM (PXP_BAR0_START_USDM + \
485 PXP_BAR0_SDM_LENGTH - 1)
486
487#define PXP_BAR0_START_XSDM 0x1E00000
488#define PXP_BAR0_END_XSDM (PXP_BAR0_START_XSDM + \
489 PXP_BAR0_SDM_LENGTH - 1)
490
491#define PXP_BAR0_START_YSDM 0x1E80000
492#define PXP_BAR0_END_YSDM (PXP_BAR0_START_YSDM + \
493 PXP_BAR0_SDM_LENGTH - 1)
494
495#define PXP_BAR0_START_PSDM 0x1F00000
496#define PXP_BAR0_END_PSDM (PXP_BAR0_START_PSDM + \
497 PXP_BAR0_SDM_LENGTH - 1)
498
499#define PXP_BAR0_FIRST_INVALID_ADDRESS (PXP_BAR0_END_PSDM + 1)
500
501/* VF BAR */
502#define PXP_VF_BAR0 0
503
504#define PXP_VF_BAR0_START_GRC 0x3E00
505#define PXP_VF_BAR0_GRC_LENGTH 0x200
506#define PXP_VF_BAR0_END_GRC (PXP_VF_BAR0_START_GRC + \
507 PXP_VF_BAR0_GRC_LENGTH - 1)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200508
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300509#define PXP_VF_BAR0_START_IGU 0
510#define PXP_VF_BAR0_IGU_LENGTH 0x3000
511#define PXP_VF_BAR0_END_IGU (PXP_VF_BAR0_START_IGU + \
512 PXP_VF_BAR0_IGU_LENGTH - 1)
513
514#define PXP_VF_BAR0_START_DQ 0x3000
515#define PXP_VF_BAR0_DQ_LENGTH 0x200
516#define PXP_VF_BAR0_DQ_OPAQUE_OFFSET 0
517#define PXP_VF_BAR0_ME_OPAQUE_ADDRESS (PXP_VF_BAR0_START_DQ + \
518 PXP_VF_BAR0_DQ_OPAQUE_OFFSET)
519#define PXP_VF_BAR0_ME_CONCRETE_ADDRESS (PXP_VF_BAR0_ME_OPAQUE_ADDRESS \
520 + 4)
521#define PXP_VF_BAR0_END_DQ (PXP_VF_BAR0_START_DQ + \
522 PXP_VF_BAR0_DQ_LENGTH - 1)
523
524#define PXP_VF_BAR0_START_TSDM_ZONE_B 0x3200
525#define PXP_VF_BAR0_SDM_LENGTH_ZONE_B 0x200
526#define PXP_VF_BAR0_END_TSDM_ZONE_B (PXP_VF_BAR0_START_TSDM_ZONE_B \
527 + \
528 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
529 - 1)
530
531#define PXP_VF_BAR0_START_MSDM_ZONE_B 0x3400
532#define PXP_VF_BAR0_END_MSDM_ZONE_B (PXP_VF_BAR0_START_MSDM_ZONE_B \
533 + \
534 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
535 - 1)
536
537#define PXP_VF_BAR0_START_USDM_ZONE_B 0x3600
538#define PXP_VF_BAR0_END_USDM_ZONE_B (PXP_VF_BAR0_START_USDM_ZONE_B \
539 + \
540 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
541 - 1)
542
543#define PXP_VF_BAR0_START_XSDM_ZONE_B 0x3800
544#define PXP_VF_BAR0_END_XSDM_ZONE_B (PXP_VF_BAR0_START_XSDM_ZONE_B \
545 + \
546 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
547 - 1)
548
549#define PXP_VF_BAR0_START_YSDM_ZONE_B 0x3a00
550#define PXP_VF_BAR0_END_YSDM_ZONE_B (PXP_VF_BAR0_START_YSDM_ZONE_B \
551 + \
552 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
553 - 1)
554
555#define PXP_VF_BAR0_START_PSDM_ZONE_B 0x3c00
556#define PXP_VF_BAR0_END_PSDM_ZONE_B (PXP_VF_BAR0_START_PSDM_ZONE_B \
557 + \
558 PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
559 - 1)
560
561#define PXP_VF_BAR0_START_SDM_ZONE_A 0x4000
562#define PXP_VF_BAR0_END_SDM_ZONE_A 0x10000
563
564#define PXP_VF_BAR0_GRC_WINDOW_LENGTH 32
565
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300566#define PXP_ILT_PAGE_SIZE_NUM_BITS_MIN 12
567#define PXP_ILT_BLOCK_FACTOR_MULTIPLIER 1024
568
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200569/* ILT Records */
570#define PXP_NUM_ILT_RECORDS_BB 7600
571#define PXP_NUM_ILT_RECORDS_K2 11000
572#define MAX_NUM_ILT_RECORDS MAX(PXP_NUM_ILT_RECORDS_BB, PXP_NUM_ILT_RECORDS_K2)
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300573#define PXP_QUEUES_ZONE_MAX_NUM 320
574/*****************/
575/* PRM CONSTANTS */
576/*****************/
577#define PRM_DMA_PAD_BYTES_NUM 2
578/******************/
579/* SDMs CONSTANTS */
580/******************/
581#define SDM_OP_GEN_TRIG_NONE 0
582#define SDM_OP_GEN_TRIG_WAKE_THREAD 1
583#define SDM_OP_GEN_TRIG_AGG_INT 2
584#define SDM_OP_GEN_TRIG_LOADER 4
585#define SDM_OP_GEN_TRIG_INDICATE_ERROR 6
586#define SDM_OP_GEN_TRIG_RELEASE_THREAD 7
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200587
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500588#define SDM_COMP_TYPE_NONE 0
589#define SDM_COMP_TYPE_WAKE_THREAD 1
590#define SDM_COMP_TYPE_AGG_INT 2
591#define SDM_COMP_TYPE_CM 3
592#define SDM_COMP_TYPE_LOADER 4
593#define SDM_COMP_TYPE_PXP 5
594#define SDM_COMP_TYPE_INDICATE_ERROR 6
595#define SDM_COMP_TYPE_RELEASE_THREAD 7
596#define SDM_COMP_TYPE_RAM 8
597
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200598/******************/
599/* PBF CONSTANTS */
600/******************/
601
602/* Number of PBF command queue lines. Each line is 32B. */
603#define PBF_MAX_CMD_LINES 3328
604
605/* Number of BTB blocks. Each block is 256B. */
606#define BTB_MAX_BLOCKS 1440
607
608/*****************/
609/* PRS CONSTANTS */
610/*****************/
611
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300612#define PRS_GFT_CAM_LINES_NO_MATCH 31
613
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200614/* Async data KCQ CQE */
615struct async_data {
616 __le32 cid;
617 __le16 itid;
618 u8 error_code;
619 u8 fw_debug_param;
620};
621
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300622struct coalescing_timeset {
623 u8 value;
624#define COALESCING_TIMESET_TIMESET_MASK 0x7F
625#define COALESCING_TIMESET_TIMESET_SHIFT 0
626#define COALESCING_TIMESET_VALID_MASK 0x1
627#define COALESCING_TIMESET_VALID_SHIFT 7
628};
629
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300630struct common_queue_zone {
631 __le16 ring_drv_data_consumer;
632 __le16 reserved;
633};
634
635struct eth_rx_prod_data {
636 __le16 bd_prod;
637 __le16 cqe_prod;
638};
639
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200640struct regpair {
641 __le32 lo;
642 __le32 hi;
643};
644
Yuval Mintz37bff2b2016-05-11 16:36:13 +0300645struct vf_pf_channel_eqe_data {
646 struct regpair msg_addr;
647};
648
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300649struct iscsi_eqe_data {
650 __le32 cid;
651 __le16 conn_id;
652 u8 error_code;
653 u8 error_pdu_opcode_reserved;
654#define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_MASK 0x3F
655#define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_SHIFT 0
656#define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_MASK 0x1
657#define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_SHIFT 6
658#define ISCSI_EQE_DATA_RESERVED0_MASK 0x1
659#define ISCSI_EQE_DATA_RESERVED0_SHIFT 7
660};
661
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300662struct malicious_vf_eqe_data {
663 u8 vf_id;
664 u8 err_id;
665 __le16 reserved[3];
666};
667
668struct initial_cleanup_eqe_data {
669 u8 vf_id;
670 u8 reserved[7];
671};
672
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200673/* Event Data Union */
674union event_ring_data {
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300675 u8 bytes[8];
676 struct vf_pf_channel_eqe_data vf_pf_channel;
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300677 struct iscsi_eqe_data iscsi_info;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300678 struct malicious_vf_eqe_data malicious_vf;
679 struct initial_cleanup_eqe_data vf_init_cleanup;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200680};
681
682/* Event Ring Entry */
683struct event_ring_entry {
684 u8 protocol_id;
685 u8 opcode;
686 __le16 reserved0;
687 __le16 echo;
688 u8 fw_return_code;
689 u8 flags;
690#define EVENT_RING_ENTRY_ASYNC_MASK 0x1
691#define EVENT_RING_ENTRY_ASYNC_SHIFT 0
692#define EVENT_RING_ENTRY_RESERVED1_MASK 0x7F
693#define EVENT_RING_ENTRY_RESERVED1_SHIFT 1
694 union event_ring_data data;
695};
696
697/* Multi function mode */
698enum mf_mode {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500699 ERROR_MODE /* Unsupported mode */,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200700 MF_OVLAN,
701 MF_NPAR,
702 MAX_MF_MODE
703};
704
705/* Per-protocol connection types */
706enum protocol_type {
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300707 PROTOCOLID_ISCSI,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200708 PROTOCOLID_RESERVED2,
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300709 PROTOCOLID_ROCE,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200710 PROTOCOLID_CORE,
711 PROTOCOLID_ETH,
712 PROTOCOLID_RESERVED4,
713 PROTOCOLID_RESERVED5,
714 PROTOCOLID_PREROCE,
715 PROTOCOLID_COMMON,
716 PROTOCOLID_RESERVED6,
717 MAX_PROTOCOL_TYPE
718};
719
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300720struct ustorm_eth_queue_zone {
721 struct coalescing_timeset int_coalescing_timeset;
722 u8 reserved[3];
723};
724
725struct ustorm_queue_zone {
726 struct ustorm_eth_queue_zone eth;
727 struct common_queue_zone common;
728};
729
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200730/* status block structure */
731struct cau_pi_entry {
732 u32 prod;
733#define CAU_PI_ENTRY_PROD_VAL_MASK 0xFFFF
734#define CAU_PI_ENTRY_PROD_VAL_SHIFT 0
735#define CAU_PI_ENTRY_PI_TIMESET_MASK 0x7F
736#define CAU_PI_ENTRY_PI_TIMESET_SHIFT 16
737#define CAU_PI_ENTRY_FSM_SEL_MASK 0x1
738#define CAU_PI_ENTRY_FSM_SEL_SHIFT 23
739#define CAU_PI_ENTRY_RESERVED_MASK 0xFF
740#define CAU_PI_ENTRY_RESERVED_SHIFT 24
741};
742
743/* status block structure */
744struct cau_sb_entry {
745 u32 data;
746#define CAU_SB_ENTRY_SB_PROD_MASK 0xFFFFFF
747#define CAU_SB_ENTRY_SB_PROD_SHIFT 0
748#define CAU_SB_ENTRY_STATE0_MASK 0xF
749#define CAU_SB_ENTRY_STATE0_SHIFT 24
750#define CAU_SB_ENTRY_STATE1_MASK 0xF
751#define CAU_SB_ENTRY_STATE1_SHIFT 28
752 u32 params;
753#define CAU_SB_ENTRY_SB_TIMESET0_MASK 0x7F
754#define CAU_SB_ENTRY_SB_TIMESET0_SHIFT 0
755#define CAU_SB_ENTRY_SB_TIMESET1_MASK 0x7F
756#define CAU_SB_ENTRY_SB_TIMESET1_SHIFT 7
757#define CAU_SB_ENTRY_TIMER_RES0_MASK 0x3
758#define CAU_SB_ENTRY_TIMER_RES0_SHIFT 14
759#define CAU_SB_ENTRY_TIMER_RES1_MASK 0x3
760#define CAU_SB_ENTRY_TIMER_RES1_SHIFT 16
761#define CAU_SB_ENTRY_VF_NUMBER_MASK 0xFF
762#define CAU_SB_ENTRY_VF_NUMBER_SHIFT 18
763#define CAU_SB_ENTRY_VF_VALID_MASK 0x1
764#define CAU_SB_ENTRY_VF_VALID_SHIFT 26
765#define CAU_SB_ENTRY_PF_NUMBER_MASK 0xF
766#define CAU_SB_ENTRY_PF_NUMBER_SHIFT 27
767#define CAU_SB_ENTRY_TPH_MASK 0x1
768#define CAU_SB_ENTRY_TPH_SHIFT 31
769};
770
771/* core doorbell data */
772struct core_db_data {
773 u8 params;
774#define CORE_DB_DATA_DEST_MASK 0x3
775#define CORE_DB_DATA_DEST_SHIFT 0
776#define CORE_DB_DATA_AGG_CMD_MASK 0x3
777#define CORE_DB_DATA_AGG_CMD_SHIFT 2
778#define CORE_DB_DATA_BYPASS_EN_MASK 0x1
779#define CORE_DB_DATA_BYPASS_EN_SHIFT 4
780#define CORE_DB_DATA_RESERVED_MASK 0x1
781#define CORE_DB_DATA_RESERVED_SHIFT 5
782#define CORE_DB_DATA_AGG_VAL_SEL_MASK 0x3
783#define CORE_DB_DATA_AGG_VAL_SEL_SHIFT 6
784 u8 agg_flags;
785 __le16 spq_prod;
786};
787
788/* Enum of doorbell aggregative command selection */
789enum db_agg_cmd_sel {
790 DB_AGG_CMD_NOP,
791 DB_AGG_CMD_SET,
792 DB_AGG_CMD_ADD,
793 DB_AGG_CMD_MAX,
794 MAX_DB_AGG_CMD_SEL
795};
796
797/* Enum of doorbell destination */
798enum db_dest {
799 DB_DEST_XCM,
800 DB_DEST_UCM,
801 DB_DEST_TCM,
802 DB_NUM_DESTINATIONS,
803 MAX_DB_DEST
804};
805
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300806/* Enum of doorbell DPM types */
807enum db_dpm_type {
808 DPM_LEGACY,
809 DPM_ROCE,
810 DPM_L2_INLINE,
811 DPM_L2_BD,
812 MAX_DB_DPM_TYPE
813};
814
815/* Structure for doorbell data, in L2 DPM mode, for 1st db in a DPM burst */
816struct db_l2_dpm_data {
817 __le16 icid;
818 __le16 bd_prod;
819 __le32 params;
820#define DB_L2_DPM_DATA_SIZE_MASK 0x3F
821#define DB_L2_DPM_DATA_SIZE_SHIFT 0
822#define DB_L2_DPM_DATA_DPM_TYPE_MASK 0x3
823#define DB_L2_DPM_DATA_DPM_TYPE_SHIFT 6
824#define DB_L2_DPM_DATA_NUM_BDS_MASK 0xFF
825#define DB_L2_DPM_DATA_NUM_BDS_SHIFT 8
826#define DB_L2_DPM_DATA_PKT_SIZE_MASK 0x7FF
827#define DB_L2_DPM_DATA_PKT_SIZE_SHIFT 16
828#define DB_L2_DPM_DATA_RESERVED0_MASK 0x1
829#define DB_L2_DPM_DATA_RESERVED0_SHIFT 27
830#define DB_L2_DPM_DATA_SGE_NUM_MASK 0x7
831#define DB_L2_DPM_DATA_SGE_NUM_SHIFT 28
832#define DB_L2_DPM_DATA_RESERVED1_MASK 0x1
833#define DB_L2_DPM_DATA_RESERVED1_SHIFT 31
834};
835
836/* Structure for SGE in a DPM doorbell of type DPM_L2_BD */
837struct db_l2_dpm_sge {
838 struct regpair addr;
839 __le16 nbytes;
840 __le16 bitfields;
841#define DB_L2_DPM_SGE_TPH_ST_INDEX_MASK 0x1FF
842#define DB_L2_DPM_SGE_TPH_ST_INDEX_SHIFT 0
843#define DB_L2_DPM_SGE_RESERVED0_MASK 0x3
844#define DB_L2_DPM_SGE_RESERVED0_SHIFT 9
845#define DB_L2_DPM_SGE_ST_VALID_MASK 0x1
846#define DB_L2_DPM_SGE_ST_VALID_SHIFT 11
847#define DB_L2_DPM_SGE_RESERVED1_MASK 0xF
848#define DB_L2_DPM_SGE_RESERVED1_SHIFT 12
849 __le32 reserved2;
850};
851
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200852/* Structure for doorbell address, in legacy mode */
853struct db_legacy_addr {
854 __le32 addr;
855#define DB_LEGACY_ADDR_RESERVED0_MASK 0x3
856#define DB_LEGACY_ADDR_RESERVED0_SHIFT 0
857#define DB_LEGACY_ADDR_DEMS_MASK 0x7
858#define DB_LEGACY_ADDR_DEMS_SHIFT 2
859#define DB_LEGACY_ADDR_ICID_MASK 0x7FFFFFF
860#define DB_LEGACY_ADDR_ICID_SHIFT 5
861};
862
Yuval Mintz05fafbf2016-08-19 09:33:31 +0300863/* Structure for doorbell address, in PWM mode */
864struct db_pwm_addr {
865 __le32 addr;
866#define DB_PWM_ADDR_RESERVED0_MASK 0x7
867#define DB_PWM_ADDR_RESERVED0_SHIFT 0
868#define DB_PWM_ADDR_OFFSET_MASK 0x7F
869#define DB_PWM_ADDR_OFFSET_SHIFT 3
870#define DB_PWM_ADDR_WID_MASK 0x3
871#define DB_PWM_ADDR_WID_SHIFT 10
872#define DB_PWM_ADDR_DPI_MASK 0xFFFF
873#define DB_PWM_ADDR_DPI_SHIFT 12
874#define DB_PWM_ADDR_RESERVED1_MASK 0xF
875#define DB_PWM_ADDR_RESERVED1_SHIFT 28
876};
877
878/* Parameters to RoCE firmware, passed in EDPM doorbell */
879struct db_roce_dpm_params {
880 __le32 params;
881#define DB_ROCE_DPM_PARAMS_SIZE_MASK 0x3F
882#define DB_ROCE_DPM_PARAMS_SIZE_SHIFT 0
883#define DB_ROCE_DPM_PARAMS_DPM_TYPE_MASK 0x3
884#define DB_ROCE_DPM_PARAMS_DPM_TYPE_SHIFT 6
885#define DB_ROCE_DPM_PARAMS_OPCODE_MASK 0xFF
886#define DB_ROCE_DPM_PARAMS_OPCODE_SHIFT 8
887#define DB_ROCE_DPM_PARAMS_WQE_SIZE_MASK 0x7FF
888#define DB_ROCE_DPM_PARAMS_WQE_SIZE_SHIFT 16
889#define DB_ROCE_DPM_PARAMS_RESERVED0_MASK 0x1
890#define DB_ROCE_DPM_PARAMS_RESERVED0_SHIFT 27
891#define DB_ROCE_DPM_PARAMS_COMPLETION_FLG_MASK 0x1
892#define DB_ROCE_DPM_PARAMS_COMPLETION_FLG_SHIFT 28
893#define DB_ROCE_DPM_PARAMS_S_FLG_MASK 0x1
894#define DB_ROCE_DPM_PARAMS_S_FLG_SHIFT 29
895#define DB_ROCE_DPM_PARAMS_RESERVED1_MASK 0x3
896#define DB_ROCE_DPM_PARAMS_RESERVED1_SHIFT 30
897};
898
899/* Structure for doorbell data, in ROCE DPM mode, for 1st db in a DPM burst */
900struct db_roce_dpm_data {
901 __le16 icid;
902 __le16 prod_val;
903 struct db_roce_dpm_params params;
904};
905
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200906/* Igu interrupt command */
907enum igu_int_cmd {
908 IGU_INT_ENABLE = 0,
909 IGU_INT_DISABLE = 1,
910 IGU_INT_NOP = 2,
911 IGU_INT_NOP2 = 3,
912 MAX_IGU_INT_CMD
913};
914
915/* IGU producer or consumer update command */
916struct igu_prod_cons_update {
917 u32 sb_id_and_flags;
918#define IGU_PROD_CONS_UPDATE_SB_INDEX_MASK 0xFFFFFF
919#define IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT 0
920#define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_MASK 0x1
921#define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT 24
922#define IGU_PROD_CONS_UPDATE_ENABLE_INT_MASK 0x3
923#define IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT 25
924#define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_MASK 0x1
925#define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT 27
926#define IGU_PROD_CONS_UPDATE_TIMER_MASK_MASK 0x1
927#define IGU_PROD_CONS_UPDATE_TIMER_MASK_SHIFT 28
928#define IGU_PROD_CONS_UPDATE_RESERVED0_MASK 0x3
929#define IGU_PROD_CONS_UPDATE_RESERVED0_SHIFT 29
930#define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_MASK 0x1
931#define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_SHIFT 31
932 u32 reserved1;
933};
934
935/* Igu segments access for default status block only */
936enum igu_seg_access {
937 IGU_SEG_ACCESS_REG = 0,
938 IGU_SEG_ACCESS_ATTN = 1,
939 MAX_IGU_SEG_ACCESS
940};
941
942struct parsing_and_err_flags {
943 __le16 flags;
944#define PARSING_AND_ERR_FLAGS_L3TYPE_MASK 0x3
945#define PARSING_AND_ERR_FLAGS_L3TYPE_SHIFT 0
946#define PARSING_AND_ERR_FLAGS_L4PROTOCOL_MASK 0x3
947#define PARSING_AND_ERR_FLAGS_L4PROTOCOL_SHIFT 2
948#define PARSING_AND_ERR_FLAGS_IPV4FRAG_MASK 0x1
949#define PARSING_AND_ERR_FLAGS_IPV4FRAG_SHIFT 4
950#define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_MASK 0x1
951#define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_SHIFT 5
952#define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_MASK 0x1
953#define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_SHIFT 6
954#define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_MASK 0x1
955#define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_SHIFT 7
956#define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_MASK 0x1
957#define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_SHIFT 8
958#define PARSING_AND_ERR_FLAGS_IPHDRERROR_MASK 0x1
959#define PARSING_AND_ERR_FLAGS_IPHDRERROR_SHIFT 9
960#define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_MASK 0x1
961#define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_SHIFT 10
962#define PARSING_AND_ERR_FLAGS_TUNNELEXIST_MASK 0x1
963#define PARSING_AND_ERR_FLAGS_TUNNELEXIST_SHIFT 11
964#define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_MASK 0x1
965#define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_SHIFT 12
966#define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_MASK 0x1
967#define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_SHIFT 13
968#define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_MASK 0x1
969#define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_SHIFT 14
970#define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_MASK 0x1
971#define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_SHIFT 15
972};
973
Yuval Mintz7a9b6b82016-06-03 14:35:33 +0300974struct pb_context {
975 __le32 crc[4];
976};
977
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200978struct pxp_concrete_fid {
979 __le16 fid;
980#define PXP_CONCRETE_FID_PFID_MASK 0xF
981#define PXP_CONCRETE_FID_PFID_SHIFT 0
982#define PXP_CONCRETE_FID_PORT_MASK 0x3
983#define PXP_CONCRETE_FID_PORT_SHIFT 4
984#define PXP_CONCRETE_FID_PATH_MASK 0x1
985#define PXP_CONCRETE_FID_PATH_SHIFT 6
986#define PXP_CONCRETE_FID_VFVALID_MASK 0x1
987#define PXP_CONCRETE_FID_VFVALID_SHIFT 7
988#define PXP_CONCRETE_FID_VFID_MASK 0xFF
989#define PXP_CONCRETE_FID_VFID_SHIFT 8
990};
991
992struct pxp_pretend_concrete_fid {
993 __le16 fid;
994#define PXP_PRETEND_CONCRETE_FID_PFID_MASK 0xF
995#define PXP_PRETEND_CONCRETE_FID_PFID_SHIFT 0
996#define PXP_PRETEND_CONCRETE_FID_RESERVED_MASK 0x7
997#define PXP_PRETEND_CONCRETE_FID_RESERVED_SHIFT 4
998#define PXP_PRETEND_CONCRETE_FID_VFVALID_MASK 0x1
999#define PXP_PRETEND_CONCRETE_FID_VFVALID_SHIFT 7
1000#define PXP_PRETEND_CONCRETE_FID_VFID_MASK 0xFF
1001#define PXP_PRETEND_CONCRETE_FID_VFID_SHIFT 8
1002};
1003
1004union pxp_pretend_fid {
1005 struct pxp_pretend_concrete_fid concrete_fid;
1006 __le16 opaque_fid;
1007};
1008
1009/* Pxp Pretend Command Register. */
1010struct pxp_pretend_cmd {
1011 union pxp_pretend_fid fid;
1012 __le16 control;
1013#define PXP_PRETEND_CMD_PATH_MASK 0x1
1014#define PXP_PRETEND_CMD_PATH_SHIFT 0
1015#define PXP_PRETEND_CMD_USE_PORT_MASK 0x1
1016#define PXP_PRETEND_CMD_USE_PORT_SHIFT 1
1017#define PXP_PRETEND_CMD_PORT_MASK 0x3
1018#define PXP_PRETEND_CMD_PORT_SHIFT 2
1019#define PXP_PRETEND_CMD_RESERVED0_MASK 0xF
1020#define PXP_PRETEND_CMD_RESERVED0_SHIFT 4
1021#define PXP_PRETEND_CMD_RESERVED1_MASK 0xF
1022#define PXP_PRETEND_CMD_RESERVED1_SHIFT 8
1023#define PXP_PRETEND_CMD_PRETEND_PATH_MASK 0x1
1024#define PXP_PRETEND_CMD_PRETEND_PATH_SHIFT 12
1025#define PXP_PRETEND_CMD_PRETEND_PORT_MASK 0x1
1026#define PXP_PRETEND_CMD_PRETEND_PORT_SHIFT 13
1027#define PXP_PRETEND_CMD_PRETEND_FUNCTION_MASK 0x1
1028#define PXP_PRETEND_CMD_PRETEND_FUNCTION_SHIFT 14
1029#define PXP_PRETEND_CMD_IS_CONCRETE_MASK 0x1
1030#define PXP_PRETEND_CMD_IS_CONCRETE_SHIFT 15
1031};
1032
1033/* PTT Record in PXP Admin Window. */
1034struct pxp_ptt_entry {
1035 __le32 offset;
1036#define PXP_PTT_ENTRY_OFFSET_MASK 0x7FFFFF
1037#define PXP_PTT_ENTRY_OFFSET_SHIFT 0
1038#define PXP_PTT_ENTRY_RESERVED0_MASK 0x1FF
1039#define PXP_PTT_ENTRY_RESERVED0_SHIFT 23
1040 struct pxp_pretend_cmd pretend;
1041};
1042
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001043/* VF Zone A Permission Register. */
1044struct pxp_vf_zone_a_permission {
1045 __le32 control;
1046#define PXP_VF_ZONE_A_PERMISSION_VFID_MASK 0xFF
1047#define PXP_VF_ZONE_A_PERMISSION_VFID_SHIFT 0
1048#define PXP_VF_ZONE_A_PERMISSION_VALID_MASK 0x1
1049#define PXP_VF_ZONE_A_PERMISSION_VALID_SHIFT 8
1050#define PXP_VF_ZONE_A_PERMISSION_RESERVED0_MASK 0x7F
1051#define PXP_VF_ZONE_A_PERMISSION_RESERVED0_SHIFT 9
1052#define PXP_VF_ZONE_A_PERMISSION_RESERVED1_MASK 0xFFFF
1053#define PXP_VF_ZONE_A_PERMISSION_RESERVED1_SHIFT 16
1054};
1055
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001056/* RSS hash type */
Yuval Mintz7a9b6b82016-06-03 14:35:33 +03001057struct rdif_task_context {
1058 __le32 initial_ref_tag;
1059 __le16 app_tag_value;
1060 __le16 app_tag_mask;
1061 u8 flags0;
1062#define RDIF_TASK_CONTEXT_IGNOREAPPTAG_MASK 0x1
1063#define RDIF_TASK_CONTEXT_IGNOREAPPTAG_SHIFT 0
1064#define RDIF_TASK_CONTEXT_INITIALREFTAGVALID_MASK 0x1
1065#define RDIF_TASK_CONTEXT_INITIALREFTAGVALID_SHIFT 1
1066#define RDIF_TASK_CONTEXT_HOSTGUARDTYPE_MASK 0x1
1067#define RDIF_TASK_CONTEXT_HOSTGUARDTYPE_SHIFT 2
1068#define RDIF_TASK_CONTEXT_SETERRORWITHEOP_MASK 0x1
1069#define RDIF_TASK_CONTEXT_SETERRORWITHEOP_SHIFT 3
1070#define RDIF_TASK_CONTEXT_PROTECTIONTYPE_MASK 0x3
1071#define RDIF_TASK_CONTEXT_PROTECTIONTYPE_SHIFT 4
1072#define RDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
1073#define RDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
1074#define RDIF_TASK_CONTEXT_KEEPREFTAGCONST_MASK 0x1
1075#define RDIF_TASK_CONTEXT_KEEPREFTAGCONST_SHIFT 7
1076 u8 partial_dif_data[7];
1077 __le16 partial_crc_value;
1078 __le16 partial_checksum_value;
1079 __le32 offset_in_io;
1080 __le16 flags1;
1081#define RDIF_TASK_CONTEXT_VALIDATEGUARD_MASK 0x1
1082#define RDIF_TASK_CONTEXT_VALIDATEGUARD_SHIFT 0
1083#define RDIF_TASK_CONTEXT_VALIDATEAPPTAG_MASK 0x1
1084#define RDIF_TASK_CONTEXT_VALIDATEAPPTAG_SHIFT 1
1085#define RDIF_TASK_CONTEXT_VALIDATEREFTAG_MASK 0x1
1086#define RDIF_TASK_CONTEXT_VALIDATEREFTAG_SHIFT 2
1087#define RDIF_TASK_CONTEXT_FORWARDGUARD_MASK 0x1
1088#define RDIF_TASK_CONTEXT_FORWARDGUARD_SHIFT 3
1089#define RDIF_TASK_CONTEXT_FORWARDAPPTAG_MASK 0x1
1090#define RDIF_TASK_CONTEXT_FORWARDAPPTAG_SHIFT 4
1091#define RDIF_TASK_CONTEXT_FORWARDREFTAG_MASK 0x1
1092#define RDIF_TASK_CONTEXT_FORWARDREFTAG_SHIFT 5
1093#define RDIF_TASK_CONTEXT_INTERVALSIZE_MASK 0x7
1094#define RDIF_TASK_CONTEXT_INTERVALSIZE_SHIFT 6
1095#define RDIF_TASK_CONTEXT_HOSTINTERFACE_MASK 0x3
1096#define RDIF_TASK_CONTEXT_HOSTINTERFACE_SHIFT 9
1097#define RDIF_TASK_CONTEXT_DIFBEFOREDATA_MASK 0x1
1098#define RDIF_TASK_CONTEXT_DIFBEFOREDATA_SHIFT 11
1099#define RDIF_TASK_CONTEXT_RESERVED0_MASK 0x1
1100#define RDIF_TASK_CONTEXT_RESERVED0_SHIFT 12
1101#define RDIF_TASK_CONTEXT_NETWORKINTERFACE_MASK 0x1
1102#define RDIF_TASK_CONTEXT_NETWORKINTERFACE_SHIFT 13
1103#define RDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_MASK 0x1
1104#define RDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_SHIFT 14
1105#define RDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_MASK 0x1
1106#define RDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_SHIFT 15
1107 __le16 state;
1108#define RDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFT_MASK 0xF
1109#define RDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFT_SHIFT 0
1110#define RDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFT_MASK 0xF
1111#define RDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFT_SHIFT 4
1112#define RDIF_TASK_CONTEXT_ERRORINIO_MASK 0x1
1113#define RDIF_TASK_CONTEXT_ERRORINIO_SHIFT 8
1114#define RDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_MASK 0x1
1115#define RDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_SHIFT 9
1116#define RDIF_TASK_CONTEXT_REFTAGMASK_MASK 0xF
1117#define RDIF_TASK_CONTEXT_REFTAGMASK_SHIFT 10
1118#define RDIF_TASK_CONTEXT_RESERVED1_MASK 0x3
1119#define RDIF_TASK_CONTEXT_RESERVED1_SHIFT 14
1120 __le32 reserved2;
1121};
1122
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001123/* RSS hash type */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001124enum rss_hash_type {
1125 RSS_HASH_TYPE_DEFAULT = 0,
1126 RSS_HASH_TYPE_IPV4 = 1,
1127 RSS_HASH_TYPE_TCP_IPV4 = 2,
1128 RSS_HASH_TYPE_IPV6 = 3,
1129 RSS_HASH_TYPE_TCP_IPV6 = 4,
1130 RSS_HASH_TYPE_UDP_IPV4 = 5,
1131 RSS_HASH_TYPE_UDP_IPV6 = 6,
1132 MAX_RSS_HASH_TYPE
1133};
1134
1135/* status block structure */
1136struct status_block {
1137 __le16 pi_array[PIS_PER_SB];
1138 __le32 sb_num;
1139#define STATUS_BLOCK_SB_NUM_MASK 0x1FF
1140#define STATUS_BLOCK_SB_NUM_SHIFT 0
1141#define STATUS_BLOCK_ZERO_PAD_MASK 0x7F
1142#define STATUS_BLOCK_ZERO_PAD_SHIFT 9
1143#define STATUS_BLOCK_ZERO_PAD2_MASK 0xFFFF
1144#define STATUS_BLOCK_ZERO_PAD2_SHIFT 16
1145 __le32 prod_index;
1146#define STATUS_BLOCK_PROD_INDEX_MASK 0xFFFFFF
1147#define STATUS_BLOCK_PROD_INDEX_SHIFT 0
1148#define STATUS_BLOCK_ZERO_PAD3_MASK 0xFF
1149#define STATUS_BLOCK_ZERO_PAD3_SHIFT 24
1150};
1151
Yuval Mintz7a9b6b82016-06-03 14:35:33 +03001152struct tdif_task_context {
1153 __le32 initial_ref_tag;
1154 __le16 app_tag_value;
1155 __le16 app_tag_mask;
1156 __le16 partial_crc_valueB;
1157 __le16 partial_checksum_valueB;
1158 __le16 stateB;
1159#define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTB_MASK 0xF
1160#define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTB_SHIFT 0
1161#define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTB_MASK 0xF
1162#define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTB_SHIFT 4
1163#define TDIF_TASK_CONTEXT_ERRORINIOB_MASK 0x1
1164#define TDIF_TASK_CONTEXT_ERRORINIOB_SHIFT 8
1165#define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_MASK 0x1
1166#define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_SHIFT 9
1167#define TDIF_TASK_CONTEXT_RESERVED0_MASK 0x3F
1168#define TDIF_TASK_CONTEXT_RESERVED0_SHIFT 10
1169 u8 reserved1;
1170 u8 flags0;
1171#define TDIF_TASK_CONTEXT_IGNOREAPPTAG_MASK 0x1
1172#define TDIF_TASK_CONTEXT_IGNOREAPPTAG_SHIFT 0
1173#define TDIF_TASK_CONTEXT_INITIALREFTAGVALID_MASK 0x1
1174#define TDIF_TASK_CONTEXT_INITIALREFTAGVALID_SHIFT 1
1175#define TDIF_TASK_CONTEXT_HOSTGUARDTYPE_MASK 0x1
1176#define TDIF_TASK_CONTEXT_HOSTGUARDTYPE_SHIFT 2
1177#define TDIF_TASK_CONTEXT_SETERRORWITHEOP_MASK 0x1
1178#define TDIF_TASK_CONTEXT_SETERRORWITHEOP_SHIFT 3
1179#define TDIF_TASK_CONTEXT_PROTECTIONTYPE_MASK 0x3
1180#define TDIF_TASK_CONTEXT_PROTECTIONTYPE_SHIFT 4
1181#define TDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
1182#define TDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
1183#define TDIF_TASK_CONTEXT_RESERVED2_MASK 0x1
1184#define TDIF_TASK_CONTEXT_RESERVED2_SHIFT 7
1185 __le32 flags1;
1186#define TDIF_TASK_CONTEXT_VALIDATEGUARD_MASK 0x1
1187#define TDIF_TASK_CONTEXT_VALIDATEGUARD_SHIFT 0
1188#define TDIF_TASK_CONTEXT_VALIDATEAPPTAG_MASK 0x1
1189#define TDIF_TASK_CONTEXT_VALIDATEAPPTAG_SHIFT 1
1190#define TDIF_TASK_CONTEXT_VALIDATEREFTAG_MASK 0x1
1191#define TDIF_TASK_CONTEXT_VALIDATEREFTAG_SHIFT 2
1192#define TDIF_TASK_CONTEXT_FORWARDGUARD_MASK 0x1
1193#define TDIF_TASK_CONTEXT_FORWARDGUARD_SHIFT 3
1194#define TDIF_TASK_CONTEXT_FORWARDAPPTAG_MASK 0x1
1195#define TDIF_TASK_CONTEXT_FORWARDAPPTAG_SHIFT 4
1196#define TDIF_TASK_CONTEXT_FORWARDREFTAG_MASK 0x1
1197#define TDIF_TASK_CONTEXT_FORWARDREFTAG_SHIFT 5
1198#define TDIF_TASK_CONTEXT_INTERVALSIZE_MASK 0x7
1199#define TDIF_TASK_CONTEXT_INTERVALSIZE_SHIFT 6
1200#define TDIF_TASK_CONTEXT_HOSTINTERFACE_MASK 0x3
1201#define TDIF_TASK_CONTEXT_HOSTINTERFACE_SHIFT 9
1202#define TDIF_TASK_CONTEXT_DIFBEFOREDATA_MASK 0x1
1203#define TDIF_TASK_CONTEXT_DIFBEFOREDATA_SHIFT 11
1204#define TDIF_TASK_CONTEXT_RESERVED3_MASK 0x1
1205#define TDIF_TASK_CONTEXT_RESERVED3_SHIFT 12
1206#define TDIF_TASK_CONTEXT_NETWORKINTERFACE_MASK 0x1
1207#define TDIF_TASK_CONTEXT_NETWORKINTERFACE_SHIFT 13
1208#define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTA_MASK 0xF
1209#define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTA_SHIFT 14
1210#define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTA_MASK 0xF
1211#define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTA_SHIFT 18
1212#define TDIF_TASK_CONTEXT_ERRORINIOA_MASK 0x1
1213#define TDIF_TASK_CONTEXT_ERRORINIOA_SHIFT 22
1214#define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOWA_MASK 0x1
1215#define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOWA_SHIFT 23
1216#define TDIF_TASK_CONTEXT_REFTAGMASK_MASK 0xF
1217#define TDIF_TASK_CONTEXT_REFTAGMASK_SHIFT 24
1218#define TDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_MASK 0x1
1219#define TDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_SHIFT 28
1220#define TDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_MASK 0x1
1221#define TDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_SHIFT 29
1222#define TDIF_TASK_CONTEXT_KEEPREFTAGCONST_MASK 0x1
1223#define TDIF_TASK_CONTEXT_KEEPREFTAGCONST_SHIFT 30
1224#define TDIF_TASK_CONTEXT_RESERVED4_MASK 0x1
1225#define TDIF_TASK_CONTEXT_RESERVED4_SHIFT 31
1226 __le32 offset_in_iob;
1227 __le16 partial_crc_value_a;
1228 __le16 partial_checksum_valuea_;
1229 __le32 offset_in_ioa;
1230 u8 partial_dif_data_a[8];
1231 u8 partial_dif_data_b[8];
1232};
1233
1234struct timers_context {
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001235 __le32 logical_client_0;
Yuval Mintz7a9b6b82016-06-03 14:35:33 +03001236#define TIMERS_CONTEXT_EXPIRATIONTIMELC0_MASK 0xFFFFFFF
1237#define TIMERS_CONTEXT_EXPIRATIONTIMELC0_SHIFT 0
1238#define TIMERS_CONTEXT_VALIDLC0_MASK 0x1
1239#define TIMERS_CONTEXT_VALIDLC0_SHIFT 28
1240#define TIMERS_CONTEXT_ACTIVELC0_MASK 0x1
1241#define TIMERS_CONTEXT_ACTIVELC0_SHIFT 29
1242#define TIMERS_CONTEXT_RESERVED0_MASK 0x3
1243#define TIMERS_CONTEXT_RESERVED0_SHIFT 30
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001244 __le32 logical_client_1;
Yuval Mintz7a9b6b82016-06-03 14:35:33 +03001245#define TIMERS_CONTEXT_EXPIRATIONTIMELC1_MASK 0xFFFFFFF
1246#define TIMERS_CONTEXT_EXPIRATIONTIMELC1_SHIFT 0
1247#define TIMERS_CONTEXT_VALIDLC1_MASK 0x1
1248#define TIMERS_CONTEXT_VALIDLC1_SHIFT 28
1249#define TIMERS_CONTEXT_ACTIVELC1_MASK 0x1
1250#define TIMERS_CONTEXT_ACTIVELC1_SHIFT 29
1251#define TIMERS_CONTEXT_RESERVED1_MASK 0x3
1252#define TIMERS_CONTEXT_RESERVED1_SHIFT 30
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001253 __le32 logical_client_2;
Yuval Mintz7a9b6b82016-06-03 14:35:33 +03001254#define TIMERS_CONTEXT_EXPIRATIONTIMELC2_MASK 0xFFFFFFF
1255#define TIMERS_CONTEXT_EXPIRATIONTIMELC2_SHIFT 0
1256#define TIMERS_CONTEXT_VALIDLC2_MASK 0x1
1257#define TIMERS_CONTEXT_VALIDLC2_SHIFT 28
1258#define TIMERS_CONTEXT_ACTIVELC2_MASK 0x1
1259#define TIMERS_CONTEXT_ACTIVELC2_SHIFT 29
1260#define TIMERS_CONTEXT_RESERVED2_MASK 0x3
1261#define TIMERS_CONTEXT_RESERVED2_SHIFT 30
1262 __le32 host_expiration_fields;
1263#define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_MASK 0xFFFFFFF
1264#define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_SHIFT 0
1265#define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_MASK 0x1
1266#define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_SHIFT 28
1267#define TIMERS_CONTEXT_RESERVED3_MASK 0x7
1268#define TIMERS_CONTEXT_RESERVED3_SHIFT 29
1269};
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001270#endif /* __COMMON_HSI__ */
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001271#endif