blob: 190905e08c38c30dda1bca5adbd6178c6976e94c [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3 * VA Linux Systems Inc., Fremont, California.
4 * Copyright 2008 Red Hat Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Original Authors:
25 * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26 *
27 * Kernel port Author: Dave Airlie
28 */
29
30#ifndef AMDGPU_MODE_H
31#define AMDGPU_MODE_H
32
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020035#include <drm/drm_encoder.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040036#include <drm/drm_dp_helper.h>
37#include <drm/drm_fixed.h>
38#include <drm/drm_crtc_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010039#include <drm/drm_fb_helper.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040#include <drm/drm_plane_helper.h>
Harry Wentland45622362017-09-12 15:58:20 -040041#include <drm/drm_fb_helper.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040042#include <linux/i2c.h>
43#include <linux/i2c-algo-bit.h>
Emily Deng46ac3622016-08-08 11:35:39 +080044#include <linux/hrtimer.h>
45#include "amdgpu_irq.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040046
Harry Wentland45622362017-09-12 15:58:20 -040047#include <drm/drm_dp_mst_helper.h>
48#include "modules/inc/mod_freesync.h"
49
Alex Deucherd38ceaf2015-04-20 16:55:21 -040050struct amdgpu_bo;
51struct amdgpu_device;
52struct amdgpu_encoder;
53struct amdgpu_router;
54struct amdgpu_hpd;
55
56#define to_amdgpu_crtc(x) container_of(x, struct amdgpu_crtc, base)
57#define to_amdgpu_connector(x) container_of(x, struct amdgpu_connector, base)
58#define to_amdgpu_encoder(x) container_of(x, struct amdgpu_encoder, base)
59#define to_amdgpu_framebuffer(x) container_of(x, struct amdgpu_framebuffer, base)
Shirish S64d8b782017-03-23 14:54:40 +053060#define to_amdgpu_plane(x) container_of(x, struct amdgpu_plane, base)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040061
Andrey Grodzovsky0604b362017-06-22 17:37:22 -040062#define to_dm_plane_state(x) container_of(x, struct dm_plane_state, base);
63
Alex Deucherd38ceaf2015-04-20 16:55:21 -040064#define AMDGPU_MAX_HPD_PINS 6
65#define AMDGPU_MAX_CRTCS 6
Alex Deucherd4e13b02017-06-15 16:24:01 -040066#define AMDGPU_MAX_PLANES 6
Alex Deucher22384452016-04-18 18:25:34 -040067#define AMDGPU_MAX_AFMT_BLOCKS 9
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068
69enum amdgpu_rmx_type {
70 RMX_OFF,
71 RMX_FULL,
72 RMX_CENTER,
73 RMX_ASPECT
74};
75
76enum amdgpu_underscan_type {
77 UNDERSCAN_OFF,
78 UNDERSCAN_ON,
79 UNDERSCAN_AUTO,
80};
81
82#define AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS 50
83#define AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS 10
84
85enum amdgpu_hpd_id {
86 AMDGPU_HPD_1 = 0,
87 AMDGPU_HPD_2,
88 AMDGPU_HPD_3,
89 AMDGPU_HPD_4,
90 AMDGPU_HPD_5,
91 AMDGPU_HPD_6,
92 AMDGPU_HPD_LAST,
93 AMDGPU_HPD_NONE = 0xff,
94};
95
96enum amdgpu_crtc_irq {
97 AMDGPU_CRTC_IRQ_VBLANK1 = 0,
98 AMDGPU_CRTC_IRQ_VBLANK2,
99 AMDGPU_CRTC_IRQ_VBLANK3,
100 AMDGPU_CRTC_IRQ_VBLANK4,
101 AMDGPU_CRTC_IRQ_VBLANK5,
102 AMDGPU_CRTC_IRQ_VBLANK6,
103 AMDGPU_CRTC_IRQ_VLINE1,
104 AMDGPU_CRTC_IRQ_VLINE2,
105 AMDGPU_CRTC_IRQ_VLINE3,
106 AMDGPU_CRTC_IRQ_VLINE4,
107 AMDGPU_CRTC_IRQ_VLINE5,
108 AMDGPU_CRTC_IRQ_VLINE6,
109 AMDGPU_CRTC_IRQ_LAST,
110 AMDGPU_CRTC_IRQ_NONE = 0xff
111};
112
113enum amdgpu_pageflip_irq {
114 AMDGPU_PAGEFLIP_IRQ_D1 = 0,
115 AMDGPU_PAGEFLIP_IRQ_D2,
116 AMDGPU_PAGEFLIP_IRQ_D3,
117 AMDGPU_PAGEFLIP_IRQ_D4,
118 AMDGPU_PAGEFLIP_IRQ_D5,
119 AMDGPU_PAGEFLIP_IRQ_D6,
120 AMDGPU_PAGEFLIP_IRQ_LAST,
121 AMDGPU_PAGEFLIP_IRQ_NONE = 0xff
122};
123
124enum amdgpu_flip_status {
125 AMDGPU_FLIP_NONE,
126 AMDGPU_FLIP_PENDING,
127 AMDGPU_FLIP_SUBMITTED
128};
129
130#define AMDGPU_MAX_I2C_BUS 16
131
132/* amdgpu gpio-based i2c
133 * 1. "mask" reg and bits
134 * grabs the gpio pins for software use
135 * 0=not held 1=held
136 * 2. "a" reg and bits
137 * output pin value
138 * 0=low 1=high
139 * 3. "en" reg and bits
140 * sets the pin direction
141 * 0=input 1=output
142 * 4. "y" reg and bits
143 * input pin value
144 * 0=low 1=high
145 */
146struct amdgpu_i2c_bus_rec {
147 bool valid;
148 /* id used by atom */
149 uint8_t i2c_id;
150 /* id used by atom */
151 enum amdgpu_hpd_id hpd;
152 /* can be used with hw i2c engine */
153 bool hw_capable;
154 /* uses multi-media i2c engine */
155 bool mm_i2c;
156 /* regs and bits */
157 uint32_t mask_clk_reg;
158 uint32_t mask_data_reg;
159 uint32_t a_clk_reg;
160 uint32_t a_data_reg;
161 uint32_t en_clk_reg;
162 uint32_t en_data_reg;
163 uint32_t y_clk_reg;
164 uint32_t y_data_reg;
165 uint32_t mask_clk_mask;
166 uint32_t mask_data_mask;
167 uint32_t a_clk_mask;
168 uint32_t a_data_mask;
169 uint32_t en_clk_mask;
170 uint32_t en_data_mask;
171 uint32_t y_clk_mask;
172 uint32_t y_data_mask;
173};
174
175#define AMDGPU_MAX_BIOS_CONNECTOR 16
176
177/* pll flags */
178#define AMDGPU_PLL_USE_BIOS_DIVS (1 << 0)
179#define AMDGPU_PLL_NO_ODD_POST_DIV (1 << 1)
180#define AMDGPU_PLL_USE_REF_DIV (1 << 2)
181#define AMDGPU_PLL_LEGACY (1 << 3)
182#define AMDGPU_PLL_PREFER_LOW_REF_DIV (1 << 4)
183#define AMDGPU_PLL_PREFER_HIGH_REF_DIV (1 << 5)
184#define AMDGPU_PLL_PREFER_LOW_FB_DIV (1 << 6)
185#define AMDGPU_PLL_PREFER_HIGH_FB_DIV (1 << 7)
186#define AMDGPU_PLL_PREFER_LOW_POST_DIV (1 << 8)
187#define AMDGPU_PLL_PREFER_HIGH_POST_DIV (1 << 9)
188#define AMDGPU_PLL_USE_FRAC_FB_DIV (1 << 10)
189#define AMDGPU_PLL_PREFER_CLOSEST_LOWER (1 << 11)
190#define AMDGPU_PLL_USE_POST_DIV (1 << 12)
191#define AMDGPU_PLL_IS_LCD (1 << 13)
192#define AMDGPU_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
193
194struct amdgpu_pll {
195 /* reference frequency */
196 uint32_t reference_freq;
197
198 /* fixed dividers */
199 uint32_t reference_div;
200 uint32_t post_div;
201
202 /* pll in/out limits */
203 uint32_t pll_in_min;
204 uint32_t pll_in_max;
205 uint32_t pll_out_min;
206 uint32_t pll_out_max;
207 uint32_t lcd_pll_out_min;
208 uint32_t lcd_pll_out_max;
209 uint32_t best_vco;
210
211 /* divider limits */
212 uint32_t min_ref_div;
213 uint32_t max_ref_div;
214 uint32_t min_post_div;
215 uint32_t max_post_div;
216 uint32_t min_feedback_div;
217 uint32_t max_feedback_div;
218 uint32_t min_frac_feedback_div;
219 uint32_t max_frac_feedback_div;
220
221 /* flags for the current clock */
222 uint32_t flags;
223
224 /* pll id */
225 uint32_t id;
226};
227
228struct amdgpu_i2c_chan {
229 struct i2c_adapter adapter;
230 struct drm_device *dev;
231 struct i2c_algo_bit_data bit;
232 struct amdgpu_i2c_bus_rec rec;
233 struct drm_dp_aux aux;
234 bool has_aux;
235 struct mutex mutex;
236};
237
238struct amdgpu_fbdev;
239
240struct amdgpu_afmt {
241 bool enabled;
242 int offset;
243 bool last_buffer_filled_status;
244 int id;
245 struct amdgpu_audio_pin *pin;
246};
247
248/*
249 * Audio
250 */
251struct amdgpu_audio_pin {
252 int channels;
253 int rate;
254 int bits_per_sample;
255 u8 status_bits;
256 u8 category_code;
257 u32 offset;
258 bool connected;
259 u32 id;
260};
261
262struct amdgpu_audio {
263 bool enabled;
264 struct amdgpu_audio_pin pin[AMDGPU_MAX_AFMT_BLOCKS];
265 int num_pins;
266};
267
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400268struct amdgpu_display_funcs {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400269 /* display watermarks */
270 void (*bandwidth_update)(struct amdgpu_device *adev);
271 /* get frame count */
272 u32 (*vblank_get_counter)(struct amdgpu_device *adev, int crtc);
273 /* wait for vblank */
274 void (*vblank_wait)(struct amdgpu_device *adev, int crtc);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400275 /* set backlight level */
276 void (*backlight_set_level)(struct amdgpu_encoder *amdgpu_encoder,
277 u8 level);
278 /* get backlight level */
279 u8 (*backlight_get_level)(struct amdgpu_encoder *amdgpu_encoder);
280 /* hotplug detect */
281 bool (*hpd_sense)(struct amdgpu_device *adev, enum amdgpu_hpd_id hpd);
282 void (*hpd_set_polarity)(struct amdgpu_device *adev,
283 enum amdgpu_hpd_id hpd);
284 u32 (*hpd_get_gpio_reg)(struct amdgpu_device *adev);
285 /* pageflipping */
286 void (*page_flip)(struct amdgpu_device *adev,
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400287 int crtc_id, u64 crtc_base, bool async);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400288 int (*page_flip_get_scanoutpos)(struct amdgpu_device *adev, int crtc,
289 u32 *vbl, u32 *position);
290 /* display topology setup */
291 void (*add_encoder)(struct amdgpu_device *adev,
292 uint32_t encoder_enum,
293 uint32_t supported_device,
294 u16 caps);
295 void (*add_connector)(struct amdgpu_device *adev,
296 uint32_t connector_id,
297 uint32_t supported_device,
298 int connector_type,
299 struct amdgpu_i2c_bus_rec *i2c_bus,
300 uint16_t connector_object_id,
301 struct amdgpu_hpd *hpd,
302 struct amdgpu_router *router);
Harry Wentland45622362017-09-12 15:58:20 -0400303 /* it is used to enter or exit into free sync mode */
304 int (*notify_freesync)(struct drm_device *dev, void *data,
305 struct drm_file *filp);
306 /* it is used to allow enablement of freesync mode */
307 int (*set_freesync_property)(struct drm_connector *connector,
308 struct drm_property *property,
309 uint64_t val);
310
311
312};
313
314struct amdgpu_framebuffer {
315 struct drm_framebuffer base;
316 struct drm_gem_object *obj;
Andrey Grodzovskydd55d122017-01-29 23:16:03 -0500317
318 /* caching for later use */
319 uint64_t address;
Harry Wentland45622362017-09-12 15:58:20 -0400320};
321
322struct amdgpu_fbdev {
323 struct drm_fb_helper helper;
324 struct amdgpu_framebuffer rfb;
325 struct list_head fbdev_list;
326 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400327};
328
329struct amdgpu_mode_info {
330 struct atom_context *atom_context;
331 struct card_info *atom_card_info;
332 bool mode_config_initialized;
Alex Deucherf1950382016-04-18 18:09:57 -0400333 struct amdgpu_crtc *crtcs[AMDGPU_MAX_CRTCS];
Alex Deucherd4e13b02017-06-15 16:24:01 -0400334 struct amdgpu_plane *planes[AMDGPU_MAX_PLANES];
Alex Deucherf1950382016-04-18 18:09:57 -0400335 struct amdgpu_afmt *afmt[AMDGPU_MAX_AFMT_BLOCKS];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400336 /* DVI-I properties */
337 struct drm_property *coherent_mode_property;
338 /* DAC enable load detect */
339 struct drm_property *load_detect_property;
340 /* underscan */
341 struct drm_property *underscan_property;
342 struct drm_property *underscan_hborder_property;
343 struct drm_property *underscan_vborder_property;
344 /* audio */
345 struct drm_property *audio_property;
346 /* FMT dithering */
347 struct drm_property *dither_property;
348 /* hardcoded DFP edid from BIOS */
349 struct edid *bios_hardcoded_edid;
350 int bios_hardcoded_edid_size;
351
352 /* pointer to fbdev info structure */
353 struct amdgpu_fbdev *rfbdev;
354 /* firmware flags */
355 u16 firmware_flags;
356 /* pointer to backlight encoder */
357 struct amdgpu_encoder *bl_encoder;
358 struct amdgpu_audio audio; /* audio stuff */
359 int num_crtc; /* number of crtcs */
360 int num_hpd; /* number of hpd pins */
361 int num_dig; /* number of dig blocks */
362 int disp_priority;
363 const struct amdgpu_display_funcs *funcs;
Alex Deucherd4e13b02017-06-15 16:24:01 -0400364 enum drm_plane_type *plane_type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400365};
366
367#define AMDGPU_MAX_BL_LEVEL 0xFF
368
369#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
370
371struct amdgpu_backlight_privdata {
372 struct amdgpu_encoder *encoder;
373 uint8_t negative;
374};
375
376#endif
377
378struct amdgpu_atom_ss {
379 uint16_t percentage;
380 uint16_t percentage_divider;
381 uint8_t type;
382 uint16_t step;
383 uint8_t delay;
384 uint8_t range;
385 uint8_t refdiv;
386 /* asic_ss */
387 uint16_t rate;
388 uint16_t amount;
389};
390
391struct amdgpu_crtc {
392 struct drm_crtc base;
393 int crtc_id;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400394 bool enabled;
395 bool can_tile;
396 uint32_t crtc_offset;
397 struct drm_gem_object *cursor_bo;
398 uint64_t cursor_addr;
Alex Deucher29275a92015-09-24 17:29:44 -0400399 int cursor_x;
400 int cursor_y;
401 int cursor_hot_x;
402 int cursor_hot_y;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400403 int cursor_width;
404 int cursor_height;
405 int max_cursor_width;
406 int max_cursor_height;
407 enum amdgpu_rmx_type rmx_type;
408 u8 h_border;
409 u8 v_border;
410 fixed20_12 vsc;
411 fixed20_12 hsc;
412 struct drm_display_mode native_mode;
413 u32 pll_id;
414 /* page flipping */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400415 struct amdgpu_flip_work *pflip_works;
416 enum amdgpu_flip_status pflip_status;
417 int deferred_flip_completion;
418 /* pll sharing */
419 struct amdgpu_atom_ss ss;
420 bool ss_enabled;
421 u32 adjusted_clock;
422 int bpc;
423 u32 pll_reference_div;
424 u32 pll_post_div;
425 u32 pll_flags;
426 struct drm_encoder *encoder;
427 struct drm_connector *connector;
428 /* for dpm */
429 u32 line_time;
430 u32 wm_low;
431 u32 wm_high;
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500432 u32 lb_vblank_lead_lines;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400433 struct drm_display_mode hw_mode;
Emily Deng0f663562016-09-30 13:02:18 -0400434 /* for virtual dce */
435 struct hrtimer vblank_timer;
436 enum amdgpu_interrupt_state vsync_timer_enabled;
Harry Wentland45622362017-09-12 15:58:20 -0400437
438 int otg_inst;
439 uint32_t flip_flags;
Aric Cyrab2541b2016-12-29 15:27:12 -0500440 /* After Set Mode stream will be non-NULL */
441 const struct dc_stream *stream;
Andrey Grodzovskydd55d122017-01-29 23:16:03 -0500442 struct drm_pending_vblank_event *event;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400443};
444
Andrey Grodzovsky0604b362017-06-22 17:37:22 -0400445/* TODO rename to dc_plane_state */
446struct dc_surface;
447
448struct dm_plane_state {
Shirish S64d8b782017-03-23 14:54:40 +0530449 struct drm_plane_state base;
Andrey Grodzovsky0604b362017-06-22 17:37:22 -0400450 struct dc_surface* dc_surface;
Shirish S64d8b782017-03-23 14:54:40 +0530451};
452
Andrey Grodzovsky0604b362017-06-22 17:37:22 -0400453static inline struct dm_plane_state *
Shirish S64d8b782017-03-23 14:54:40 +0530454to_amdgpu_plane_state(struct drm_plane_state *state)
455{
Andrey Grodzovsky0604b362017-06-22 17:37:22 -0400456 return container_of(state, struct dm_plane_state, base);
Shirish S64d8b782017-03-23 14:54:40 +0530457}
458
Alex Deucherd4e13b02017-06-15 16:24:01 -0400459struct amdgpu_plane {
460 struct drm_plane base;
461 enum drm_plane_type plane_type;
462};
463
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400464struct amdgpu_encoder_atom_dig {
465 bool linkb;
466 /* atom dig */
467 bool coherent_mode;
468 int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
469 /* atom lvds/edp */
470 uint32_t lcd_misc;
471 uint16_t panel_pwr_delay;
472 uint32_t lcd_ss_id;
473 /* panel mode */
474 struct drm_display_mode native_mode;
475 struct backlight_device *bl_dev;
476 int dpms_mode;
477 uint8_t backlight_level;
478 int panel_mode;
479 struct amdgpu_afmt *afmt;
480};
481
482struct amdgpu_encoder {
483 struct drm_encoder base;
484 uint32_t encoder_enum;
485 uint32_t encoder_id;
486 uint32_t devices;
487 uint32_t active_device;
488 uint32_t flags;
489 uint32_t pixel_clock;
490 enum amdgpu_rmx_type rmx_type;
491 enum amdgpu_underscan_type underscan_type;
492 uint32_t underscan_hborder;
493 uint32_t underscan_vborder;
494 struct drm_display_mode native_mode;
495 void *enc_priv;
496 int audio_polling_active;
497 bool is_ext_encoder;
498 u16 caps;
499};
500
501struct amdgpu_connector_atom_dig {
502 /* displayport */
503 u8 dpcd[DP_RECEIVER_CAP_SIZE];
504 u8 dp_sink_type;
505 int dp_clock;
506 int dp_lane_count;
507 bool edp_on;
508};
509
510struct amdgpu_gpio_rec {
511 bool valid;
512 u8 id;
513 u32 reg;
514 u32 mask;
515 u32 shift;
516};
517
518struct amdgpu_hpd {
519 enum amdgpu_hpd_id hpd;
520 u8 plugged_state;
521 struct amdgpu_gpio_rec gpio;
522};
523
524struct amdgpu_router {
525 u32 router_id;
526 struct amdgpu_i2c_bus_rec i2c_info;
527 u8 i2c_addr;
528 /* i2c mux */
529 bool ddc_valid;
530 u8 ddc_mux_type;
531 u8 ddc_mux_control_pin;
532 u8 ddc_mux_state;
533 /* clock/data mux */
534 bool cd_valid;
535 u8 cd_mux_type;
536 u8 cd_mux_control_pin;
537 u8 cd_mux_state;
538};
539
540enum amdgpu_connector_audio {
541 AMDGPU_AUDIO_DISABLE = 0,
542 AMDGPU_AUDIO_ENABLE = 1,
543 AMDGPU_AUDIO_AUTO = 2
544};
545
546enum amdgpu_connector_dither {
547 AMDGPU_FMT_DITHER_DISABLE = 0,
548 AMDGPU_FMT_DITHER_ENABLE = 1,
549};
550
Harry Wentland45622362017-09-12 15:58:20 -0400551struct amdgpu_dm_dp_aux {
552 struct drm_dp_aux aux;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400553 struct ddc_service *ddc_service;
Harry Wentland45622362017-09-12 15:58:20 -0400554};
555
556struct amdgpu_i2c_adapter {
557 struct i2c_adapter base;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400558
559 struct ddc_service *ddc_service;
Harry Wentland45622362017-09-12 15:58:20 -0400560};
561
562#define TO_DM_AUX(x) container_of((x), struct amdgpu_dm_dp_aux, aux)
563
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400564struct amdgpu_connector {
565 struct drm_connector base;
566 uint32_t connector_id;
567 uint32_t devices;
568 struct amdgpu_i2c_chan *ddc_bus;
569 /* some systems have an hdmi and vga port with a shared ddc line */
570 bool shared_ddc;
571 bool use_digital;
572 /* we need to mind the EDID between detect
573 and get modes due to analog/digital/tvencoder */
574 struct edid *edid;
Harry Wentland45622362017-09-12 15:58:20 -0400575 /* number of modes generated from EDID at 'dc_sink' */
576 int num_modes;
577 /* The 'old' sink - before an HPD.
578 * The 'current' sink is in dc_link->sink. */
579 const struct dc_sink *dc_sink;
580 const struct dc_link *dc_link;
581 const struct dc_sink *dc_em_sink;
Aric Cyrab2541b2016-12-29 15:27:12 -0500582 const struct dc_stream *stream;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400583 void *con_priv;
584 bool dac_load_detect;
585 bool detected_by_load; /* if the connection status was determined by load */
586 uint16_t connector_object_id;
587 struct amdgpu_hpd hpd;
588 struct amdgpu_router router;
589 struct amdgpu_i2c_chan *router_bus;
590 enum amdgpu_connector_audio audio;
591 enum amdgpu_connector_dither dither;
592 unsigned pixelclock_for_modeset;
Harry Wentland45622362017-09-12 15:58:20 -0400593
594 struct drm_dp_mst_topology_mgr mst_mgr;
595 struct amdgpu_dm_dp_aux dm_dp_aux;
596 struct drm_dp_mst_port *port;
597 struct amdgpu_connector *mst_port;
598 struct amdgpu_encoder *mst_encoder;
599 struct semaphore mst_sem;
600
601 /* TODO see if we can merge with ddc_bus or make a dm_connector */
602 struct amdgpu_i2c_adapter *i2c;
603
604 /* Monitor range limits */
605 int min_vfreq ;
606 int max_vfreq ;
607 int pixel_clock_mhz;
608
609 /*freesync caps*/
610 struct mod_freesync_caps caps;
611
612 struct mutex hpd_lock;
613
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614};
615
Harry Wentland45622362017-09-12 15:58:20 -0400616/* TODO: start to use this struct and remove same field from base one */
617struct amdgpu_mst_connector {
618 struct amdgpu_connector base;
619
620 struct drm_dp_mst_topology_mgr mst_mgr;
621 struct amdgpu_dm_dp_aux dm_dp_aux;
622 struct drm_dp_mst_port *port;
623 struct amdgpu_connector *mst_port;
624 bool is_mst_connector;
625 struct amdgpu_encoder *mst_encoder;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400626};
627
628#define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
629 ((em) == ATOM_ENCODER_MODE_DP_MST))
630
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500631/* Driver internal use only flags of amdgpu_get_crtc_scanoutpos() */
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200632#define DRM_SCANOUTPOS_VALID (1 << 0)
633#define DRM_SCANOUTPOS_IN_VBLANK (1 << 1)
634#define DRM_SCANOUTPOS_ACCURATE (1 << 2)
Christian Königedf600d2016-05-03 15:54:54 +0200635#define USE_REAL_VBLANKSTART (1 << 30)
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500636#define GET_DISTANCE_TO_VBLANKSTART (1 << 31)
637
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638void amdgpu_link_encoder_connector(struct drm_device *dev);
639
640struct drm_connector *
641amdgpu_get_connector_for_encoder(struct drm_encoder *encoder);
642struct drm_connector *
643amdgpu_get_connector_for_encoder_init(struct drm_encoder *encoder);
644bool amdgpu_dig_monitor_is_duallink(struct drm_encoder *encoder,
645 u32 pixel_clock);
646
647u16 amdgpu_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
648struct drm_encoder *amdgpu_get_external_encoder(struct drm_encoder *encoder);
649
650bool amdgpu_ddc_probe(struct amdgpu_connector *amdgpu_connector, bool use_aux);
651
652void amdgpu_encoder_set_active_device(struct drm_encoder *encoder);
653
Thierry Reding88e72712015-09-24 18:35:31 +0200654int amdgpu_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
655 unsigned int flags, int *vpos, int *hpos,
656 ktime_t *stime, ktime_t *etime,
657 const struct drm_display_mode *mode);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400658
659int amdgpu_framebuffer_init(struct drm_device *dev,
660 struct amdgpu_framebuffer *rfb,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200661 const struct drm_mode_fb_cmd2 *mode_cmd,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400662 struct drm_gem_object *obj);
663
664int amdgpufb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
665
666void amdgpu_enc_destroy(struct drm_encoder *encoder);
667void amdgpu_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
668bool amdgpu_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
669 const struct drm_display_mode *mode,
670 struct drm_display_mode *adjusted_mode);
671void amdgpu_panel_mode_fixup(struct drm_encoder *encoder,
672 struct drm_display_mode *adjusted_mode);
673int amdgpu_crtc_idx_to_irq_type(struct amdgpu_device *adev, int crtc);
674
675/* fbdev layer */
676int amdgpu_fbdev_init(struct amdgpu_device *adev);
677void amdgpu_fbdev_fini(struct amdgpu_device *adev);
678void amdgpu_fbdev_set_suspend(struct amdgpu_device *adev, int state);
679int amdgpu_fbdev_total_size(struct amdgpu_device *adev);
680bool amdgpu_fbdev_robj_is_fb(struct amdgpu_device *adev, struct amdgpu_bo *robj);
Alex Deucher8b7530b2015-10-02 16:59:34 -0400681void amdgpu_fbdev_restore_mode(struct amdgpu_device *adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400682
683void amdgpu_fb_output_poll_changed(struct amdgpu_device *adev);
684
685
686int amdgpu_align_pitch(struct amdgpu_device *adev, int width, int bpp, bool tiled);
687
688/* amdgpu_display.c */
689void amdgpu_print_display_setup(struct drm_device *dev);
690int amdgpu_modeset_create_props(struct amdgpu_device *adev);
Daniel Vettera4eff9a2017-03-22 22:50:57 +0100691int amdgpu_crtc_set_config(struct drm_mode_set *set,
692 struct drm_modeset_acquire_ctx *ctx);
Michel Dänzer325cbba2016-08-04 12:39:37 +0900693int amdgpu_crtc_page_flip_target(struct drm_crtc *crtc,
694 struct drm_framebuffer *fb,
695 struct drm_pending_vblank_event *event,
Daniel Vetter41292b1f2017-03-22 22:50:50 +0100696 uint32_t page_flip_flags, uint32_t target,
697 struct drm_modeset_acquire_ctx *ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400698extern const struct drm_mode_config_funcs amdgpu_mode_funcs;
699
700#endif