blob: eac623c7c3d86c58869c4804f63ad576631c129a [file] [log] [blame]
Benoît Cousson0be16212010-09-21 10:34:10 -06001/*
2 * OMAP4 PRM module functions
3 *
Benoit Coussoneaac3292011-07-10 05:56:31 -06004 * Copyright (C) 2011 Texas Instruments, Inc.
Benoît Cousson0be16212010-09-21 10:34:10 -06005 * Copyright (C) 2010 Nokia Corporation
6 * Benoît Cousson
7 * Paul Walmsley
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/delay.h>
16#include <linux/errno.h>
17#include <linux/err.h>
Paul Walmsley2ace8312010-12-21 21:05:14 -070018#include <linux/io.h>
Benoît Cousson0be16212010-09-21 10:34:10 -060019
Benoît Cousson0be16212010-09-21 10:34:10 -060020#include <plat/cpu.h>
Russell Kinge6fa35a2012-02-07 09:58:57 +000021#include <plat/irqs.h>
Benoît Cousson0be16212010-09-21 10:34:10 -060022#include <plat/prcm.h>
23
Tony Lindgrenee0839c2012-02-24 10:34:35 -080024#include "iomap.h"
25#include "common.h"
Kevin Hilman58aaa592011-03-28 10:52:04 -070026#include "vp.h"
Paul Walmsleyd198b512010-12-21 15:30:54 -070027#include "prm44xx.h"
Benoît Cousson0be16212010-09-21 10:34:10 -060028#include "prm-regbits-44xx.h"
Kevin Hilman4bb73ad2011-03-28 10:25:12 -070029#include "prcm44xx.h"
30#include "prminst44xx.h"
Benoît Cousson0be16212010-09-21 10:34:10 -060031
Tero Kristo2f31b512011-12-16 14:37:00 -070032static const struct omap_prcm_irq omap4_prcm_irqs[] = {
33 OMAP_PRCM_IRQ("wkup", 0, 0),
34 OMAP_PRCM_IRQ("io", 9, 1),
35};
36
37static struct omap_prcm_irq_setup omap4_prcm_irq_setup = {
38 .ack = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
39 .mask = OMAP4_PRM_IRQENABLE_MPU_OFFSET,
40 .nr_regs = 2,
41 .irqs = omap4_prcm_irqs,
42 .nr_irqs = ARRAY_SIZE(omap4_prcm_irqs),
43 .irq = OMAP44XX_IRQ_PRCM,
44 .read_pending_irqs = &omap44xx_prm_read_pending_irqs,
45 .ocp_barrier = &omap44xx_prm_ocp_barrier,
46 .save_and_clear_irqen = &omap44xx_prm_save_and_clear_irqen,
47 .restore_irqen = &omap44xx_prm_restore_irqen,
48};
49
Paul Walmsley2ace8312010-12-21 21:05:14 -070050/* PRM low-level functions */
51
52/* Read a register in a CM/PRM instance in the PRM module */
53u32 omap4_prm_read_inst_reg(s16 inst, u16 reg)
54{
55 return __raw_readl(OMAP44XX_PRM_REGADDR(inst, reg));
56}
57
58/* Write into a register in a CM/PRM instance in the PRM module */
59void omap4_prm_write_inst_reg(u32 val, s16 inst, u16 reg)
60{
61 __raw_writel(val, OMAP44XX_PRM_REGADDR(inst, reg));
62}
63
64/* Read-modify-write a register in a PRM module. Caller must lock */
65u32 omap4_prm_rmw_inst_reg_bits(u32 mask, u32 bits, s16 inst, s16 reg)
66{
67 u32 v;
68
69 v = omap4_prm_read_inst_reg(inst, reg);
70 v &= ~mask;
71 v |= bits;
72 omap4_prm_write_inst_reg(v, inst, reg);
73
74 return v;
75}
Kevin Hilman58aaa592011-03-28 10:52:04 -070076
77/* PRM VP */
78
79/*
80 * struct omap4_vp - OMAP4 VP register access description.
81 * @irqstatus_mpu: offset to IRQSTATUS_MPU register for VP
82 * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
83 */
84struct omap4_vp {
85 u32 irqstatus_mpu;
86 u32 tranxdone_status;
87};
88
89static struct omap4_vp omap4_vp[] = {
90 [OMAP4_VP_VDD_MPU_ID] = {
91 .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET,
92 .tranxdone_status = OMAP4430_VP_MPU_TRANXDONE_ST_MASK,
93 },
94 [OMAP4_VP_VDD_IVA_ID] = {
95 .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
96 .tranxdone_status = OMAP4430_VP_IVA_TRANXDONE_ST_MASK,
97 },
98 [OMAP4_VP_VDD_CORE_ID] = {
99 .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
100 .tranxdone_status = OMAP4430_VP_CORE_TRANXDONE_ST_MASK,
101 },
102};
103
104u32 omap4_prm_vp_check_txdone(u8 vp_id)
105{
106 struct omap4_vp *vp = &omap4_vp[vp_id];
107 u32 irqstatus;
108
109 irqstatus = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
110 OMAP4430_PRM_OCP_SOCKET_INST,
111 vp->irqstatus_mpu);
112 return irqstatus & vp->tranxdone_status;
113}
114
115void omap4_prm_vp_clear_txdone(u8 vp_id)
116{
117 struct omap4_vp *vp = &omap4_vp[vp_id];
118
119 omap4_prminst_write_inst_reg(vp->tranxdone_status,
120 OMAP4430_PRM_PARTITION,
121 OMAP4430_PRM_OCP_SOCKET_INST,
122 vp->irqstatus_mpu);
123};
Kevin Hilman4bb73ad2011-03-28 10:25:12 -0700124
125u32 omap4_prm_vcvp_read(u8 offset)
126{
127 return omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
128 OMAP4430_PRM_DEVICE_INST, offset);
129}
130
131void omap4_prm_vcvp_write(u32 val, u8 offset)
132{
133 omap4_prminst_write_inst_reg(val, OMAP4430_PRM_PARTITION,
134 OMAP4430_PRM_DEVICE_INST, offset);
135}
136
137u32 omap4_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
138{
139 return omap4_prminst_rmw_inst_reg_bits(mask, bits,
140 OMAP4430_PRM_PARTITION,
141 OMAP4430_PRM_DEVICE_INST,
142 offset);
143}
Paul Walmsley26c98c52011-12-16 14:36:58 -0700144
145static inline u32 _read_pending_irq_reg(u16 irqen_offs, u16 irqst_offs)
146{
147 u32 mask, st;
148
149 /* XXX read mask from RAM? */
150 mask = omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST, irqen_offs);
151 st = omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST, irqst_offs);
152
153 return mask & st;
154}
155
156/**
157 * omap44xx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
158 * @events: ptr to two consecutive u32s, preallocated by caller
159 *
160 * Read PRM_IRQSTATUS_MPU* bits, AND'ed with the currently-enabled PRM
161 * MPU IRQs, and store the result into the two u32s pointed to by @events.
162 * No return value.
163 */
164void omap44xx_prm_read_pending_irqs(unsigned long *events)
165{
166 events[0] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_OFFSET,
167 OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
168
169 events[1] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_2_OFFSET,
170 OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
171}
172
173/**
174 * omap44xx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
175 *
176 * Force any buffered writes to the PRM IP block to complete. Needed
177 * by the PRM IRQ handler, which reads and writes directly to the IP
178 * block, to avoid race conditions after acknowledging or clearing IRQ
179 * bits. No return value.
180 */
181void omap44xx_prm_ocp_barrier(void)
182{
183 omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
184 OMAP4_REVISION_PRM_OFFSET);
185}
Tero Kristo91285b62011-12-16 14:36:58 -0700186
187/**
188 * omap44xx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU* regs
189 * @saved_mask: ptr to a u32 array to save IRQENABLE bits
190 *
191 * Save the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers to
192 * @saved_mask. @saved_mask must be allocated by the caller.
193 * Intended to be used in the PRM interrupt handler suspend callback.
194 * The OCP barrier is needed to ensure the write to disable PRM
195 * interrupts reaches the PRM before returning; otherwise, spurious
196 * interrupts might occur. No return value.
197 */
198void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask)
199{
200 saved_mask[0] =
201 omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
202 OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
203 saved_mask[1] =
204 omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
205 OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
206
207 omap4_prm_write_inst_reg(0, OMAP4430_PRM_DEVICE_INST,
208 OMAP4_PRM_IRQENABLE_MPU_OFFSET);
209 omap4_prm_write_inst_reg(0, OMAP4430_PRM_DEVICE_INST,
210 OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
211
212 /* OCP barrier */
213 omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
214 OMAP4_REVISION_PRM_OFFSET);
215}
216
217/**
218 * omap44xx_prm_restore_irqen - set PRM_IRQENABLE_MPU* registers from args
219 * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
220 *
221 * Restore the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers from
222 * @saved_mask. Intended to be used in the PRM interrupt handler resume
223 * callback to restore values saved by omap44xx_prm_save_and_clear_irqen().
224 * No OCP barrier should be needed here; any pending PRM interrupts will fire
225 * once the writes reach the PRM. No return value.
226 */
227void omap44xx_prm_restore_irqen(u32 *saved_mask)
228{
229 omap4_prm_write_inst_reg(saved_mask[0], OMAP4430_PRM_DEVICE_INST,
230 OMAP4_PRM_IRQENABLE_MPU_OFFSET);
231 omap4_prm_write_inst_reg(saved_mask[1], OMAP4430_PRM_DEVICE_INST,
232 OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
233}
Tero Kristo2f31b512011-12-16 14:37:00 -0700234
235static int __init omap4xxx_prcm_init(void)
236{
237 if (cpu_is_omap44xx())
238 return omap_prcm_register_chain_handler(&omap4_prcm_irq_setup);
239 return 0;
240}
241subsys_initcall(omap4xxx_prcm_init);