blob: 3fad8ad3f92c2c5d1bcc98e4428b70db82d2d67a [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/platsmp.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
7 *
8 * Copyright (C) 2002 ARM Ltd.
9 * All Rights Reserved
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14*/
15
16#include <linux/init.h>
17#include <linux/errno.h>
18#include <linux/delay.h>
19#include <linux/device.h>
20#include <linux/jiffies.h>
21#include <linux/smp.h>
22#include <linux/io.h>
23
24#include <asm/cacheflush.h>
Russell King0f7b3322011-04-03 13:01:30 +010025#include <asm/hardware/gic.h>
Will Deaconeb504392012-01-20 12:01:12 +010026#include <asm/smp_plat.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090027#include <asm/smp_scu.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090028
29#include <mach/hardware.h>
30#include <mach/regs-clock.h>
JungHi Min911c29b2011-07-16 13:39:09 +090031#include <mach/regs-pmu.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090032
Kukjin Kim56b20922011-08-20 13:41:21 +090033#include <plat/cpu.h>
34
Marc Zyngier06853ae2011-09-08 13:15:22 +010035#include "common.h"
36
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090037extern void exynos4_secondary_startup(void);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090038
Kukjin Kim56b20922011-08-20 13:41:21 +090039#define CPU1_BOOT_REG (samsung_rev() == EXYNOS4210_REV_1_1 ? \
40 S5P_INFORM5 : S5P_VA_SYSRAM)
JungHi Min911c29b2011-07-16 13:39:09 +090041
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090042/*
43 * control for which core is the next to come out of the secondary
44 * boot "holding pen"
45 */
46
47volatile int __cpuinitdata pen_release = -1;
48
Russell King3705ff62010-12-18 10:53:12 +000049/*
50 * Write pen_release in a way that is guaranteed to be visible to all
51 * observers, irrespective of whether they're taking part in coherency
52 * or not. This is necessary for the hotplug code to work reliably.
53 */
54static void write_pen_release(int val)
55{
56 pen_release = val;
57 smp_wmb();
58 __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
59 outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
60}
61
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090062static void __iomem *scu_base_addr(void)
63{
64 return (void __iomem *)(S5P_VA_SCU);
65}
66
67static DEFINE_SPINLOCK(boot_lock);
68
Marc Zyngier06853ae2011-09-08 13:15:22 +010069static void __cpuinit exynos_secondary_init(unsigned int cpu)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090070{
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090071 /*
72 * if any interrupts are already enabled for the primary
73 * core (e.g. timer irq), then they will not have been enabled
74 * for us: do so
75 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000076 gic_secondary_init(0);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090077
78 /*
79 * let the primary processor know we're out of the
80 * pen, then head off into the C entry point
81 */
Russell King3705ff62010-12-18 10:53:12 +000082 write_pen_release(-1);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090083
84 /*
85 * Synchronise with the boot thread.
86 */
87 spin_lock(&boot_lock);
88 spin_unlock(&boot_lock);
89}
90
Marc Zyngier06853ae2011-09-08 13:15:22 +010091static int __cpuinit exynos_boot_secondary(unsigned int cpu, struct task_struct *idle)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090092{
93 unsigned long timeout;
94
95 /*
96 * Set synchronisation state between this boot processor
97 * and the secondary one
98 */
99 spin_lock(&boot_lock);
100
101 /*
102 * The secondary processor is waiting to be released from
103 * the holding pen - release it, then wait for it to flag
104 * that it has been released by resetting pen_release.
105 *
106 * Note that "pen_release" is the hardware CPU ID, whereas
107 * "cpu" is Linux's internal ID.
108 */
Will Deacon2f41c362011-08-09 11:29:19 +0100109 write_pen_release(cpu_logical_map(cpu));
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900110
JungHi Min911c29b2011-07-16 13:39:09 +0900111 if (!(__raw_readl(S5P_ARM_CORE1_STATUS) & S5P_CORE_LOCAL_PWR_EN)) {
112 __raw_writel(S5P_CORE_LOCAL_PWR_EN,
113 S5P_ARM_CORE1_CONFIGURATION);
114
115 timeout = 10;
116
117 /* wait max 10 ms until cpu1 is on */
118 while ((__raw_readl(S5P_ARM_CORE1_STATUS)
119 & S5P_CORE_LOCAL_PWR_EN) != S5P_CORE_LOCAL_PWR_EN) {
120 if (timeout-- == 0)
121 break;
122
123 mdelay(1);
124 }
125
126 if (timeout == 0) {
127 printk(KERN_ERR "cpu1 power enable failed");
128 spin_unlock(&boot_lock);
129 return -ETIMEDOUT;
130 }
131 }
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900132 /*
133 * Send the secondary CPU a soft interrupt, thereby causing
134 * the boot monitor to read the system wide flags register,
135 * and branch to the address found there.
136 */
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900137
138 timeout = jiffies + (1 * HZ);
139 while (time_before(jiffies, timeout)) {
140 smp_rmb();
JungHi Min911c29b2011-07-16 13:39:09 +0900141
Rob Herringf7597c02012-01-09 15:39:19 -0600142 __raw_writel(virt_to_phys(exynos4_secondary_startup),
JungHi Min911c29b2011-07-16 13:39:09 +0900143 CPU1_BOOT_REG);
144 gic_raise_softirq(cpumask_of(cpu), 1);
145
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900146 if (pen_release == -1)
147 break;
148
149 udelay(10);
150 }
151
152 /*
153 * now the secondary core is starting up let it run its
154 * calibrations, then wait for it to finish
155 */
156 spin_unlock(&boot_lock);
157
158 return pen_release != -1 ? -ENOSYS : 0;
159}
160
161/*
162 * Initialise the CPU possible map early - this describes the CPUs
163 * which may be present or become present in the system.
164 */
165
Marc Zyngier06853ae2011-09-08 13:15:22 +0100166static void __init exynos_smp_init_cpus(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900167{
168 void __iomem *scu_base = scu_base_addr();
169 unsigned int i, ncores;
170
Kukjin Kime9bba612012-01-25 15:35:57 +0900171 if (soc_is_exynos5250())
172 ncores = 2;
173 else
174 ncores = scu_base ? scu_get_core_count(scu_base) : 1;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900175
176 /* sanity check */
Russell Kinga06f9162011-10-20 22:04:18 +0100177 if (ncores > nr_cpu_ids) {
178 pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
179 ncores, nr_cpu_ids);
180 ncores = nr_cpu_ids;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900181 }
182
183 for (i = 0; i < ncores; i++)
184 set_cpu_possible(i, true);
Russell King0f7b3322011-04-03 13:01:30 +0100185
186 set_smp_cross_call(gic_raise_softirq);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900187}
188
Marc Zyngier06853ae2011-09-08 13:15:22 +0100189static void __init exynos_smp_prepare_cpus(unsigned int max_cpus)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900190{
Kukjin Kime9bba612012-01-25 15:35:57 +0900191 if (!soc_is_exynos5250())
192 scu_enable(scu_base_addr());
Russell King05c74a62010-12-03 11:09:48 +0000193
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900194 /*
Russell King05c74a62010-12-03 11:09:48 +0000195 * Write the address of secondary startup into the
196 * system-wide flags register. The boot monitor waits
197 * until it receives a soft interrupt, and then the
198 * secondary CPU branches to this address.
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900199 */
Rob Herringf7597c02012-01-09 15:39:19 -0600200 __raw_writel(virt_to_phys(exynos4_secondary_startup),
Kukjin Kim56b20922011-08-20 13:41:21 +0900201 CPU1_BOOT_REG);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900202}
Marc Zyngier06853ae2011-09-08 13:15:22 +0100203
204struct smp_operations exynos_smp_ops __initdata = {
205 .smp_init_cpus = exynos_smp_init_cpus,
206 .smp_prepare_cpus = exynos_smp_prepare_cpus,
207 .smp_secondary_init = exynos_secondary_init,
208 .smp_boot_secondary = exynos_boot_secondary,
209#ifdef CONFIG_HOTPLUG_CPU
210 .cpu_die = exynos_cpu_die,
211#endif
212};