blob: b14544e91b65e1b3dfda33dfb52daf1aa8084baa [file] [log] [blame]
Hu Ziji06c8b662017-03-30 17:23:00 +02001/*
2 * PHY support for Xenon SDHC
3 *
4 * Copyright (C) 2016 Marvell, All Rights Reserved.
5 *
6 * Author: Hu Ziji <huziji@marvell.com>
7 * Date: 2016-8-24
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation version 2.
12 */
13
14#include <linux/slab.h>
15#include <linux/delay.h>
16#include <linux/ktime.h>
17#include <linux/of_address.h>
18
19#include "sdhci-pltfm.h"
20#include "sdhci-xenon.h"
21
22/* Register base for eMMC PHY 5.0 Version */
23#define XENON_EMMC_5_0_PHY_REG_BASE 0x0160
24/* Register base for eMMC PHY 5.1 Version */
25#define XENON_EMMC_PHY_REG_BASE 0x0170
26
27#define XENON_EMMC_PHY_TIMING_ADJUST XENON_EMMC_PHY_REG_BASE
28#define XENON_EMMC_5_0_PHY_TIMING_ADJUST XENON_EMMC_5_0_PHY_REG_BASE
29#define XENON_TIMING_ADJUST_SLOW_MODE BIT(29)
30#define XENON_TIMING_ADJUST_SDIO_MODE BIT(28)
31#define XENON_SAMPL_INV_QSP_PHASE_SELECT BIT(18)
32#define XENON_SAMPL_INV_QSP_PHASE_SELECT_SHIFT 18
33#define XENON_PHY_INITIALIZAION BIT(31)
34#define XENON_WAIT_CYCLE_BEFORE_USING_MASK 0xF
35#define XENON_WAIT_CYCLE_BEFORE_USING_SHIFT 12
36#define XENON_FC_SYNC_EN_DURATION_MASK 0xF
37#define XENON_FC_SYNC_EN_DURATION_SHIFT 8
38#define XENON_FC_SYNC_RST_EN_DURATION_MASK 0xF
39#define XENON_FC_SYNC_RST_EN_DURATION_SHIFT 4
40#define XENON_FC_SYNC_RST_DURATION_MASK 0xF
41#define XENON_FC_SYNC_RST_DURATION_SHIFT 0
42
43#define XENON_EMMC_PHY_FUNC_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x4)
44#define XENON_EMMC_5_0_PHY_FUNC_CONTROL \
45 (XENON_EMMC_5_0_PHY_REG_BASE + 0x4)
46#define XENON_ASYNC_DDRMODE_MASK BIT(23)
47#define XENON_ASYNC_DDRMODE_SHIFT 23
48#define XENON_CMD_DDR_MODE BIT(16)
49#define XENON_DQ_DDR_MODE_SHIFT 8
50#define XENON_DQ_DDR_MODE_MASK 0xFF
51#define XENON_DQ_ASYNC_MODE BIT(4)
52
53#define XENON_EMMC_PHY_PAD_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x8)
54#define XENON_EMMC_5_0_PHY_PAD_CONTROL \
55 (XENON_EMMC_5_0_PHY_REG_BASE + 0x8)
56#define XENON_REC_EN_SHIFT 24
57#define XENON_REC_EN_MASK 0xF
58#define XENON_FC_DQ_RECEN BIT(24)
59#define XENON_FC_CMD_RECEN BIT(25)
60#define XENON_FC_QSP_RECEN BIT(26)
61#define XENON_FC_QSN_RECEN BIT(27)
62#define XENON_OEN_QSN BIT(28)
63#define XENON_AUTO_RECEN_CTRL BIT(30)
64#define XENON_FC_ALL_CMOS_RECEIVER 0xF000
65
66#define XENON_EMMC5_FC_QSP_PD BIT(18)
67#define XENON_EMMC5_FC_QSP_PU BIT(22)
68#define XENON_EMMC5_FC_CMD_PD BIT(17)
69#define XENON_EMMC5_FC_CMD_PU BIT(21)
70#define XENON_EMMC5_FC_DQ_PD BIT(16)
71#define XENON_EMMC5_FC_DQ_PU BIT(20)
72
73#define XENON_EMMC_PHY_PAD_CONTROL1 (XENON_EMMC_PHY_REG_BASE + 0xC)
74#define XENON_EMMC5_1_FC_QSP_PD BIT(9)
75#define XENON_EMMC5_1_FC_QSP_PU BIT(25)
76#define XENON_EMMC5_1_FC_CMD_PD BIT(8)
77#define XENON_EMMC5_1_FC_CMD_PU BIT(24)
78#define XENON_EMMC5_1_FC_DQ_PD 0xFF
79#define XENON_EMMC5_1_FC_DQ_PU (0xFF << 16)
80
81#define XENON_EMMC_PHY_PAD_CONTROL2 (XENON_EMMC_PHY_REG_BASE + 0x10)
82#define XENON_EMMC_5_0_PHY_PAD_CONTROL2 \
83 (XENON_EMMC_5_0_PHY_REG_BASE + 0xC)
84#define XENON_ZNR_MASK 0x1F
85#define XENON_ZNR_SHIFT 8
86#define XENON_ZPR_MASK 0x1F
87/* Preferred ZNR and ZPR value vary between different boards.
88 * The specific ZNR and ZPR value should be defined here
89 * according to board actual timing.
90 */
91#define XENON_ZNR_DEF_VALUE 0xF
92#define XENON_ZPR_DEF_VALUE 0xF
93
94#define XENON_EMMC_PHY_DLL_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x14)
95#define XENON_EMMC_5_0_PHY_DLL_CONTROL \
96 (XENON_EMMC_5_0_PHY_REG_BASE + 0x10)
97#define XENON_DLL_ENABLE BIT(31)
98#define XENON_DLL_UPDATE_STROBE_5_0 BIT(30)
99#define XENON_DLL_REFCLK_SEL BIT(30)
100#define XENON_DLL_UPDATE BIT(23)
101#define XENON_DLL_PHSEL1_SHIFT 24
102#define XENON_DLL_PHSEL0_SHIFT 16
103#define XENON_DLL_PHASE_MASK 0x3F
104#define XENON_DLL_PHASE_90_DEGREE 0x1F
105#define XENON_DLL_FAST_LOCK BIT(5)
106#define XENON_DLL_GAIN2X BIT(3)
107#define XENON_DLL_BYPASS_EN BIT(0)
108
109#define XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST \
110 (XENON_EMMC_5_0_PHY_REG_BASE + 0x14)
111#define XENON_EMMC_PHY_LOGIC_TIMING_ADJUST (XENON_EMMC_PHY_REG_BASE + 0x18)
112#define XENON_LOGIC_TIMING_VALUE 0x00AA8977
113
114/*
115 * List offset of PHY registers and some special register values
116 * in eMMC PHY 5.0 or eMMC PHY 5.1
117 */
118struct xenon_emmc_phy_regs {
119 /* Offset of Timing Adjust register */
120 u16 timing_adj;
121 /* Offset of Func Control register */
122 u16 func_ctrl;
123 /* Offset of Pad Control register */
124 u16 pad_ctrl;
125 /* Offset of Pad Control register 2 */
126 u16 pad_ctrl2;
127 /* Offset of DLL Control register */
128 u16 dll_ctrl;
129 /* Offset of Logic Timing Adjust register */
130 u16 logic_timing_adj;
131 /* DLL Update Enable bit */
132 u32 dll_update;
133};
134
135static const char * const phy_types[] = {
136 "emmc 5.0 phy",
137 "emmc 5.1 phy"
138};
139
140enum xenon_phy_type_enum {
141 EMMC_5_0_PHY,
142 EMMC_5_1_PHY,
143 NR_PHY_TYPES
144};
145
146static struct xenon_emmc_phy_regs xenon_emmc_5_0_phy_regs = {
147 .timing_adj = XENON_EMMC_5_0_PHY_TIMING_ADJUST,
148 .func_ctrl = XENON_EMMC_5_0_PHY_FUNC_CONTROL,
149 .pad_ctrl = XENON_EMMC_5_0_PHY_PAD_CONTROL,
150 .pad_ctrl2 = XENON_EMMC_5_0_PHY_PAD_CONTROL2,
151 .dll_ctrl = XENON_EMMC_5_0_PHY_DLL_CONTROL,
152 .logic_timing_adj = XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST,
153 .dll_update = XENON_DLL_UPDATE_STROBE_5_0,
154};
155
156static struct xenon_emmc_phy_regs xenon_emmc_5_1_phy_regs = {
157 .timing_adj = XENON_EMMC_PHY_TIMING_ADJUST,
158 .func_ctrl = XENON_EMMC_PHY_FUNC_CONTROL,
159 .pad_ctrl = XENON_EMMC_PHY_PAD_CONTROL,
160 .pad_ctrl2 = XENON_EMMC_PHY_PAD_CONTROL2,
161 .dll_ctrl = XENON_EMMC_PHY_DLL_CONTROL,
162 .logic_timing_adj = XENON_EMMC_PHY_LOGIC_TIMING_ADJUST,
163 .dll_update = XENON_DLL_UPDATE,
164};
165
166/*
167 * eMMC PHY configuration and operations
168 */
169struct xenon_emmc_phy_params {
170 bool slow_mode;
171
172 u8 znr;
173 u8 zpr;
174
175 /* Nr of consecutive Sampling Points of a Valid Sampling Window */
176 u8 nr_tun_times;
177 /* Divider for calculating Tuning Step */
178 u8 tun_step_divider;
179};
180
181static int xenon_alloc_emmc_phy(struct sdhci_host *host)
182{
183 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
184 struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
185 struct xenon_emmc_phy_params *params;
186
187 params = devm_kzalloc(mmc_dev(host->mmc), sizeof(*params), GFP_KERNEL);
188 if (!params)
189 return -ENOMEM;
190
191 priv->phy_params = params;
192 if (priv->phy_type == EMMC_5_0_PHY)
193 priv->emmc_phy_regs = &xenon_emmc_5_0_phy_regs;
194 else
195 priv->emmc_phy_regs = &xenon_emmc_5_1_phy_regs;
196
197 return 0;
198}
199
200/*
201 * eMMC 5.0/5.1 PHY init/re-init.
202 * eMMC PHY init should be executed after:
203 * 1. SDCLK frequency changes.
204 * 2. SDCLK is stopped and re-enabled.
205 * 3. config in emmc_phy_regs->timing_adj and emmc_phy_regs->func_ctrl
206 * are changed
207 */
208static int xenon_emmc_phy_init(struct sdhci_host *host)
209{
210 u32 reg;
211 u32 wait, clock;
212 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
213 struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
214 struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
215
216 reg = sdhci_readl(host, phy_regs->timing_adj);
217 reg |= XENON_PHY_INITIALIZAION;
218 sdhci_writel(host, reg, phy_regs->timing_adj);
219
220 /* Add duration of FC_SYNC_RST */
221 wait = ((reg >> XENON_FC_SYNC_RST_DURATION_SHIFT) &
222 XENON_FC_SYNC_RST_DURATION_MASK);
223 /* Add interval between FC_SYNC_EN and FC_SYNC_RST */
224 wait += ((reg >> XENON_FC_SYNC_RST_EN_DURATION_SHIFT) &
225 XENON_FC_SYNC_RST_EN_DURATION_MASK);
226 /* Add duration of asserting FC_SYNC_EN */
227 wait += ((reg >> XENON_FC_SYNC_EN_DURATION_SHIFT) &
228 XENON_FC_SYNC_EN_DURATION_MASK);
229 /* Add duration of waiting for PHY */
230 wait += ((reg >> XENON_WAIT_CYCLE_BEFORE_USING_SHIFT) &
231 XENON_WAIT_CYCLE_BEFORE_USING_MASK);
232 /* 4 additional bus clock and 4 AXI bus clock are required */
233 wait += 8;
234 wait <<= 20;
235
236 clock = host->clock;
237 if (!clock)
238 /* Use the possibly slowest bus frequency value */
239 clock = XENON_LOWEST_SDCLK_FREQ;
240 /* get the wait time */
241 wait /= clock;
242 wait++;
243 /* wait for host eMMC PHY init completes */
244 udelay(wait);
245
246 reg = sdhci_readl(host, phy_regs->timing_adj);
247 reg &= XENON_PHY_INITIALIZAION;
248 if (reg) {
249 dev_err(mmc_dev(host->mmc), "eMMC PHY init cannot complete after %d us\n",
250 wait);
251 return -ETIMEDOUT;
252 }
253
254 return 0;
255}
256
257/*
258 * Enable eMMC PHY HW DLL
259 * DLL should be enabled and stable before HS200/SDR104 tuning,
260 * and before HS400 data strobe setting.
261 */
262static int xenon_emmc_phy_enable_dll(struct sdhci_host *host)
263{
264 u32 reg;
265 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
266 struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
267 struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
268 ktime_t timeout;
269
270 if (WARN_ON(host->clock <= MMC_HIGH_52_MAX_DTR))
271 return -EINVAL;
272
273 reg = sdhci_readl(host, phy_regs->dll_ctrl);
274 if (reg & XENON_DLL_ENABLE)
275 return 0;
276
277 /* Enable DLL */
278 reg = sdhci_readl(host, phy_regs->dll_ctrl);
279 reg |= (XENON_DLL_ENABLE | XENON_DLL_FAST_LOCK);
280
281 /*
282 * Set Phase as 90 degree, which is most common value.
283 * Might set another value if necessary.
284 * The granularity is 1 degree.
285 */
286 reg &= ~((XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL0_SHIFT) |
287 (XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL1_SHIFT));
288 reg |= ((XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL0_SHIFT) |
289 (XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL1_SHIFT));
290
291 reg &= ~XENON_DLL_BYPASS_EN;
292 reg |= phy_regs->dll_update;
293 if (priv->phy_type == EMMC_5_1_PHY)
294 reg &= ~XENON_DLL_REFCLK_SEL;
295 sdhci_writel(host, reg, phy_regs->dll_ctrl);
296
297 /* Wait max 32 ms */
298 timeout = ktime_add_ms(ktime_get(), 32);
299 while (!(sdhci_readw(host, XENON_SLOT_EXT_PRESENT_STATE) &
300 XENON_DLL_LOCK_STATE)) {
301 if (ktime_after(ktime_get(), timeout)) {
302 dev_err(mmc_dev(host->mmc), "Wait for DLL Lock time-out\n");
303 return -ETIMEDOUT;
304 }
305 udelay(100);
306 }
307 return 0;
308}
309
310/*
311 * Config to eMMC PHY to prepare for tuning.
312 * Enable HW DLL and set the TUNING_STEP
313 */
314static int xenon_emmc_phy_config_tuning(struct sdhci_host *host)
315{
316 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
317 struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
318 struct xenon_emmc_phy_params *params = priv->phy_params;
319 u32 reg, tuning_step;
320 int ret;
321
322 if (host->clock <= MMC_HIGH_52_MAX_DTR)
323 return -EINVAL;
324
325 ret = xenon_emmc_phy_enable_dll(host);
326 if (ret)
327 return ret;
328
329 /* Achieve TUNING_STEP with HW DLL help */
330 reg = sdhci_readl(host, XENON_SLOT_DLL_CUR_DLY_VAL);
331 tuning_step = reg / params->tun_step_divider;
332 if (unlikely(tuning_step > XENON_TUNING_STEP_MASK)) {
333 dev_warn(mmc_dev(host->mmc),
334 "HS200 TUNING_STEP %d is larger than MAX value\n",
335 tuning_step);
336 tuning_step = XENON_TUNING_STEP_MASK;
337 }
338
339 /* Set TUNING_STEP for later tuning */
340 reg = sdhci_readl(host, XENON_SLOT_OP_STATUS_CTRL);
341 reg &= ~(XENON_TUN_CONSECUTIVE_TIMES_MASK <<
342 XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
343 reg |= (params->nr_tun_times << XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
344 reg &= ~(XENON_TUNING_STEP_MASK << XENON_TUNING_STEP_SHIFT);
345 reg |= (tuning_step << XENON_TUNING_STEP_SHIFT);
346 sdhci_writel(host, reg, XENON_SLOT_OP_STATUS_CTRL);
347
348 return 0;
349}
350
351static void xenon_emmc_phy_disable_data_strobe(struct sdhci_host *host)
352{
353 u32 reg;
354
355 /* Disable SDHC Data Strobe */
356 reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
357 reg &= ~XENON_ENABLE_DATA_STROBE;
358 sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
359}
360
361/* Set HS400 Data Strobe */
362static void xenon_emmc_phy_strobe_delay_adj(struct sdhci_host *host)
363{
364 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
365 struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
366 u32 reg;
367
368 if (WARN_ON(host->timing != MMC_TIMING_MMC_HS400))
369 return;
370
371 if (host->clock <= MMC_HIGH_52_MAX_DTR)
372 return;
373
374 dev_dbg(mmc_dev(host->mmc), "starts HS400 strobe delay adjustment\n");
375
376 xenon_emmc_phy_enable_dll(host);
377
378 /* Enable SDHC Data Strobe */
379 reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
380 reg |= XENON_ENABLE_DATA_STROBE;
381 sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
382
383 /* Set Data Strobe Pull down */
384 if (priv->phy_type == EMMC_5_0_PHY) {
385 reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
386 reg |= XENON_EMMC5_FC_QSP_PD;
387 reg &= ~XENON_EMMC5_FC_QSP_PU;
388 sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
389 } else {
390 reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
391 reg |= XENON_EMMC5_1_FC_QSP_PD;
392 reg &= ~XENON_EMMC5_1_FC_QSP_PU;
393 sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
394 }
395}
396
397/*
398 * If eMMC PHY Slow Mode is required in lower speed mode (SDCLK < 55MHz)
399 * in SDR mode, enable Slow Mode to bypass eMMC PHY.
400 * SDIO slower SDR mode also requires Slow Mode.
401 *
402 * If Slow Mode is enabled, return true.
403 * Otherwise, return false.
404 */
405static bool xenon_emmc_phy_slow_mode(struct sdhci_host *host,
406 unsigned char timing)
407{
408 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
409 struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
410 struct xenon_emmc_phy_params *params = priv->phy_params;
411 struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
412 u32 reg;
413 int ret;
414
415 if (host->clock > MMC_HIGH_52_MAX_DTR)
416 return false;
417
418 reg = sdhci_readl(host, phy_regs->timing_adj);
419 /* When in slower SDR mode, enable Slow Mode for SDIO
420 * or when Slow Mode flag is set
421 */
422 switch (timing) {
423 case MMC_TIMING_LEGACY:
424 /*
425 * If Slow Mode is required, enable Slow Mode by default
426 * in early init phase to avoid any potential issue.
427 */
428 if (params->slow_mode) {
429 reg |= XENON_TIMING_ADJUST_SLOW_MODE;
430 ret = true;
431 } else {
432 reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
433 ret = false;
434 }
435 break;
436 case MMC_TIMING_UHS_SDR25:
437 case MMC_TIMING_UHS_SDR12:
438 case MMC_TIMING_SD_HS:
439 case MMC_TIMING_MMC_HS:
440 if ((priv->init_card_type == MMC_TYPE_SDIO) ||
441 params->slow_mode) {
442 reg |= XENON_TIMING_ADJUST_SLOW_MODE;
443 ret = true;
444 break;
445 }
446 default:
447 reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
448 ret = false;
449 }
450
451 sdhci_writel(host, reg, phy_regs->timing_adj);
452 return ret;
453}
454
455/*
456 * Set-up eMMC 5.0/5.1 PHY.
457 * Specific configuration depends on the current speed mode in use.
458 */
459static void xenon_emmc_phy_set(struct sdhci_host *host,
460 unsigned char timing)
461{
462 u32 reg;
463 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
464 struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
465 struct xenon_emmc_phy_params *params = priv->phy_params;
466 struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
467
468 dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting starts\n");
469
470 /* Setup pad, set bit[28] and bits[26:24] */
471 reg = sdhci_readl(host, phy_regs->pad_ctrl);
472 reg |= (XENON_FC_DQ_RECEN | XENON_FC_CMD_RECEN |
473 XENON_FC_QSP_RECEN | XENON_OEN_QSN);
474 /* All FC_XX_RECEIVCE should be set as CMOS Type */
475 reg |= XENON_FC_ALL_CMOS_RECEIVER;
476 sdhci_writel(host, reg, phy_regs->pad_ctrl);
477
478 /* Set CMD and DQ Pull Up */
479 if (priv->phy_type == EMMC_5_0_PHY) {
480 reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
481 reg |= (XENON_EMMC5_FC_CMD_PU | XENON_EMMC5_FC_DQ_PU);
482 reg &= ~(XENON_EMMC5_FC_CMD_PD | XENON_EMMC5_FC_DQ_PD);
483 sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
484 } else {
485 reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
486 reg |= (XENON_EMMC5_1_FC_CMD_PU | XENON_EMMC5_1_FC_DQ_PU);
487 reg &= ~(XENON_EMMC5_1_FC_CMD_PD | XENON_EMMC5_1_FC_DQ_PD);
488 sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
489 }
490
491 if (timing == MMC_TIMING_LEGACY) {
492 xenon_emmc_phy_slow_mode(host, timing);
493 goto phy_init;
494 }
495
496 /*
497 * If SDIO card, set SDIO Mode
498 * Otherwise, clear SDIO Mode
499 */
500 reg = sdhci_readl(host, phy_regs->timing_adj);
501 if (priv->init_card_type == MMC_TYPE_SDIO)
502 reg |= XENON_TIMING_ADJUST_SDIO_MODE;
503 else
504 reg &= ~XENON_TIMING_ADJUST_SDIO_MODE;
505 sdhci_writel(host, reg, phy_regs->timing_adj);
506
507 if (xenon_emmc_phy_slow_mode(host, timing))
508 goto phy_init;
509
510 /*
511 * Set preferred ZNR and ZPR value
512 * The ZNR and ZPR value vary between different boards.
513 * Define them both in sdhci-xenon-emmc-phy.h.
514 */
515 reg = sdhci_readl(host, phy_regs->pad_ctrl2);
516 reg &= ~((XENON_ZNR_MASK << XENON_ZNR_SHIFT) | XENON_ZPR_MASK);
517 reg |= ((params->znr << XENON_ZNR_SHIFT) | params->zpr);
518 sdhci_writel(host, reg, phy_regs->pad_ctrl2);
519
520 /*
521 * When setting EMMC_PHY_FUNC_CONTROL register,
522 * SD clock should be disabled
523 */
524 reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
525 reg &= ~SDHCI_CLOCK_CARD_EN;
526 sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
527
528 reg = sdhci_readl(host, phy_regs->func_ctrl);
529 switch (timing) {
530 case MMC_TIMING_MMC_HS400:
531 reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
532 XENON_CMD_DDR_MODE;
533 reg &= ~XENON_DQ_ASYNC_MODE;
534 break;
535 case MMC_TIMING_UHS_DDR50:
536 case MMC_TIMING_MMC_DDR52:
537 reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
538 XENON_CMD_DDR_MODE | XENON_DQ_ASYNC_MODE;
539 break;
540 default:
541 reg &= ~((XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
542 XENON_CMD_DDR_MODE);
543 reg |= XENON_DQ_ASYNC_MODE;
544 }
545 sdhci_writel(host, reg, phy_regs->func_ctrl);
546
547 /* Enable bus clock */
548 reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
549 reg |= SDHCI_CLOCK_CARD_EN;
550 sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
551
552 if (timing == MMC_TIMING_MMC_HS400)
553 /* Hardware team recommend a value for HS400 */
554 sdhci_writel(host, XENON_LOGIC_TIMING_VALUE,
555 phy_regs->logic_timing_adj);
556 else
557 xenon_emmc_phy_disable_data_strobe(host);
558
559phy_init:
560 xenon_emmc_phy_init(host);
561
562 dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting completes\n");
563}
564
565static int xenon_emmc_phy_parse_param_dt(struct sdhci_host *host,
566 struct device_node *np,
567 struct xenon_emmc_phy_params *params)
568{
569 u32 value;
570
571 params->slow_mode = false;
572 if (of_property_read_bool(np, "marvell,xenon-phy-slow-mode"))
573 params->slow_mode = true;
574
575 params->znr = XENON_ZNR_DEF_VALUE;
576 if (!of_property_read_u32(np, "marvell,xenon-phy-znr", &value))
577 params->znr = value & XENON_ZNR_MASK;
578
579 params->zpr = XENON_ZPR_DEF_VALUE;
580 if (!of_property_read_u32(np, "marvell,xenon-phy-zpr", &value))
581 params->zpr = value & XENON_ZPR_MASK;
582
583 params->nr_tun_times = XENON_TUN_CONSECUTIVE_TIMES;
584 if (!of_property_read_u32(np, "marvell,xenon-phy-nr-success-tun",
585 &value))
586 params->nr_tun_times = value & XENON_TUN_CONSECUTIVE_TIMES_MASK;
587
588 params->tun_step_divider = XENON_TUNING_STEP_DIVIDER;
589 if (!of_property_read_u32(np, "marvell,xenon-phy-tun-step-divider",
590 &value))
591 params->tun_step_divider = value & 0xFF;
592
593 return 0;
594}
595
596/*
597 * Setting PHY when card is working in High Speed Mode.
598 * HS400 set data strobe line.
599 * HS200/SDR104 set tuning config to prepare for tuning.
600 */
601static int xenon_hs_delay_adj(struct sdhci_host *host)
602{
603 int ret = 0;
604
605 if (WARN_ON(host->clock <= XENON_DEFAULT_SDCLK_FREQ))
606 return -EINVAL;
607
608 switch (host->timing) {
609 case MMC_TIMING_MMC_HS400:
610 xenon_emmc_phy_strobe_delay_adj(host);
611 return 0;
612 case MMC_TIMING_MMC_HS200:
613 case MMC_TIMING_UHS_SDR104:
614 return xenon_emmc_phy_config_tuning(host);
615 case MMC_TIMING_MMC_DDR52:
616 case MMC_TIMING_UHS_DDR50:
617 /*
618 * DDR Mode requires driver to scan Sampling Fixed Delay Line,
619 * to find out a perfect operation sampling point.
620 * It is hard to implement such a scan in host driver
621 * since initiating commands by host driver is not safe.
622 * Thus so far just keep PHY Sampling Fixed Delay in
623 * default value of DDR mode.
624 *
625 * If any timing issue occurs in DDR mode on Marvell products,
626 * please contact maintainer for internal support in Marvell.
627 */
628 dev_warn_once(mmc_dev(host->mmc), "Timing issue might occur in DDR mode\n");
629 return 0;
630 }
631
632 return ret;
633}
634
635/*
636 * Adjust PHY setting.
637 * PHY setting should be adjusted when SDCLK frequency, Bus Width
638 * or Speed Mode is changed.
639 * Additional config are required when card is working in High Speed mode,
640 * after leaving Legacy Mode.
641 */
642int xenon_phy_adj(struct sdhci_host *host, struct mmc_ios *ios)
643{
644 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
645 struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
646 int ret = 0;
647
648 if (!host->clock) {
649 priv->clock = 0;
650 return 0;
651 }
652
653 /*
654 * The timing, frequency or bus width is changed,
655 * better to set eMMC PHY based on current setting
656 * and adjust Xenon SDHC delay.
657 */
658 if ((host->clock == priv->clock) &&
659 (ios->bus_width == priv->bus_width) &&
660 (ios->timing == priv->timing))
661 return 0;
662
663 xenon_emmc_phy_set(host, ios->timing);
664
665 /* Update the record */
666 priv->bus_width = ios->bus_width;
667
668 priv->timing = ios->timing;
669 priv->clock = host->clock;
670
671 /* Legacy mode is a special case */
672 if (ios->timing == MMC_TIMING_LEGACY)
673 return 0;
674
675 if (host->clock > XENON_DEFAULT_SDCLK_FREQ)
676 ret = xenon_hs_delay_adj(host);
677 return ret;
678}
679
680void xenon_clean_phy(struct sdhci_host *host)
681{
682 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
683 struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
684
685 kfree(priv->phy_params);
686}
687
688static int xenon_add_phy(struct device_node *np, struct sdhci_host *host,
689 const char *phy_name)
690{
691 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
692 struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
693 int i, ret;
694
695 for (i = 0; i < NR_PHY_TYPES; i++) {
696 if (!strcmp(phy_name, phy_types[i])) {
697 priv->phy_type = i;
698 break;
699 }
700 }
701 if (i == NR_PHY_TYPES) {
702 dev_err(mmc_dev(host->mmc),
703 "Unable to determine PHY name %s. Use default eMMC 5.1 PHY\n",
704 phy_name);
705 priv->phy_type = EMMC_5_1_PHY;
706 }
707
708 ret = xenon_alloc_emmc_phy(host);
709 if (ret)
710 return ret;
711
712 ret = xenon_emmc_phy_parse_param_dt(host, np, priv->phy_params);
713 if (ret)
714 xenon_clean_phy(host);
715
716 return ret;
717}
718
719int xenon_phy_parse_dt(struct device_node *np, struct sdhci_host *host)
720{
721 const char *phy_type = NULL;
722
723 if (!of_property_read_string(np, "marvell,xenon-phy-type", &phy_type))
724 return xenon_add_phy(np, host, phy_type);
725
726 return xenon_add_phy(np, host, "emmc 5.1 phy");
727}