blob: 41777660d9fe20a22527b7ee2093d34fe4d1001f [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/mach-rpc/include/mach/hardware.h
3 *
4 * Copyright (C) 1996-1999 Russell King.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This file contains the hardware definitions of the RiscPC series machines.
11 */
12#ifndef __ASM_ARCH_HARDWARE_H
13#define __ASM_ARCH_HARDWARE_H
14
15#include <mach/memory.h>
16
17#ifndef __ASSEMBLY__
18#define IOMEM(x) ((void __iomem *)(unsigned long)(x))
19#else
20#define IOMEM(x) x
21#endif /* __ASSEMBLY__ */
22
23/*
24 * What hardware must be present
25 */
26#define HAS_IOMD
27#define HAS_VIDC20
28
29/* Hardware addresses of major areas.
30 * *_START is the physical address
31 * *_SIZE is the size of the region
32 * *_BASE is the virtual address
33 */
34#define RAM_SIZE 0x10000000
35#define RAM_START 0x10000000
36
37#define EASI_SIZE 0x08000000 /* EASI I/O */
38#define EASI_START 0x08000000
39#define EASI_BASE 0xe5000000
40
41#define IO_START 0x03000000 /* I/O */
42#define IO_SIZE 0x01000000
43#define IO_BASE IOMEM(0xe0000000)
44
45#define SCREEN_START 0x02000000 /* VRAM */
46#define SCREEN_END 0xdfc00000
47#define SCREEN_BASE 0xdf800000
48
49#define UNCACHEABLE_ADDR 0xdf010000
50
51/*
52 * IO Addresses
53 */
Russell King06cf0b52011-07-07 11:07:36 +010054#define ECARD_EASI_BASE (IO_BASE + 0x05000000)
Russell Kingd0a84e72011-07-07 11:31:36 +010055#define VIDC_BASE (IO_BASE + 0x00400000)
56#define EXPMASK_BASE (IO_BASE + 0x00360000)
Russell King06cf0b52011-07-07 11:07:36 +010057#define ECARD_IOC4_BASE (IO_BASE + 0x00270000)
58#define ECARD_IOC_BASE (IO_BASE + 0x00240000)
Russell Kingd0a84e72011-07-07 11:31:36 +010059#define IOMD_BASE (IO_BASE + 0x00200000)
60#define IOC_BASE (IO_BASE + 0x00200000)
Russell King06cf0b52011-07-07 11:07:36 +010061#define ECARD_MEMC8_BASE (IO_BASE + 0x0002b000)
Russell Kingd0a84e72011-07-07 11:31:36 +010062#define FLOPPYDMA_BASE (IO_BASE + 0x0002a000)
63#define PCIO_BASE (IO_BASE + 0x00010000)
Russell King06cf0b52011-07-07 11:07:36 +010064#define ECARD_MEMC_BASE (IO_BASE + 0x00000000)
Russell Kinga09e64f2008-08-05 16:14:15 +010065
66#define vidc_writel(val) __raw_writel(val, VIDC_BASE)
67
Russell Kinga09e64f2008-08-05 16:14:15 +010068#define NETSLOT_BASE 0x0302b000
69#define NETSLOT_SIZE 0x00001000
70
71#define PODSLOT_IOC0_BASE 0x03240000
72#define PODSLOT_IOC4_BASE 0x03270000
73#define PODSLOT_IOC_SIZE (1 << 14)
74#define PODSLOT_MEMC_BASE 0x03000000
75#define PODSLOT_MEMC_SIZE (1 << 14)
76#define PODSLOT_EASI_BASE 0x08000000
77#define PODSLOT_EASI_SIZE (1 << 24)
78
79#define EXPMASK_STATUS (EXPMASK_BASE + 0x00)
80#define EXPMASK_ENABLE (EXPMASK_BASE + 0x04)
81
82#endif