blob: 654b015d5e0530c3a56d4f0a5e126f7698284af3 [file] [log] [blame]
Ken Wang220ab9b2017-03-06 14:49:53 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/slab.h>
25#include <linux/module.h>
Masahiro Yamada248a1d62017-04-24 13:50:21 +090026#include <drm/drmP.h>
Ken Wang220ab9b2017-03-06 14:49:53 -050027#include "amdgpu.h"
Alex Deucherd05da0e2017-06-30 17:08:45 -040028#include "amdgpu_atombios.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050029#include "amdgpu_ih.h"
30#include "amdgpu_uvd.h"
31#include "amdgpu_vce.h"
32#include "amdgpu_ucode.h"
33#include "amdgpu_psp.h"
34#include "atom.h"
35#include "amd_pcie.h"
36
Feifei Xu5d735f82017-11-23 11:09:07 +080037#include "uvd/uvd_7_0_offset.h"
Feifei Xucde5c342017-11-24 10:29:00 +080038#include "gc/gc_9_0_offset.h"
39#include "gc/gc_9_0_sh_mask.h"
Feifei Xu812f77b2017-11-15 16:01:30 +080040#include "sdma0/sdma0_4_0_offset.h"
41#include "sdma1/sdma1_4_0_offset.h"
Feifei Xu75199b82017-11-15 18:09:33 +080042#include "hdp/hdp_4_0_offset.h"
43#include "hdp/hdp_4_0_sh_mask.h"
Feifei Xua6651c92017-11-15 18:39:21 +080044#include "mp/mp_9_0_offset.h"
45#include "mp/mp_9_0_sh_mask.h"
Feifei Xu424d9bb2017-11-23 15:09:51 +080046#include "smuio/smuio_9_0_offset.h"
47#include "smuio/smuio_9_0_sh_mask.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050048
49#include "soc15.h"
50#include "soc15_common.h"
51#include "gfx_v9_0.h"
52#include "gmc_v9_0.h"
53#include "gfxhub_v1_0.h"
54#include "mmhub_v1_0.h"
Hawking Zhang070706c2018-03-28 17:08:04 +080055#include "df_v1_7.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050056#include "vega10_ih.h"
57#include "sdma_v4_0.h"
58#include "uvd_v7_0.h"
59#include "vce_v4_0.h"
Leo Liuf2d7e702016-12-28 13:36:00 -050060#include "vcn_v1_0.h"
Xiangliang Yu796b6562017-02-28 17:22:03 +080061#include "dce_virtual.h"
Xiangliang Yuf1a34462017-03-08 15:06:47 +080062#include "mxgpu_ai.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050063
Ken Wang220ab9b2017-03-06 14:49:53 -050064#define mmMP0_MISC_CGTT_CTRL0 0x01b9
65#define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
66#define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
67#define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
68
69/*
70 * Indirect registers accessor
71 */
72static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
73{
74 unsigned long flags, address, data;
75 u32 r;
Shaoyun Liu946a4d52017-11-28 17:01:21 -050076 address = adev->nbio_funcs->get_pcie_index_offset(adev);
77 data = adev->nbio_funcs->get_pcie_data_offset(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -050078
79 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
80 WREG32(address, reg);
81 (void)RREG32(address);
82 r = RREG32(data);
83 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
84 return r;
85}
86
87static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
88{
89 unsigned long flags, address, data;
Ken Wang220ab9b2017-03-06 14:49:53 -050090
Shaoyun Liu946a4d52017-11-28 17:01:21 -050091 address = adev->nbio_funcs->get_pcie_index_offset(adev);
92 data = adev->nbio_funcs->get_pcie_data_offset(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -050093
94 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
95 WREG32(address, reg);
96 (void)RREG32(address);
97 WREG32(data, v);
98 (void)RREG32(data);
99 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
100}
101
102static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
103{
104 unsigned long flags, address, data;
105 u32 r;
106
107 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
108 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
109
110 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
111 WREG32(address, ((reg) & 0x1ff));
112 r = RREG32(data);
113 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
114 return r;
115}
116
117static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
118{
119 unsigned long flags, address, data;
120
121 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
122 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
123
124 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
125 WREG32(address, ((reg) & 0x1ff));
126 WREG32(data, (v));
127 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
128}
129
130static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
131{
132 unsigned long flags, address, data;
133 u32 r;
134
135 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
136 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
137
138 spin_lock_irqsave(&adev->didt_idx_lock, flags);
139 WREG32(address, (reg));
140 r = RREG32(data);
141 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
142 return r;
143}
144
145static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
146{
147 unsigned long flags, address, data;
148
149 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
150 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
151
152 spin_lock_irqsave(&adev->didt_idx_lock, flags);
153 WREG32(address, (reg));
154 WREG32(data, (v));
155 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
156}
157
Evan Quan560460f2017-07-03 22:37:44 +0800158static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
159{
160 unsigned long flags;
161 u32 r;
162
163 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
164 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
165 r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
166 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
167 return r;
168}
169
170static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
171{
172 unsigned long flags;
173
174 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
175 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
176 WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
177 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
178}
179
Evan Quan2f11fb02017-07-04 09:23:01 +0800180static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
181{
182 unsigned long flags;
183 u32 r;
184
185 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
186 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
187 r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
188 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
189 return r;
190}
191
192static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
193{
194 unsigned long flags;
195
196 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
197 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
198 WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
199 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
200}
201
Ken Wang220ab9b2017-03-06 14:49:53 -0500202static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
203{
Alex Deucherbf383fb2017-12-08 13:07:58 -0500204 return adev->nbio_funcs->get_memsize(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500205}
206
Ken Wang220ab9b2017-03-06 14:49:53 -0500207static u32 soc15_get_xclk(struct amdgpu_device *adev)
208{
Ken Wang76d61722017-09-29 15:41:43 +0800209 return adev->clock.spll.reference_freq;
Ken Wang220ab9b2017-03-06 14:49:53 -0500210}
211
212
213void soc15_grbm_select(struct amdgpu_device *adev,
214 u32 me, u32 pipe, u32 queue, u32 vmid)
215{
216 u32 grbm_gfx_cntl = 0;
217 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
218 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
219 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
220 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
221
222 WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
223}
224
225static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
226{
227 /* todo */
228}
229
230static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
231{
232 /* todo */
233 return false;
234}
235
236static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
237 u8 *bios, u32 length_bytes)
238{
239 u32 *dw_ptr;
240 u32 i, length_dw;
241
242 if (bios == NULL)
243 return false;
244 if (length_bytes == 0)
245 return false;
246 /* APU vbios image is part of sbios image */
247 if (adev->flags & AMD_IS_APU)
248 return false;
249
250 dw_ptr = (u32 *)bios;
251 length_dw = ALIGN(length_bytes, 4) / 4;
252
253 /* set rom index to 0 */
254 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
255 /* read out the rom data */
256 for (i = 0; i < length_dw; i++)
257 dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
258
259 return true;
260}
261
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500262struct soc15_allowed_register_entry {
263 uint32_t hwip;
264 uint32_t inst;
265 uint32_t seg;
266 uint32_t reg_offset;
267 bool grbm_indexed;
268};
269
270
271static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
272 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
273 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
274 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
275 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
276 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
277 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
278 { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
279 { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
280 { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
281 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
282 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
283 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
284 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
285 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
286 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
287 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
288 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
289 { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
Ken Wang220ab9b2017-03-06 14:49:53 -0500290};
291
292static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
293 u32 sh_num, u32 reg_offset)
294{
295 uint32_t val;
296
297 mutex_lock(&adev->grbm_idx_mutex);
298 if (se_num != 0xffffffff || sh_num != 0xffffffff)
299 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
300
301 val = RREG32(reg_offset);
302
303 if (se_num != 0xffffffff || sh_num != 0xffffffff)
304 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
305 mutex_unlock(&adev->grbm_idx_mutex);
306 return val;
307}
308
Alex Deucherc013cea2017-03-24 15:05:07 -0400309static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
310 bool indexed, u32 se_num,
311 u32 sh_num, u32 reg_offset)
312{
313 if (indexed) {
314 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
315 } else {
Shaoyun Liucd292532017-11-29 13:51:32 -0500316 if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
Alex Deucherc013cea2017-03-24 15:05:07 -0400317 return adev->gfx.config.gb_addr_config;
Shaoyun Liucd292532017-11-29 13:51:32 -0500318 return RREG32(reg_offset);
Alex Deucherc013cea2017-03-24 15:05:07 -0400319 }
320}
321
Ken Wang220ab9b2017-03-06 14:49:53 -0500322static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
323 u32 sh_num, u32 reg_offset, u32 *value)
324{
Christian König3032f352017-04-12 12:53:18 +0200325 uint32_t i;
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500326 struct soc15_allowed_register_entry *en;
Ken Wang220ab9b2017-03-06 14:49:53 -0500327
328 *value = 0;
Ken Wang220ab9b2017-03-06 14:49:53 -0500329 for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500330 en = &soc15_allowed_read_registers[i];
331 if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
332 + en->reg_offset))
Ken Wang220ab9b2017-03-06 14:49:53 -0500333 continue;
334
Christian König97fcc762017-04-12 12:49:54 +0200335 *value = soc15_get_register_value(adev,
336 soc15_allowed_read_registers[i].grbm_indexed,
337 se_num, sh_num, reg_offset);
Ken Wang220ab9b2017-03-06 14:49:53 -0500338 return 0;
339 }
340 return -EINVAL;
341}
342
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500343
344/**
345 * soc15_program_register_sequence - program an array of registers.
346 *
347 * @adev: amdgpu_device pointer
348 * @regs: pointer to the register array
349 * @array_size: size of the register array
350 *
351 * Programs an array or registers with and and or masks.
352 * This is a helper for setting golden registers.
353 */
354
355void soc15_program_register_sequence(struct amdgpu_device *adev,
356 const struct soc15_reg_golden *regs,
357 const u32 array_size)
358{
359 const struct soc15_reg_golden *entry;
360 u32 tmp, reg;
361 int i;
362
363 for (i = 0; i < array_size; ++i) {
364 entry = &regs[i];
365 reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
366
367 if (entry->and_mask == 0xffffffff) {
368 tmp = entry->or_mask;
369 } else {
370 tmp = RREG32(reg);
371 tmp &= ~(entry->and_mask);
372 tmp |= entry->or_mask;
373 }
374 WREG32(reg, tmp);
375 }
376
377}
378
379
Ken Wang98512bb2017-09-14 16:25:19 +0800380static int soc15_asic_reset(struct amdgpu_device *adev)
Ken Wang220ab9b2017-03-06 14:49:53 -0500381{
382 u32 i;
383
Ken Wang98512bb2017-09-14 16:25:19 +0800384 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
385
386 dev_info(adev->dev, "GPU reset\n");
Ken Wang220ab9b2017-03-06 14:49:53 -0500387
388 /* disable BM */
389 pci_clear_master(adev->pdev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500390
Ken Wang98512bb2017-09-14 16:25:19 +0800391 pci_save_state(adev->pdev);
392
Alex Deucherf75a9a52018-01-23 16:27:31 -0500393 psp_gpu_reset(adev);
Ken Wang98512bb2017-09-14 16:25:19 +0800394
395 pci_restore_state(adev->pdev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500396
397 /* wait for asic to come out of reset */
398 for (i = 0; i < adev->usec_timeout; i++) {
Alex Deucherbf383fb2017-12-08 13:07:58 -0500399 u32 memsize = adev->nbio_funcs->get_memsize(adev);
400
Chunming Zhouaecbe642017-05-04 15:06:25 -0400401 if (memsize != 0xffffffff)
Ken Wang220ab9b2017-03-06 14:49:53 -0500402 break;
403 udelay(1);
404 }
405
Alex Deucherd05da0e2017-06-30 17:08:45 -0400406 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
Ken Wang220ab9b2017-03-06 14:49:53 -0500407
408 return 0;
409}
410
411/*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
412 u32 cntl_reg, u32 status_reg)
413{
414 return 0;
415}*/
416
417static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
418{
419 /*int r;
420
421 r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
422 if (r)
423 return r;
424
425 r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
426 */
427 return 0;
428}
429
430static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
431{
432 /* todo */
433
434 return 0;
435}
436
437static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
438{
439 if (pci_is_root_bus(adev->pdev->bus))
440 return;
441
442 if (amdgpu_pcie_gen2 == 0)
443 return;
444
445 if (adev->flags & AMD_IS_APU)
446 return;
447
448 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
449 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
450 return;
451
452 /* todo */
453}
454
455static void soc15_program_aspm(struct amdgpu_device *adev)
456{
457
458 if (amdgpu_aspm == 0)
459 return;
460
461 /* todo */
462}
463
464static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
Alex Deucherbf383fb2017-12-08 13:07:58 -0500465 bool enable)
Ken Wang220ab9b2017-03-06 14:49:53 -0500466{
Alex Deucherbf383fb2017-12-08 13:07:58 -0500467 adev->nbio_funcs->enable_doorbell_aperture(adev, enable);
468 adev->nbio_funcs->enable_doorbell_selfring_aperture(adev, enable);
Ken Wang220ab9b2017-03-06 14:49:53 -0500469}
470
471static const struct amdgpu_ip_block_version vega10_common_ip_block =
472{
473 .type = AMD_IP_BLOCK_TYPE_COMMON,
474 .major = 2,
475 .minor = 0,
476 .rev = 0,
477 .funcs = &soc15_common_ip_funcs,
478};
479
480int soc15_set_ip_blocks(struct amdgpu_device *adev)
481{
Shaoyun Liu45228242017-11-27 13:16:35 -0500482 /* Set IP register base before any HW register access */
483 switch (adev->asic_type) {
484 case CHIP_VEGA10:
Hawking Zhang3084eb02018-03-12 18:25:15 +0800485 case CHIP_VEGA12:
Shaoyun Liu45228242017-11-27 13:16:35 -0500486 case CHIP_RAVEN:
487 vega10_reg_base_init(adev);
488 break;
489 default:
490 return -EINVAL;
491 }
492
Alex Deucherbf383fb2017-12-08 13:07:58 -0500493 if (adev->flags & AMD_IS_APU)
494 adev->nbio_funcs = &nbio_v7_0_funcs;
495 else
496 adev->nbio_funcs = &nbio_v6_1_funcs;
497
Hawking Zhang070706c2018-03-28 17:08:04 +0800498 adev->df_funcs = &df_v1_7_funcs;
Alex Deucherbf383fb2017-12-08 13:07:58 -0500499 adev->nbio_funcs->detect_hw_virt(adev);
Xiangliang Yu1b922422017-03-08 15:00:48 +0800500
Xiangliang Yuf1a34462017-03-08 15:06:47 +0800501 if (amdgpu_sriov_vf(adev))
502 adev->virt.ops = &xgpu_ai_virt_ops;
503
Ken Wang220ab9b2017-03-06 14:49:53 -0500504 switch (adev->asic_type) {
505 case CHIP_VEGA10:
Alex Deucher692069a2018-03-06 22:35:19 -0500506 case CHIP_VEGA12:
Alex Deucher2990a1f2017-12-15 16:18:00 -0500507 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
508 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
509 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
Alex Deucher3cdfe702018-03-09 15:22:28 -0500510 amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
Xiangliang Yuc6f3e7c2017-03-28 19:16:42 +0800511 if (!amdgpu_sriov_vf(adev))
Rex Zhub9050902018-03-12 19:52:23 +0800512 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
Alex Deucherf8445302017-03-22 10:49:25 -0400513 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500514 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Alex Deucherab587d42017-04-19 17:28:47 -0400515#if defined(CONFIG_DRM_AMD_DC)
516 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500517 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Alex Deucherab587d42017-04-19 17:28:47 -0400518#else
519# warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
520#endif
Alex Deucher2990a1f2017-12-15 16:18:00 -0500521 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
522 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
523 amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
524 amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
Ken Wang220ab9b2017-03-06 14:49:53 -0500525 break;
Chunming Zhou1023b792016-12-08 10:09:13 +0800526 case CHIP_RAVEN:
Alex Deucher2990a1f2017-12-15 16:18:00 -0500527 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
528 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
529 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
530 amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
Rex Zhub9050902018-03-12 19:52:23 +0800531 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
Alex Deucherd67fed162017-06-02 14:52:18 -0400532 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500533 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Alex Deucher0bf954c2017-06-02 14:54:26 -0400534#if defined(CONFIG_DRM_AMD_DC)
535 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500536 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Alex Deucher0bf954c2017-06-02 14:54:26 -0400537#else
538# warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
539#endif
Alex Deucher2990a1f2017-12-15 16:18:00 -0500540 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
541 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
542 amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
Chunming Zhou1023b792016-12-08 10:09:13 +0800543 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500544 default:
545 return -EINVAL;
546 }
547
548 return 0;
549}
550
551static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
552{
Alex Deucherbf383fb2017-12-08 13:07:58 -0500553 return adev->nbio_funcs->get_rev_id(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500554}
555
Christian König69882562018-01-19 14:17:40 +0100556static void soc15_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
Alex Deucher73c73242017-09-06 18:06:45 -0400557{
Christian König69882562018-01-19 14:17:40 +0100558 adev->nbio_funcs->hdp_flush(adev, ring);
Alex Deucher73c73242017-09-06 18:06:45 -0400559}
560
Christian König69882562018-01-19 14:17:40 +0100561static void soc15_invalidate_hdp(struct amdgpu_device *adev,
562 struct amdgpu_ring *ring)
Alex Deucher73c73242017-09-06 18:06:45 -0400563{
Christian König69882562018-01-19 14:17:40 +0100564 if (!ring || !ring->funcs->emit_wreg)
565 WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
566 else
567 amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
568 HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
Alex Deucher73c73242017-09-06 18:06:45 -0400569}
570
Ken Wang220ab9b2017-03-06 14:49:53 -0500571static const struct amdgpu_asic_funcs soc15_asic_funcs =
572{
573 .read_disabled_bios = &soc15_read_disabled_bios,
574 .read_bios_from_rom = &soc15_read_bios_from_rom,
575 .read_register = &soc15_read_register,
576 .reset = &soc15_asic_reset,
577 .set_vga_state = &soc15_vga_set_state,
578 .get_xclk = &soc15_get_xclk,
579 .set_uvd_clocks = &soc15_set_uvd_clocks,
580 .set_vce_clocks = &soc15_set_vce_clocks,
581 .get_config_memsize = &soc15_get_config_memsize,
Alex Deucher73c73242017-09-06 18:06:45 -0400582 .flush_hdp = &soc15_flush_hdp,
583 .invalidate_hdp = &soc15_invalidate_hdp,
Ken Wang220ab9b2017-03-06 14:49:53 -0500584};
585
586static int soc15_common_early_init(void *handle)
587{
Ken Wang220ab9b2017-03-06 14:49:53 -0500588 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
589
590 adev->smc_rreg = NULL;
591 adev->smc_wreg = NULL;
592 adev->pcie_rreg = &soc15_pcie_rreg;
593 adev->pcie_wreg = &soc15_pcie_wreg;
594 adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
595 adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
596 adev->didt_rreg = &soc15_didt_rreg;
597 adev->didt_wreg = &soc15_didt_wreg;
Evan Quan560460f2017-07-03 22:37:44 +0800598 adev->gc_cac_rreg = &soc15_gc_cac_rreg;
599 adev->gc_cac_wreg = &soc15_gc_cac_wreg;
Evan Quan2f11fb02017-07-04 09:23:01 +0800600 adev->se_cac_rreg = &soc15_se_cac_rreg;
601 adev->se_cac_wreg = &soc15_se_cac_wreg;
Ken Wang220ab9b2017-03-06 14:49:53 -0500602
603 adev->asic_funcs = &soc15_asic_funcs;
604
Ken Wang220ab9b2017-03-06 14:49:53 -0500605 adev->rev_id = soc15_get_rev_id(adev);
606 adev->external_rev_id = 0xFF;
607 switch (adev->asic_type) {
608 case CHIP_VEGA10:
609 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
610 AMD_CG_SUPPORT_GFX_MGLS |
611 AMD_CG_SUPPORT_GFX_RLC_LS |
612 AMD_CG_SUPPORT_GFX_CP_LS |
613 AMD_CG_SUPPORT_GFX_3D_CGCG |
614 AMD_CG_SUPPORT_GFX_3D_CGLS |
615 AMD_CG_SUPPORT_GFX_CGCG |
616 AMD_CG_SUPPORT_GFX_CGLS |
617 AMD_CG_SUPPORT_BIF_MGCG |
618 AMD_CG_SUPPORT_BIF_LS |
619 AMD_CG_SUPPORT_HDP_LS |
620 AMD_CG_SUPPORT_DRM_MGCG |
621 AMD_CG_SUPPORT_DRM_LS |
622 AMD_CG_SUPPORT_ROM_MGCG |
623 AMD_CG_SUPPORT_DF_MGCG |
624 AMD_CG_SUPPORT_SDMA_MGCG |
625 AMD_CG_SUPPORT_SDMA_LS |
626 AMD_CG_SUPPORT_MC_MGCG |
627 AMD_CG_SUPPORT_MC_LS;
628 adev->pg_flags = 0;
629 adev->external_rev_id = 0x1;
630 break;
Alex Deucher692069a2018-03-06 22:35:19 -0500631 case CHIP_VEGA12:
Evan Quane4a38752017-12-25 13:16:11 +0800632 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
633 AMD_CG_SUPPORT_GFX_MGLS |
634 AMD_CG_SUPPORT_GFX_CGCG |
635 AMD_CG_SUPPORT_GFX_CGLS |
636 AMD_CG_SUPPORT_GFX_3D_CGCG |
637 AMD_CG_SUPPORT_GFX_3D_CGLS |
638 AMD_CG_SUPPORT_GFX_CP_LS |
639 AMD_CG_SUPPORT_MC_LS |
640 AMD_CG_SUPPORT_MC_MGCG |
641 AMD_CG_SUPPORT_SDMA_MGCG |
642 AMD_CG_SUPPORT_SDMA_LS |
643 AMD_CG_SUPPORT_BIF_MGCG |
644 AMD_CG_SUPPORT_BIF_LS |
645 AMD_CG_SUPPORT_HDP_MGCG |
646 AMD_CG_SUPPORT_HDP_LS |
647 AMD_CG_SUPPORT_ROM_MGCG |
648 AMD_CG_SUPPORT_VCE_MGCG |
649 AMD_CG_SUPPORT_UVD_MGCG;
Alex Deucher692069a2018-03-06 22:35:19 -0500650 adev->pg_flags = 0;
Feifei Xuf559fe22017-12-14 19:02:47 +0800651 adev->external_rev_id = adev->rev_id + 0x14;
Alex Deucher692069a2018-03-06 22:35:19 -0500652 break;
Hawking Zhang957c6fe2016-12-27 21:02:48 +0800653 case CHIP_RAVEN:
Huang Rui5c5928a2017-01-18 18:14:08 +0800654 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
655 AMD_CG_SUPPORT_GFX_MGLS |
656 AMD_CG_SUPPORT_GFX_RLC_LS |
657 AMD_CG_SUPPORT_GFX_CP_LS |
658 AMD_CG_SUPPORT_GFX_3D_CGCG |
659 AMD_CG_SUPPORT_GFX_3D_CGLS |
660 AMD_CG_SUPPORT_GFX_CGCG |
661 AMD_CG_SUPPORT_GFX_CGLS |
662 AMD_CG_SUPPORT_BIF_MGCG |
663 AMD_CG_SUPPORT_BIF_LS |
664 AMD_CG_SUPPORT_HDP_MGCG |
665 AMD_CG_SUPPORT_HDP_LS |
666 AMD_CG_SUPPORT_DRM_MGCG |
667 AMD_CG_SUPPORT_DRM_LS |
Huang Ruic2cdb0e2017-05-05 14:27:23 -0400668 AMD_CG_SUPPORT_ROM_MGCG |
669 AMD_CG_SUPPORT_MC_MGCG |
Huang Ruife1a3b22017-05-05 14:28:27 -0400670 AMD_CG_SUPPORT_MC_LS |
671 AMD_CG_SUPPORT_SDMA_MGCG |
672 AMD_CG_SUPPORT_SDMA_LS;
Huang Rui400b6af2017-12-14 13:47:16 +0800673 adev->pg_flags = AMD_PG_SUPPORT_SDMA;
674
Hawking Zhang957c6fe2016-12-27 21:02:48 +0800675 adev->external_rev_id = 0x1;
676 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500677 default:
678 /* FIXME: not supported yet */
679 return -EINVAL;
680 }
681
Xiangliang Yuab276632017-04-21 14:06:09 +0800682 if (amdgpu_sriov_vf(adev)) {
683 amdgpu_virt_init_setting(adev);
684 xgpu_ai_mailbox_set_irq_funcs(adev);
685 }
686
Ken Wang220ab9b2017-03-06 14:49:53 -0500687 return 0;
688}
689
Monk Liu81758c52017-04-05 13:04:50 +0800690static int soc15_common_late_init(void *handle)
691{
692 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
693
694 if (amdgpu_sriov_vf(adev))
695 xgpu_ai_mailbox_get_irq(adev);
696
697 return 0;
698}
699
Ken Wang220ab9b2017-03-06 14:49:53 -0500700static int soc15_common_sw_init(void *handle)
701{
Monk Liu81758c52017-04-05 13:04:50 +0800702 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
703
704 if (amdgpu_sriov_vf(adev))
705 xgpu_ai_mailbox_add_irq_id(adev);
706
Ken Wang220ab9b2017-03-06 14:49:53 -0500707 return 0;
708}
709
710static int soc15_common_sw_fini(void *handle)
711{
712 return 0;
713}
714
715static int soc15_common_hw_init(void *handle)
716{
717 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
718
Ken Wang220ab9b2017-03-06 14:49:53 -0500719 /* enable pcie gen2/3 link */
720 soc15_pcie_gen3_enable(adev);
721 /* enable aspm */
722 soc15_program_aspm(adev);
Alex Deucher833fa072017-07-06 13:43:55 -0400723 /* setup nbio registers */
Alex Deucherbf383fb2017-12-08 13:07:58 -0500724 adev->nbio_funcs->init_registers(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500725 /* enable the doorbell aperture */
726 soc15_enable_doorbell_aperture(adev, true);
727
728 return 0;
729}
730
731static int soc15_common_hw_fini(void *handle)
732{
733 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
734
735 /* disable the doorbell aperture */
736 soc15_enable_doorbell_aperture(adev, false);
Monk Liu81758c52017-04-05 13:04:50 +0800737 if (amdgpu_sriov_vf(adev))
738 xgpu_ai_mailbox_put_irq(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500739
740 return 0;
741}
742
743static int soc15_common_suspend(void *handle)
744{
745 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
746
747 return soc15_common_hw_fini(adev);
748}
749
750static int soc15_common_resume(void *handle)
751{
752 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
753
754 return soc15_common_hw_init(adev);
755}
756
757static bool soc15_common_is_idle(void *handle)
758{
759 return true;
760}
761
762static int soc15_common_wait_for_idle(void *handle)
763{
764 return 0;
765}
766
767static int soc15_common_soft_reset(void *handle)
768{
769 return 0;
770}
771
772static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
773{
774 uint32_t def, data;
775
776 def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
777
778 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
779 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
780 else
781 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
782
783 if (def != data)
784 WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
785}
786
787static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
788{
789 uint32_t def, data;
790
791 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
792
793 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
794 data &= ~(0x01000000 |
795 0x02000000 |
796 0x04000000 |
797 0x08000000 |
798 0x10000000 |
799 0x20000000 |
800 0x40000000 |
801 0x80000000);
802 else
803 data |= (0x01000000 |
804 0x02000000 |
805 0x04000000 |
806 0x08000000 |
807 0x10000000 |
808 0x20000000 |
809 0x40000000 |
810 0x80000000);
811
812 if (def != data)
813 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
814}
815
816static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
817{
818 uint32_t def, data;
819
820 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
821
822 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
823 data |= 1;
824 else
825 data &= ~1;
826
827 if (def != data)
828 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
829}
830
831static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
832 bool enable)
833{
834 uint32_t def, data;
835
836 def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
837
838 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
839 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
840 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
841 else
842 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
843 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
844
845 if (def != data)
846 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
847}
848
Ken Wang220ab9b2017-03-06 14:49:53 -0500849static int soc15_common_set_clockgating_state(void *handle,
850 enum amd_clockgating_state state)
851{
852 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
853
Monk Liu6e9dc862017-03-22 18:02:40 +0800854 if (amdgpu_sriov_vf(adev))
855 return 0;
856
Ken Wang220ab9b2017-03-06 14:49:53 -0500857 switch (adev->asic_type) {
858 case CHIP_VEGA10:
Alex Deucher692069a2018-03-06 22:35:19 -0500859 case CHIP_VEGA12:
Alex Deucherbf383fb2017-12-08 13:07:58 -0500860 adev->nbio_funcs->update_medium_grain_clock_gating(adev,
Ken Wang220ab9b2017-03-06 14:49:53 -0500861 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucherbf383fb2017-12-08 13:07:58 -0500862 adev->nbio_funcs->update_medium_grain_light_sleep(adev,
Ken Wang220ab9b2017-03-06 14:49:53 -0500863 state == AMD_CG_STATE_GATE ? true : false);
864 soc15_update_hdp_light_sleep(adev,
865 state == AMD_CG_STATE_GATE ? true : false);
866 soc15_update_drm_clock_gating(adev,
867 state == AMD_CG_STATE_GATE ? true : false);
868 soc15_update_drm_light_sleep(adev,
869 state == AMD_CG_STATE_GATE ? true : false);
870 soc15_update_rom_medium_grain_clock_gating(adev,
871 state == AMD_CG_STATE_GATE ? true : false);
Hawking Zhang070706c2018-03-28 17:08:04 +0800872 adev->df_funcs->update_medium_grain_clock_gating(adev,
Ken Wang220ab9b2017-03-06 14:49:53 -0500873 state == AMD_CG_STATE_GATE ? true : false);
874 break;
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800875 case CHIP_RAVEN:
Alex Deucherbf383fb2017-12-08 13:07:58 -0500876 adev->nbio_funcs->update_medium_grain_clock_gating(adev,
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800877 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucherbf383fb2017-12-08 13:07:58 -0500878 adev->nbio_funcs->update_medium_grain_light_sleep(adev,
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800879 state == AMD_CG_STATE_GATE ? true : false);
880 soc15_update_hdp_light_sleep(adev,
881 state == AMD_CG_STATE_GATE ? true : false);
882 soc15_update_drm_clock_gating(adev,
883 state == AMD_CG_STATE_GATE ? true : false);
884 soc15_update_drm_light_sleep(adev,
885 state == AMD_CG_STATE_GATE ? true : false);
886 soc15_update_rom_medium_grain_clock_gating(adev,
887 state == AMD_CG_STATE_GATE ? true : false);
888 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500889 default:
890 break;
891 }
892 return 0;
893}
894
Huang Ruif9abe352017-03-24 10:46:16 +0800895static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
896{
897 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
898 int data;
899
900 if (amdgpu_sriov_vf(adev))
901 *flags = 0;
902
Alex Deucherbf383fb2017-12-08 13:07:58 -0500903 adev->nbio_funcs->get_clockgating_state(adev, flags);
Huang Ruif9abe352017-03-24 10:46:16 +0800904
905 /* AMD_CG_SUPPORT_HDP_LS */
906 data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
907 if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
908 *flags |= AMD_CG_SUPPORT_HDP_LS;
909
910 /* AMD_CG_SUPPORT_DRM_MGCG */
911 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
912 if (!(data & 0x01000000))
913 *flags |= AMD_CG_SUPPORT_DRM_MGCG;
914
915 /* AMD_CG_SUPPORT_DRM_LS */
916 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
917 if (data & 0x1)
918 *flags |= AMD_CG_SUPPORT_DRM_LS;
919
920 /* AMD_CG_SUPPORT_ROM_MGCG */
921 data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
922 if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
923 *flags |= AMD_CG_SUPPORT_ROM_MGCG;
924
Hawking Zhang070706c2018-03-28 17:08:04 +0800925 adev->df_funcs->get_clockgating_state(adev, flags);
Huang Ruif9abe352017-03-24 10:46:16 +0800926}
927
Ken Wang220ab9b2017-03-06 14:49:53 -0500928static int soc15_common_set_powergating_state(void *handle,
929 enum amd_powergating_state state)
930{
931 /* todo */
932 return 0;
933}
934
935const struct amd_ip_funcs soc15_common_ip_funcs = {
936 .name = "soc15_common",
937 .early_init = soc15_common_early_init,
Monk Liu81758c52017-04-05 13:04:50 +0800938 .late_init = soc15_common_late_init,
Ken Wang220ab9b2017-03-06 14:49:53 -0500939 .sw_init = soc15_common_sw_init,
940 .sw_fini = soc15_common_sw_fini,
941 .hw_init = soc15_common_hw_init,
942 .hw_fini = soc15_common_hw_fini,
943 .suspend = soc15_common_suspend,
944 .resume = soc15_common_resume,
945 .is_idle = soc15_common_is_idle,
946 .wait_for_idle = soc15_common_wait_for_idle,
947 .soft_reset = soc15_common_soft_reset,
948 .set_clockgating_state = soc15_common_set_clockgating_state,
949 .set_powergating_state = soc15_common_set_powergating_state,
Huang Ruif9abe352017-03-24 10:46:16 +0800950 .get_clockgating_state= soc15_common_get_clockgating_state,
Ken Wang220ab9b2017-03-06 14:49:53 -0500951};