blob: 82d93ea13c0c0a44164ed6923442f9ec8d86cdf7 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004#include <asm/processor-flags.h>
5
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01006/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010010#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010013#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010017#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080018#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010019#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010020#include <asm/msr.h>
21#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010022#include <asm/nops.h>
David Howellsf05e7982012-03-28 18:11:12 +010023#include <asm/special_insns.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010024
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010025#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010026#include <linux/cpumask.h>
27#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010028#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020029#include <linux/math64.h>
Peter Zijlstrafaa46022010-03-25 14:51:50 +010030#include <linux/err.h>
David Howellsf05e7982012-03-28 18:11:12 +010031#include <linux/irqflags.h>
32
33/*
34 * We handle most unaligned accesses in hardware. On the other hand
35 * unaligned DMA can be quite expensive on some Nehalem processors.
36 *
37 * Based on this we disable the IP header alignment in network drivers.
38 */
39#define NET_IP_ALIGN 0
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010040
K.Prasadb332828c2009-06-01 23:43:10 +053041#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010042/*
43 * Default implementation of macro that returns current
44 * instruction pointer ("program counter").
45 */
46static inline void *current_text_addr(void)
47{
48 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010049
50 asm volatile("mov $1f, %0; 1:":"=r" (pc));
51
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010052 return pc;
53}
54
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010055#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010056# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
57# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010058#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010059# define ARCH_MIN_TASKALIGN 16
60# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010061#endif
62
Alex Shie0ba94f2012-06-28 09:02:16 +080063enum tlb_infos {
64 ENTRIES,
65 NR_INFO
66};
67
68extern u16 __read_mostly tlb_lli_4k[NR_INFO];
69extern u16 __read_mostly tlb_lli_2m[NR_INFO];
70extern u16 __read_mostly tlb_lli_4m[NR_INFO];
71extern u16 __read_mostly tlb_lld_4k[NR_INFO];
72extern u16 __read_mostly tlb_lld_2m[NR_INFO];
73extern u16 __read_mostly tlb_lld_4m[NR_INFO];
Kirill A. Shutemovdd360392013-12-23 14:16:58 +020074extern u16 __read_mostly tlb_lld_1g[NR_INFO];
Alex Shic4211f42012-06-28 09:02:19 +080075
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010076/*
77 * CPU type and hardware bug flags. Kept separately for each CPU.
78 * Members of this structure are referenced in head.S, so think twice
79 * before touching them. [mj]
80 */
81
82struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010083 __u8 x86; /* CPU family */
84 __u8 x86_vendor; /* CPU vendor */
85 __u8 x86_model;
86 __u8 x86_mask;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010087#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +010088 char wp_works_ok; /* It doesn't on 386's */
89
90 /* Problems on some 486Dx4's and old 386's: */
Ingo Molnar4d46a892008-02-21 04:24:40 +010091 char rfu;
Ingo Molnar4d46a892008-02-21 04:24:40 +010092 char pad0;
H. Peter Anvin60e019e2013-04-29 16:04:20 +020093 char pad1;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010094#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010095 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080096 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +000097#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010098 __u8 x86_virt_bits;
99 __u8 x86_phys_bits;
100 /* CPUID returned core id bits: */
101 __u8 x86_coreid_bits;
102 /* Max extended CPUID function supported: */
103 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100104 /* Maximum supported CPUID level, -1=no CPUID: */
105 int cpuid_level;
Borislav Petkov65fc9852013-03-20 15:07:23 +0100106 __u32 x86_capability[NCAPINTS + NBUGINTS];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100107 char x86_vendor_id[16];
108 char x86_model_id[64];
109 /* in KB - valid for CPUS which support this call: */
110 int x86_cache_size;
111 int x86_cache_alignment; /* In bytes */
112 int x86_power;
113 unsigned long loops_per_jiffy;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100114 /* cpuid returned max cores value: */
115 u16 x86_max_cores;
116 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800117 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100118 u16 x86_clflush_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100119 /* number of cores as seen by the OS: */
120 u16 booted_cores;
121 /* Physical processor id: */
122 u16 phys_proc_id;
123 /* Core id: */
124 u16 cpu_core_id;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200125 /* Compute unit id */
126 u8 compute_unit_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100127 /* Index into per_cpu list: */
128 u16 cpu_index;
Andi Kleen506ed6b2011-10-12 17:46:33 -0700129 u32 microcode;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100130} __attribute__((__aligned__(SMP_CACHE_BYTES)));
131
Ingo Molnar4d46a892008-02-21 04:24:40 +0100132#define X86_VENDOR_INTEL 0
133#define X86_VENDOR_CYRIX 1
134#define X86_VENDOR_AMD 2
135#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100136#define X86_VENDOR_CENTAUR 5
137#define X86_VENDOR_TRANSMETA 7
138#define X86_VENDOR_NSC 8
139#define X86_VENDOR_NUM 9
140
141#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100142
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100143/*
144 * capabilities of CPUs
145 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100146extern struct cpuinfo_x86 boot_cpu_data;
147extern struct cpuinfo_x86 new_cpu_data;
148
149extern struct tss_struct doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700150extern __u32 cpu_caps_cleared[NCAPINTS];
151extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100152
153#ifdef CONFIG_SMP
David Howells9b8de742009-04-21 23:00:24 +0100154DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100155#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100156#else
Tejun Heo7b543a52010-12-18 16:30:05 +0100157#define cpu_info boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100158#define cpu_data(cpu) boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100159#endif
160
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530161extern const struct seq_operations cpuinfo_op;
162
Ingo Molnar4d46a892008-02-21 04:24:40 +0100163#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
164
165extern void cpu_detect(struct cpuinfo_x86 *c);
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400166extern void fpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100167
Yinghai Luf5803662008-06-21 03:24:19 -0700168extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100169extern void identify_boot_cpu(void);
170extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100171extern void print_cpu_info(struct cpuinfo_x86 *);
Yinghai Lu21c3fcf2012-02-12 09:53:57 -0800172void print_cpu_msr(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100173extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
174extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
Andreas Herrmann04a15412012-10-19 10:59:33 +0200175extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100176
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200177extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100178extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100179
Fenghua Yud288e1c2012-12-20 23:44:23 -0800180#ifdef CONFIG_X86_32
181extern int have_cpuid_p(void);
182#else
183static inline int have_cpuid_p(void)
184{
185 return 1;
186}
187#endif
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100188static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100189 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100190{
191 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800192 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700193 : "=a" (*eax),
194 "=b" (*ebx),
195 "=c" (*ecx),
196 "=d" (*edx)
Andi Kleen506ed6b2011-10-12 17:46:33 -0700197 : "0" (*eax), "2" (*ecx)
198 : "memory");
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100199}
200
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100201static inline void load_cr3(pgd_t *pgdir)
202{
203 write_cr3(__pa(pgdir));
204}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100205
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200206#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100207/* This is the TSS defined by the hardware. */
208struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100209 unsigned short back_link, __blh;
210 unsigned long sp0;
211 unsigned short ss0, __ss0h;
212 unsigned long sp1;
213 /* ss1 caches MSR_IA32_SYSENTER_CS: */
214 unsigned short ss1, __ss1h;
215 unsigned long sp2;
216 unsigned short ss2, __ss2h;
217 unsigned long __cr3;
218 unsigned long ip;
219 unsigned long flags;
220 unsigned long ax;
221 unsigned long cx;
222 unsigned long dx;
223 unsigned long bx;
224 unsigned long sp;
225 unsigned long bp;
226 unsigned long si;
227 unsigned long di;
228 unsigned short es, __esh;
229 unsigned short cs, __csh;
230 unsigned short ss, __ssh;
231 unsigned short ds, __dsh;
232 unsigned short fs, __fsh;
233 unsigned short gs, __gsh;
234 unsigned short ldt, __ldth;
235 unsigned short trace;
236 unsigned short io_bitmap_base;
237
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100238} __attribute__((packed));
239#else
240struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100241 u32 reserved1;
242 u64 sp0;
243 u64 sp1;
244 u64 sp2;
245 u64 reserved2;
246 u64 ist[7];
247 u32 reserved3;
248 u32 reserved4;
249 u16 reserved5;
250 u16 io_bitmap_base;
251
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100252} __attribute__((packed)) ____cacheline_aligned;
253#endif
254
255/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100256 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100257 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100258#define IO_BITMAP_BITS 65536
259#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
260#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
261#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
262#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100263
264struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100265 /*
266 * The hardware state:
267 */
268 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100269
270 /*
271 * The extra 1 is there because the CPU will access an
272 * additional byte beyond the end of the IO permission
273 * bitmap. The extra byte must be all 1 bits, and must
274 * be within the limit.
275 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100276 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100277
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100278 /*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100279 * .. and then another 0x100 bytes for the emergency kernel stack:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100280 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100281 unsigned long stack[64];
282
Richard Kennedy84e65b02008-07-04 13:56:16 +0100283} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100284
David Howells9b8de742009-04-21 23:00:24 +0100285DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100286
Ingo Molnar4d46a892008-02-21 04:24:40 +0100287/*
288 * Save the original ist values for checking stack pointers during debugging
289 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100290struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100291 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100292};
293
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100294#define MXCSR_DEFAULT 0x1f80
295
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100296struct i387_fsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100297 u32 cwd; /* FPU Control Word */
298 u32 swd; /* FPU Status Word */
299 u32 twd; /* FPU Tag Word */
300 u32 fip; /* FPU IP Offset */
301 u32 fcs; /* FPU IP Selector */
302 u32 foo; /* FPU Operand Pointer Offset */
303 u32 fos; /* FPU Operand Pointer Selector */
304
305 /* 8*10 bytes for each FP-reg = 80 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100306 u32 st_space[20];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100307
308 /* Software status information [not touched by FSAVE ]: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100309 u32 status;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100310};
311
312struct i387_fxsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100313 u16 cwd; /* Control Word */
314 u16 swd; /* Status Word */
315 u16 twd; /* Tag Word */
316 u16 fop; /* Last Instruction Opcode */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100317 union {
318 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100319 u64 rip; /* Instruction Pointer */
320 u64 rdp; /* Data Pointer */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100321 };
322 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100323 u32 fip; /* FPU IP Offset */
324 u32 fcs; /* FPU IP Selector */
325 u32 foo; /* FPU Operand Offset */
326 u32 fos; /* FPU Operand Selector */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100327 };
328 };
Ingo Molnarca9cda22008-03-05 15:15:42 +0100329 u32 mxcsr; /* MXCSR Register State */
330 u32 mxcsr_mask; /* MXCSR Mask */
331
332 /* 8*16 bytes for each FP-reg = 128 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100333 u32 st_space[32];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100334
335 /* 16*16 bytes for each XMM-reg = 256 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100336 u32 xmm_space[64];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100337
Suresh Siddhabdd8cab2008-07-29 10:29:24 -0700338 u32 padding[12];
339
340 union {
341 u32 padding1[12];
342 u32 sw_reserved[12];
343 };
Ingo Molnar4d46a892008-02-21 04:24:40 +0100344
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100345} __attribute__((aligned(16)));
346
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100347struct i387_soft_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100348 u32 cwd;
349 u32 swd;
350 u32 twd;
351 u32 fip;
352 u32 fcs;
353 u32 foo;
354 u32 fos;
355 /* 8*10 bytes for each FP-reg = 80 bytes: */
356 u32 st_space[20];
357 u8 ftop;
358 u8 changed;
359 u8 lookahead;
360 u8 no_update;
361 u8 rm;
362 u8 alimit;
Tejun Heoae6af412009-02-09 22:17:39 +0900363 struct math_emu_info *info;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100364 u32 entry_eip;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100365};
366
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700367struct ymmh_struct {
368 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
369 u32 ymmh_space[64];
370};
371
Ingo Molnar741e3902014-01-20 19:51:05 +0100372/* We don't support LWP yet: */
Qiaowei Rene7d820a2013-12-05 17:15:34 +0800373struct lwp_struct {
Ingo Molnar741e3902014-01-20 19:51:05 +0100374 u8 reserved[128];
Qiaowei Rene7d820a2013-12-05 17:15:34 +0800375};
376
377struct bndregs_struct {
378 u64 bndregs[8];
379} __packed;
380
381struct bndcsr_struct {
382 u64 cfg_reg_u;
383 u64 status_reg;
384} __packed;
385
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700386struct xsave_hdr_struct {
387 u64 xstate_bv;
Fenghua Yu0b296432014-05-29 11:12:33 -0700388 u64 xcomp_bv;
389 u64 reserved[6];
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700390} __attribute__((packed));
391
392struct xsave_struct {
393 struct i387_fxsave_struct i387;
394 struct xsave_hdr_struct xsave_hdr;
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700395 struct ymmh_struct ymmh;
Qiaowei Rene7d820a2013-12-05 17:15:34 +0800396 struct lwp_struct lwp;
397 struct bndregs_struct bndregs;
398 struct bndcsr_struct bndcsr;
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700399 /* new processor state extensions will go here */
400} __attribute__ ((packed, aligned (64)));
401
Suresh Siddha61c46282008-03-10 15:28:04 -0700402union thread_xstate {
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100403 struct i387_fsave_struct fsave;
404 struct i387_fxsave_struct fxsave;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100405 struct i387_soft_struct soft;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700406 struct xsave_struct xsave;
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100407};
408
Avi Kivity86603282010-05-06 11:45:46 +0300409struct fpu {
Linus Torvalds7e168382012-02-19 13:27:00 -0800410 unsigned int last_cpu;
411 unsigned int has_fpu;
Avi Kivity86603282010-05-06 11:45:46 +0300412 union thread_xstate *state;
413};
414
Glauber Costafe676202008-03-03 14:12:56 -0300415#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100416DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900417
Brian Gerst947e76c2009-01-19 12:21:28 +0900418union irq_stack_union {
419 char irq_stack[IRQ_STACK_SIZE];
420 /*
421 * GCC hardcodes the stack canary as %gs:40. Since the
422 * irq_stack is the object at %gs:0, we reserve the bottom
423 * 48 bytes of the irq stack for the canary.
424 */
425 struct {
426 char gs_base[40];
427 unsigned long stack_canary;
428 };
429};
430
Andi Kleen277d5b42013-08-05 15:02:43 -0700431DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
Brian Gerst2add8e22009-02-08 09:58:39 -0500432DECLARE_INIT_PER_CPU(irq_stack_union);
433
Brian Gerst26f80bd2009-01-19 00:38:58 +0900434DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530435DECLARE_PER_CPU(unsigned int, irq_count);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530436extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900437#else /* X86_64 */
438#ifdef CONFIG_CC_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700439/*
440 * Make sure stack canary segment base is cached-aligned:
441 * "For Intel Atom processors, avoid non zero segment base address
442 * that is not aligned to cache line boundary at all cost."
443 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
444 */
445struct stack_canary {
446 char __pad[20]; /* canary at %gs:20 */
447 unsigned long canary;
448};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700449DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200450#endif
Steven Rostedt198d2082014-02-06 09:41:31 -0500451/*
452 * per-CPU IRQ handling stacks
453 */
454struct irq_stack {
455 u32 stack[THREAD_SIZE/sizeof(u32)];
456} __aligned(THREAD_SIZE);
457
458DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
459DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
Tejun Heo60a53172009-02-09 22:17:40 +0900460#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100461
Suresh Siddha61c46282008-03-10 15:28:04 -0700462extern unsigned int xstate_size;
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700463extern void free_thread_xstate(struct task_struct *);
464extern struct kmem_cache *task_xstate_cachep;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100465
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200466struct perf_event;
467
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100468struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100469 /* Cached TLS descriptors: */
470 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
471 unsigned long sp0;
472 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100473#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100474 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100475#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100476 unsigned long usersp; /* Copy from PDA */
477 unsigned short es;
478 unsigned short ds;
479 unsigned short fsindex;
480 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100481#endif
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400482#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100483 unsigned long ip;
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400484#endif
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400485#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +0100486 unsigned long fs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400487#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100488 unsigned long gs;
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200489 /* Save middle states of ptrace breakpoints */
490 struct perf_event *ptrace_bps[HBP_NUM];
491 /* Debug status used for traps, single steps, etc... */
492 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100493 /* Keep track of the exact dr7 value set by the user */
494 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100495 /* Fault info: */
496 unsigned long cr2;
Srikar Dronamraju51e7dc72012-03-12 14:55:55 +0530497 unsigned long trap_nr;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100498 unsigned long error_code;
Suresh Siddha61c46282008-03-10 15:28:04 -0700499 /* floating point and extended processor state */
Avi Kivity86603282010-05-06 11:45:46 +0300500 struct fpu fpu;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100501#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100502 /* Virtual 86 mode info */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100503 struct vm86_struct __user *vm86_info;
504 unsigned long screen_bitmap;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100505 unsigned long v86flags;
506 unsigned long v86mask;
507 unsigned long saved_sp0;
508 unsigned int saved_fs;
509 unsigned int saved_gs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100510#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100511 /* IO permissions: */
512 unsigned long *io_bitmap_ptr;
513 unsigned long iopl;
514 /* Max allowed port in the bitmap, in bytes: */
515 unsigned io_bitmap_max;
Vineet Guptac375f152013-11-12 15:08:46 -0800516 /*
517 * fpu_counter contains the number of consecutive context switches
518 * that the FPU is used. If this is over a threshold, the lazy fpu
519 * saving becomes unlazy to save the trap. This is an unsigned char
520 * so that after 256 times the counter wraps and the behavior turns
521 * lazy again; this to deal with bursty apps that only use FPU for
522 * a short time
523 */
524 unsigned char fpu_counter;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100525};
526
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100527/*
528 * Set IOPL bits in EFLAGS from given mask
529 */
530static inline void native_set_iopl_mask(unsigned mask)
531{
532#ifdef CONFIG_X86_32
533 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100534
Joe Perchescca2e6f2008-03-23 01:03:15 -0700535 asm volatile ("pushfl;"
536 "popl %0;"
537 "andl %1, %0;"
538 "orl %2, %0;"
539 "pushl %0;"
540 "popfl"
541 : "=&r" (reg)
542 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100543#endif
544}
545
Ingo Molnar4d46a892008-02-21 04:24:40 +0100546static inline void
547native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100548{
549 tss->x86_tss.sp0 = thread->sp0;
550#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100551 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100552 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
553 tss->x86_tss.ss1 = thread->sysenter_cs;
554 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
555 }
556#endif
557}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100558
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100559static inline void native_swapgs(void)
560{
561#ifdef CONFIG_X86_64
562 asm volatile("swapgs" ::: "memory");
563#endif
564}
565
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100566#ifdef CONFIG_PARAVIRT
567#include <asm/paravirt.h>
568#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100569#define __cpuid native_cpuid
570#define paravirt_enabled() 0
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100571
Joe Perchescca2e6f2008-03-23 01:03:15 -0700572static inline void load_sp0(struct tss_struct *tss,
573 struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100574{
575 native_load_sp0(tss, thread);
576}
577
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100578#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100579#endif /* CONFIG_PARAVIRT */
580
581/*
582 * Save the cr4 feature set we're using (ie
583 * Pentium 4MB enable and PPro Global page
584 * enable), so that any CPU's that boot up
585 * after us can get the correct flags.
586 */
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300587extern unsigned long mmu_cr4_features;
588extern u32 *trampoline_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100589
590static inline void set_in_cr4(unsigned long mask)
591{
Brian Gerst2df7a6e2010-09-03 21:17:08 -0400592 unsigned long cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100593
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100594 mmu_cr4_features |= mask;
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300595 if (trampoline_cr4_features)
596 *trampoline_cr4_features = mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100597 cr4 = read_cr4();
598 cr4 |= mask;
599 write_cr4(cr4);
600}
601
602static inline void clear_in_cr4(unsigned long mask)
603{
Brian Gerst2df7a6e2010-09-03 21:17:08 -0400604 unsigned long cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100605
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100606 mmu_cr4_features &= ~mask;
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300607 if (trampoline_cr4_features)
608 *trampoline_cr4_features = mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100609 cr4 = read_cr4();
610 cr4 &= ~mask;
611 write_cr4(cr4);
612}
613
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100614typedef struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100615 unsigned long seg;
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100616} mm_segment_t;
617
618
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100619/* Free all resources held by a thread. */
620extern void release_thread(struct task_struct *);
621
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100622unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100623
624/*
625 * Generic CPUID function
626 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
627 * resulting in stale register contents being returned.
628 */
629static inline void cpuid(unsigned int op,
630 unsigned int *eax, unsigned int *ebx,
631 unsigned int *ecx, unsigned int *edx)
632{
633 *eax = op;
634 *ecx = 0;
635 __cpuid(eax, ebx, ecx, edx);
636}
637
638/* Some CPUID calls want 'count' to be placed in ecx */
639static inline void cpuid_count(unsigned int op, int count,
640 unsigned int *eax, unsigned int *ebx,
641 unsigned int *ecx, unsigned int *edx)
642{
643 *eax = op;
644 *ecx = count;
645 __cpuid(eax, ebx, ecx, edx);
646}
647
648/*
649 * CPUID functions returning a single datum
650 */
651static inline unsigned int cpuid_eax(unsigned int op)
652{
653 unsigned int eax, ebx, ecx, edx;
654
655 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100656
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100657 return eax;
658}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100659
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100660static inline unsigned int cpuid_ebx(unsigned int op)
661{
662 unsigned int eax, ebx, ecx, edx;
663
664 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100665
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100666 return ebx;
667}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100668
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100669static inline unsigned int cpuid_ecx(unsigned int op)
670{
671 unsigned int eax, ebx, ecx, edx;
672
673 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100674
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100675 return ecx;
676}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100677
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100678static inline unsigned int cpuid_edx(unsigned int op)
679{
680 unsigned int eax, ebx, ecx, edx;
681
682 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100683
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100684 return edx;
685}
686
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100687/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
688static inline void rep_nop(void)
689{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700690 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100691}
692
Ingo Molnar4d46a892008-02-21 04:24:40 +0100693static inline void cpu_relax(void)
694{
695 rep_nop();
696}
697
Davidlohr Bueso3a6bfbc2014-06-29 15:09:33 -0700698#define cpu_relax_lowlatency() cpu_relax()
699
Ben Hutchings5367b682009-09-10 02:53:50 +0100700/* Stop speculative execution and prefetching of modified code. */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100701static inline void sync_core(void)
702{
703 int tmp;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100704
H. Peter Anvineb068e72012-11-28 11:50:23 -0800705#ifdef CONFIG_M486
H. Peter Anvin45c39fb2012-11-28 11:50:30 -0800706 /*
707 * Do a CPUID if available, otherwise do a jump. The jump
708 * can conveniently enough be the jump around CPUID.
709 */
710 asm volatile("cmpl %2,%1\n\t"
711 "jl 1f\n\t"
712 "cpuid\n"
713 "1:"
714 : "=a" (tmp)
715 : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
716 : "ebx", "ecx", "edx", "memory");
717#else
718 /*
719 * CPUID is a barrier to speculative execution.
720 * Prefetched instructions are automatically
721 * invalidated when modified.
722 */
723 asm volatile("cpuid"
724 : "=a" (tmp)
725 : "0" (1)
726 : "ebx", "ecx", "edx", "memory");
Ben Hutchings5367b682009-09-10 02:53:50 +0100727#endif
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100728}
729
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100730extern void select_idle_routine(const struct cpuinfo_x86 *c);
Len Brown02c68a02011-04-01 16:59:53 -0400731extern void init_amd_e400_c1e_mask(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100732
Ingo Molnar4d46a892008-02-21 04:24:40 +0100733extern unsigned long boot_option_idle_override;
Len Brown02c68a02011-04-01 16:59:53 -0400734extern bool amd_e400_c1e_detected;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100735
Thomas Renningerd1896042010-11-03 17:06:14 +0100736enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
Len Brown69fb3672013-02-10 01:38:39 -0500737 IDLE_POLL};
Thomas Renningerd1896042010-11-03 17:06:14 +0100738
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100739extern void enable_sep_cpu(void);
740extern int sysenter_setup(void);
741
Jan Kiszka29c84392010-05-20 21:04:29 -0500742extern void early_trap_init(void);
H. Peter Anvin8170e6b2013-01-24 12:19:52 -0800743void early_trap_pf_init(void);
Jan Kiszka29c84392010-05-20 21:04:29 -0500744
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100745/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100746extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100747
748extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900749extern void switch_to_new_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900750extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100751extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100752
Markus Metzgerc2724772008-12-11 13:49:59 +0100753static inline unsigned long get_debugctlmsr(void)
754{
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100755 unsigned long debugctlmsr = 0;
Markus Metzgerc2724772008-12-11 13:49:59 +0100756
757#ifndef CONFIG_X86_DEBUGCTLMSR
758 if (boot_cpu_data.x86 < 6)
759 return 0;
760#endif
761 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
762
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100763 return debugctlmsr;
Markus Metzgerc2724772008-12-11 13:49:59 +0100764}
765
Jan Beulich5b0e5082008-03-10 13:11:17 +0000766static inline void update_debugctlmsr(unsigned long debugctlmsr)
767{
768#ifndef CONFIG_X86_DEBUGCTLMSR
769 if (boot_cpu_data.x86 < 6)
770 return;
771#endif
772 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
773}
774
Oleg Nesterov9bd11902012-09-03 15:24:17 +0200775extern void set_task_blockstep(struct task_struct *task, bool on);
776
Ingo Molnar4d46a892008-02-21 04:24:40 +0100777/*
778 * from system description table in BIOS. Mostly for MCA use, but
779 * others may find it useful:
780 */
781extern unsigned int machine_id;
782extern unsigned int machine_submodel_id;
783extern unsigned int BIOS_revision;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100784
Ingo Molnar4d46a892008-02-21 04:24:40 +0100785/* Boot loader type from the setup header: */
786extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700787extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100788
Ingo Molnar4d46a892008-02-21 04:24:40 +0100789extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100790
791#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
792#define ARCH_HAS_PREFETCHW
793#define ARCH_HAS_SPINLOCK_PREFETCH
794
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100795#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100796# define BASE_PREFETCH ASM_NOP4
797# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100798#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100799# define BASE_PREFETCH "prefetcht0 (%1)"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100800#endif
801
Ingo Molnar4d46a892008-02-21 04:24:40 +0100802/*
803 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
804 *
805 * It's not worth to care about 3dnow prefetches for the K6
806 * because they are microcoded there and very slow.
807 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100808static inline void prefetch(const void *x)
809{
810 alternative_input(BASE_PREFETCH,
811 "prefetchnta (%1)",
812 X86_FEATURE_XMM,
813 "r" (x));
814}
815
Ingo Molnar4d46a892008-02-21 04:24:40 +0100816/*
817 * 3dnow prefetch to get an exclusive cache line.
818 * Useful for spinlocks to avoid one state transition in the
819 * cache coherency protocol:
820 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100821static inline void prefetchw(const void *x)
822{
823 alternative_input(BASE_PREFETCH,
824 "prefetchw (%1)",
825 X86_FEATURE_3DNOW,
826 "r" (x));
827}
828
Ingo Molnar4d46a892008-02-21 04:24:40 +0100829static inline void spin_lock_prefetch(const void *x)
830{
831 prefetchw(x);
832}
833
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100834#ifdef CONFIG_X86_32
835/*
836 * User space process size: 3GB (default).
837 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100838#define TASK_SIZE PAGE_OFFSET
Ingo Molnard9517342009-02-20 23:32:28 +0100839#define TASK_SIZE_MAX TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100840#define STACK_TOP TASK_SIZE
841#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100842
Ingo Molnar4d46a892008-02-21 04:24:40 +0100843#define INIT_THREAD { \
844 .sp0 = sizeof(init_stack) + (long)&init_stack, \
845 .vm86_info = NULL, \
846 .sysenter_cs = __KERNEL_CS, \
847 .io_bitmap_ptr = NULL, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100848}
849
850/*
851 * Note that the .io_bitmap member must be extra-big. This is because
852 * the CPU will access an additional byte beyond the end of the IO
853 * permission bitmap. The extra byte must be all 1 bits, and must
854 * be within the limit.
855 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100856#define INIT_TSS { \
857 .x86_tss = { \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100858 .sp0 = sizeof(init_stack) + (long)&init_stack, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100859 .ss0 = __KERNEL_DS, \
860 .ss1 = __KERNEL_CS, \
861 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
862 }, \
863 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100864}
865
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100866extern unsigned long thread_saved_pc(struct task_struct *tsk);
867
868#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
869#define KSTK_TOP(info) \
870({ \
871 unsigned long *__ptr = (unsigned long *)(info); \
872 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
873})
874
875/*
876 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
877 * This is necessary to guarantee that the entire "struct pt_regs"
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400878 * is accessible even if the CPU haven't stored the SS/ESP registers
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100879 * on the stack (interrupt gate does not save these registers
880 * when switching to the same priv ring).
881 * Therefore beware: accessing the ss/esp fields of the
882 * "struct pt_regs" is possible, but they may contain the
883 * completely wrong values.
884 */
885#define task_pt_regs(task) \
886({ \
887 struct pt_regs *__regs__; \
888 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
889 __regs__ - 1; \
890})
891
Ingo Molnar4d46a892008-02-21 04:24:40 +0100892#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100893
894#else
895/*
Andy Lutomirski07114f02014-11-04 15:46:21 -0800896 * User space process size. 47bits minus one guard page. The guard
897 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
898 * the highest possible canonical userspace address, then that
899 * syscall will enter the kernel with a non-canonical return
900 * address, and SYSRET will explode dangerously. We avoid this
901 * particular problem by preventing anything from being mapped
902 * at the maximum canonical address.
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100903 */
Ingo Molnard9517342009-02-20 23:32:28 +0100904#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100905
906/* This decides where the kernel will search for a free chunk of vm
907 * space during mmap's.
908 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100909#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
910 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100911
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800912#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100913 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800914#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100915 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100916
David Howells922a70d2008-02-08 04:19:26 -0800917#define STACK_TOP TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100918#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800919
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100920#define INIT_THREAD { \
921 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
922}
923
924#define INIT_TSS { \
925 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
926}
927
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100928/*
929 * Return saved PC of a blocked thread.
930 * What is this good for? it will be always the scheduler or ret_from_fork.
931 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100932#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100933
Ingo Molnar4d46a892008-02-21 04:24:40 +0100934#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
Stefani Seibold89240ba2009-11-03 10:22:40 +0100935extern unsigned long KSTK_ESP(struct task_struct *task);
H. J. Lud046ff82012-02-14 13:49:48 -0800936
937/*
938 * User space RSP while inside the SYSCALL fast path
939 */
940DECLARE_PER_CPU(unsigned long, old_rsp);
941
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100942#endif /* CONFIG_X86_64 */
943
Ingo Molnar513ad842008-02-21 05:18:40 +0100944extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
945 unsigned long new_sp);
946
Ingo Molnar4d46a892008-02-21 04:24:40 +0100947/*
948 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100949 * space during mmap's.
950 */
951#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
952
Ingo Molnar4d46a892008-02-21 04:24:40 +0100953#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100954
Erik Bosman529e25f2008-04-14 00:24:18 +0200955/* Get/set a process' ability to use the timestamp counter instruction */
956#define GET_TSC_CTL(adr) get_tsc_mode((adr))
957#define SET_TSC_CTL(val) set_tsc_mode((val))
958
959extern int get_tsc_mode(unsigned long adr);
960extern int set_tsc_mode(unsigned int val);
961
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800962extern u16 amd_get_nb_id(int cpu);
Andreas Herrmann6a812692009-09-16 11:33:40 +0200963
Jason Wang96e39ac2013-07-25 16:54:32 +0800964static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
965{
966 uint32_t base, eax, signature[3];
967
968 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
969 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
970
971 if (!memcmp(sig, signature, 12) &&
972 (leaves == 0 || ((eax - base) >= leaves)))
973 return base;
974 }
975
976 return 0;
977}
978
David Howellsf05e7982012-03-28 18:11:12 +0100979extern unsigned long arch_align_stack(unsigned long sp);
980extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
981
982void default_idle(void);
Len Brown6a377dd2013-02-09 23:08:07 -0500983#ifdef CONFIG_XEN
984bool xen_set_default_idle(void);
985#else
986#define xen_set_default_idle 0
987#endif
David Howellsf05e7982012-03-28 18:11:12 +0100988
989void stop_this_cpu(void *dummy);
Borislav Petkov4d067d82013-05-09 12:02:29 +0200990void df_debug(struct pt_regs *regs, long error_code);
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700991#endif /* _ASM_X86_PROCESSOR_H */