blob: a019556a8e71e43b6c25a77bcb1fb8b4ae3d1bc1 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
Oded Gabbaya187f172016-01-30 07:59:34 +020036#include <drm/drm_cache.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include "amdgpu.h"
38#include "amdgpu_trace.h"
39
40
Alex Deucherd38ceaf2015-04-20 16:55:21 -040041
42static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
Chunming Zhou7e5a5472015-04-24 17:37:30 +080043 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040044{
Christian König6681c5e2016-08-12 16:50:12 +020045 if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
46 return 0;
47
48 return ((mem->start << PAGE_SHIFT) + mem->size) >
49 adev->mc.visible_vram_size ?
50 adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
51 mem->size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040052}
53
54static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
55 struct ttm_mem_reg *old_mem,
56 struct ttm_mem_reg *new_mem)
57{
58 u64 vis_size;
59 if (!adev)
60 return;
61
62 if (new_mem) {
63 switch (new_mem->mem_type) {
64 case TTM_PL_TT:
65 atomic64_add(new_mem->size, &adev->gtt_usage);
66 break;
67 case TTM_PL_VRAM:
68 atomic64_add(new_mem->size, &adev->vram_usage);
69 vis_size = amdgpu_get_vis_part_size(adev, new_mem);
70 atomic64_add(vis_size, &adev->vram_vis_usage);
71 break;
72 }
73 }
74
75 if (old_mem) {
76 switch (old_mem->mem_type) {
77 case TTM_PL_TT:
78 atomic64_sub(old_mem->size, &adev->gtt_usage);
79 break;
80 case TTM_PL_VRAM:
81 atomic64_sub(old_mem->size, &adev->vram_usage);
82 vis_size = amdgpu_get_vis_part_size(adev, old_mem);
83 atomic64_sub(vis_size, &adev->vram_vis_usage);
84 break;
85 }
86 }
87}
88
89static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
90{
Christian Königa7d64de2016-09-15 14:58:48 +020091 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 struct amdgpu_bo *bo;
93
94 bo = container_of(tbo, struct amdgpu_bo, tbo);
95
Christian König6375bbb2017-07-11 17:25:49 +020096 amdgpu_bo_kunmap(bo);
Christian Königa7d64de2016-09-15 14:58:48 +020097 amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098
Alex Deucherd38ceaf2015-04-20 16:55:21 -040099 drm_gem_object_release(&bo->gem_base);
Christian König82b9c552015-11-27 16:49:00 +0100100 amdgpu_bo_unref(&bo->parent);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800101 if (!list_empty(&bo->shadow_list)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200102 mutex_lock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800103 list_del_init(&bo->shadow_list);
Christian Königa7d64de2016-09-15 14:58:48 +0200104 mutex_unlock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800105 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 kfree(bo->metadata);
107 kfree(bo);
108}
109
110bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
111{
112 if (bo->destroy == &amdgpu_ttm_bo_destroy)
113 return true;
114 return false;
115}
116
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800117static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
118 struct ttm_placement *placement,
Christian Königfaceaf62016-08-15 14:06:50 +0200119 struct ttm_place *places,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800120 u32 domain, u64 flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121{
Christian König6369f6f2016-08-15 14:08:54 +0200122 u32 c = 0;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800123
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königfaceaf62016-08-15 14:06:50 +0200125 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
126
Christian Königfaceaf62016-08-15 14:06:50 +0200127 places[c].fpfn = 0;
Christian König89bb5752017-03-29 13:41:57 +0200128 places[c].lpfn = 0;
Christian Königfaceaf62016-08-15 14:06:50 +0200129 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800130 TTM_PL_FLAG_VRAM;
Christian König89bb5752017-03-29 13:41:57 +0200131
Christian Königfaceaf62016-08-15 14:06:50 +0200132 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
133 places[c].lpfn = visible_pfn;
134 else
135 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
Christian König89bb5752017-03-29 13:41:57 +0200136
137 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
138 places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
Christian Königfaceaf62016-08-15 14:06:50 +0200139 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 }
141
142 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
Christian Königfaceaf62016-08-15 14:06:50 +0200143 places[c].fpfn = 0;
144 places[c].lpfn = 0;
145 places[c].flags = TTM_PL_FLAG_TT;
146 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
147 places[c].flags |= TTM_PL_FLAG_WC |
148 TTM_PL_FLAG_UNCACHED;
149 else
150 places[c].flags |= TTM_PL_FLAG_CACHED;
151 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152 }
153
154 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
Christian Königfaceaf62016-08-15 14:06:50 +0200155 places[c].fpfn = 0;
156 places[c].lpfn = 0;
157 places[c].flags = TTM_PL_FLAG_SYSTEM;
158 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
159 places[c].flags |= TTM_PL_FLAG_WC |
160 TTM_PL_FLAG_UNCACHED;
161 else
162 places[c].flags |= TTM_PL_FLAG_CACHED;
163 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 }
165
166 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200167 places[c].fpfn = 0;
168 places[c].lpfn = 0;
169 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
170 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 }
Christian Königfaceaf62016-08-15 14:06:50 +0200172
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200174 places[c].fpfn = 0;
175 places[c].lpfn = 0;
176 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
177 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178 }
Christian Königfaceaf62016-08-15 14:06:50 +0200179
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 if (domain & AMDGPU_GEM_DOMAIN_OA) {
Christian Königfaceaf62016-08-15 14:06:50 +0200181 places[c].fpfn = 0;
182 places[c].lpfn = 0;
183 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
184 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400185 }
186
187 if (!c) {
Christian Königfaceaf62016-08-15 14:06:50 +0200188 places[c].fpfn = 0;
189 places[c].lpfn = 0;
190 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
191 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193
Christian Königfaceaf62016-08-15 14:06:50 +0200194 placement->num_placement = c;
195 placement->placement = places;
196
197 placement->num_busy_placement = c;
198 placement->busy_placement = places;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199}
200
Christian König765e7fb2016-09-15 15:06:50 +0200201void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800202{
Christian Königa7d64de2016-09-15 14:58:48 +0200203 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
204
205 amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
206 domain, abo->flags);
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800207}
208
209static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
210 struct ttm_placement *placement)
211{
212 BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
213
214 memcpy(bo->placements, placement->placement,
215 placement->num_placement * sizeof(struct ttm_place));
216 bo->placement.num_placement = placement->num_placement;
217 bo->placement.num_busy_placement = placement->num_busy_placement;
218 bo->placement.placement = bo->placements;
219 bo->placement.busy_placement = bo->placements;
220}
221
Christian König7c204882015-12-14 13:18:01 +0100222/**
223 * amdgpu_bo_create_kernel - create BO for kernel use
224 *
225 * @adev: amdgpu device object
226 * @size: size for the new BO
227 * @align: alignment for the new BO
228 * @domain: where to place it
229 * @bo_ptr: resulting BO
230 * @gpu_addr: GPU addr of the pinned BO
231 * @cpu_addr: optional CPU address mapping
232 *
233 * Allocates and pins a BO for kernel internal use.
234 *
235 * Returns 0 on success, negative error code otherwise.
236 */
237int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
238 unsigned long size, int align,
239 u32 domain, struct amdgpu_bo **bo_ptr,
240 u64 *gpu_addr, void **cpu_addr)
241{
242 int r;
243
244 r = amdgpu_bo_create(adev, size, align, true, domain,
Christian König03f48dd2016-08-15 17:00:22 +0200245 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
246 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König7c204882015-12-14 13:18:01 +0100247 NULL, NULL, bo_ptr);
248 if (r) {
249 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
250 return r;
251 }
252
253 r = amdgpu_bo_reserve(*bo_ptr, false);
254 if (r) {
255 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
256 goto error_free;
257 }
258
259 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
260 if (r) {
261 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
262 goto error_unreserve;
263 }
264
265 if (cpu_addr) {
266 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
267 if (r) {
268 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
269 goto error_unreserve;
270 }
271 }
272
273 amdgpu_bo_unreserve(*bo_ptr);
274
275 return 0;
276
277error_unreserve:
278 amdgpu_bo_unreserve(*bo_ptr);
279
280error_free:
281 amdgpu_bo_unref(bo_ptr);
282
283 return r;
284}
285
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800286/**
287 * amdgpu_bo_free_kernel - free BO for kernel use
288 *
289 * @bo: amdgpu BO to free
290 *
291 * unmaps and unpin a BO for kernel internal use.
292 */
293void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
294 void **cpu_addr)
295{
296 if (*bo == NULL)
297 return;
298
Alex Xief3aa7452017-04-24 14:27:00 -0400299 if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800300 if (cpu_addr)
301 amdgpu_bo_kunmap(*bo);
302
303 amdgpu_bo_unpin(*bo);
304 amdgpu_bo_unreserve(*bo);
305 }
306 amdgpu_bo_unref(bo);
307
308 if (gpu_addr)
309 *gpu_addr = 0;
310
311 if (cpu_addr)
312 *cpu_addr = NULL;
313}
314
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800315int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
316 unsigned long size, int byte_align,
317 bool kernel, u32 domain, u64 flags,
318 struct sg_table *sg,
319 struct ttm_placement *placement,
Christian König72d76682015-09-03 17:34:59 +0200320 struct reservation_object *resv,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800321 struct amdgpu_bo **bo_ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400322{
323 struct amdgpu_bo *bo;
324 enum ttm_bo_type type;
325 unsigned long page_align;
John Brooks00f06b22017-06-27 22:33:18 -0400326 u64 initial_bytes_moved, bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400327 size_t acc_size;
328 int r;
329
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400330 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
331 size = ALIGN(size, PAGE_SIZE);
332
333 if (kernel) {
334 type = ttm_bo_type_kernel;
335 } else if (sg) {
336 type = ttm_bo_type_sg;
337 } else {
338 type = ttm_bo_type_device;
339 }
340 *bo_ptr = NULL;
341
342 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
343 sizeof(struct amdgpu_bo));
344
345 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
346 if (bo == NULL)
347 return -ENOMEM;
348 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
349 if (unlikely(r)) {
350 kfree(bo);
351 return r;
352 }
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800353 INIT_LIST_HEAD(&bo->shadow_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400354 INIT_LIST_HEAD(&bo->va);
Christian König1ea863f2015-12-18 22:13:12 +0100355 bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
356 AMDGPU_GEM_DOMAIN_GTT |
357 AMDGPU_GEM_DOMAIN_CPU |
358 AMDGPU_GEM_DOMAIN_GDS |
359 AMDGPU_GEM_DOMAIN_GWS |
360 AMDGPU_GEM_DOMAIN_OA);
361 bo->allowed_domains = bo->prefered_domains;
362 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
363 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400364
365 bo->flags = flags;
Oded Gabbaya187f172016-01-30 07:59:34 +0200366
Nils Hollanda2e2f292017-01-22 20:15:27 +0100367#ifdef CONFIG_X86_32
368 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
369 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
370 */
371 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
372#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
373 /* Don't try to enable write-combining when it can't work, or things
374 * may be slow
375 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
376 */
377
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100378#ifndef CONFIG_COMPILE_TEST
Nils Hollanda2e2f292017-01-22 20:15:27 +0100379#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
380 thanks to write-combining
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100381#endif
Nils Hollanda2e2f292017-01-22 20:15:27 +0100382
383 if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
384 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
385 "better performance thanks to write-combining\n");
386 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
387#else
Oded Gabbaya187f172016-01-30 07:59:34 +0200388 /* For architectures that don't support WC memory,
389 * mask out the WC flag from the BO
390 */
391 if (!drm_arch_can_wc_memory())
392 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Nils Hollanda2e2f292017-01-22 20:15:27 +0100393#endif
Oded Gabbaya187f172016-01-30 07:59:34 +0200394
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800395 amdgpu_fill_placement_to_bo(bo, placement);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400396 /* Kernel allocation are uninterruptible */
Christian Königf45dc742016-11-17 12:24:48 +0100397
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100398 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100399 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
400 &bo->placement, page_align, !kernel, NULL,
401 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
John Brooks00f06b22017-06-27 22:33:18 -0400402 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
403 initial_bytes_moved;
404 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
405 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
406 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
407 amdgpu_cs_report_moved_bytes(adev, bytes_moved, bytes_moved);
408 else
409 amdgpu_cs_report_moved_bytes(adev, bytes_moved, 0);
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100410
Nicolai Hähnleb9d022c2017-02-14 09:47:36 +0100411 if (unlikely(r != 0))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400412 return r;
Flora Cui4fea83f2016-07-20 14:44:38 +0800413
Christian König373308a52017-01-23 16:28:06 -0500414 if (kernel)
Roger.Hec309cd02017-03-27 19:38:11 +0800415 bo->tbo.priority = 1;
Christian Könige1f055b2017-01-10 17:27:49 +0100416
Flora Cui4fea83f2016-07-20 14:44:38 +0800417 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
418 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100419 struct dma_fence *fence;
Flora Cui4fea83f2016-07-20 14:44:38 +0800420
Christian Königc3af12582016-11-17 12:16:34 +0100421 r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
422 if (unlikely(r))
423 goto fail_unreserve;
424
Flora Cui4fea83f2016-07-20 14:44:38 +0800425 amdgpu_bo_fence(bo, fence, false);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100426 dma_fence_put(bo->tbo.moving);
427 bo->tbo.moving = dma_fence_get(fence);
428 dma_fence_put(fence);
Flora Cui4fea83f2016-07-20 14:44:38 +0800429 }
Christian Königf45dc742016-11-17 12:24:48 +0100430 if (!resv)
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100431 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400432 *bo_ptr = bo;
433
434 trace_amdgpu_bo_create(bo);
435
John Brooks96cf8272017-06-30 11:31:08 -0400436 /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
437 if (type == ttm_bo_type_device)
438 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
439
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400440 return 0;
Flora Cui4fea83f2016-07-20 14:44:38 +0800441
442fail_unreserve:
Nicolai Hähnlef1543f52017-01-10 20:36:56 +0100443 if (!resv)
444 ww_mutex_unlock(&bo->tbo.resv->lock);
Flora Cui4fea83f2016-07-20 14:44:38 +0800445 amdgpu_bo_unref(&bo);
446 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400447}
448
Chunming Zhoue7893c42016-07-26 14:13:21 +0800449static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
450 unsigned long size, int byte_align,
451 struct amdgpu_bo *bo)
452{
453 struct ttm_placement placement = {0};
454 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
455 int r;
456
457 if (bo->shadow)
458 return 0;
459
460 bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
461 memset(&placements, 0,
462 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
463
464 amdgpu_ttm_placement_init(adev, &placement,
465 placements, AMDGPU_GEM_DOMAIN_GTT,
466 AMDGPU_GEM_CREATE_CPU_GTT_USWC);
467
468 r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
469 AMDGPU_GEM_DOMAIN_GTT,
470 AMDGPU_GEM_CREATE_CPU_GTT_USWC,
471 NULL, &placement,
472 bo->tbo.resv,
473 &bo->shadow);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800474 if (!r) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800475 bo->shadow->parent = amdgpu_bo_ref(bo);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800476 mutex_lock(&adev->shadow_list_lock);
477 list_add_tail(&bo->shadow_list, &adev->shadow_list);
478 mutex_unlock(&adev->shadow_list_lock);
479 }
Chunming Zhoue7893c42016-07-26 14:13:21 +0800480
481 return r;
482}
483
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800484int amdgpu_bo_create(struct amdgpu_device *adev,
485 unsigned long size, int byte_align,
486 bool kernel, u32 domain, u64 flags,
Christian König72d76682015-09-03 17:34:59 +0200487 struct sg_table *sg,
488 struct reservation_object *resv,
489 struct amdgpu_bo **bo_ptr)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800490{
491 struct ttm_placement placement = {0};
492 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Chunming Zhoue7893c42016-07-26 14:13:21 +0800493 int r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800494
495 memset(&placements, 0,
496 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
497
498 amdgpu_ttm_placement_init(adev, &placement,
499 placements, domain, flags);
500
Chunming Zhoue7893c42016-07-26 14:13:21 +0800501 r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
502 domain, flags, sg, &placement,
503 resv, bo_ptr);
504 if (r)
505 return r;
506
Chunming Zhou3ad81f12016-08-05 17:30:17 +0800507 if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100508 if (!resv) {
509 r = ww_mutex_lock(&(*bo_ptr)->tbo.resv->lock, NULL);
510 WARN_ON(r != 0);
511 }
512
Chunming Zhoue7893c42016-07-26 14:13:21 +0800513 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100514
515 if (!resv)
516 ww_mutex_unlock(&(*bo_ptr)->tbo.resv->lock);
517
Chunming Zhoue7893c42016-07-26 14:13:21 +0800518 if (r)
519 amdgpu_bo_unref(bo_ptr);
520 }
521
522 return r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800523}
524
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800525int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
526 struct amdgpu_ring *ring,
527 struct amdgpu_bo *bo,
528 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100529 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800530 bool direct)
531
532{
533 struct amdgpu_bo *shadow = bo->shadow;
534 uint64_t bo_addr, shadow_addr;
535 int r;
536
537 if (!shadow)
538 return -EINVAL;
539
540 bo_addr = amdgpu_bo_gpu_offset(bo);
541 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
542
543 r = reservation_object_reserve_shared(bo->tbo.resv);
544 if (r)
545 goto err;
546
547 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
548 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200549 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800550 if (!r)
551 amdgpu_bo_fence(bo, *fence, true);
552
553err:
554 return r;
555}
556
Roger.He82521312017-04-21 13:08:43 +0800557int amdgpu_bo_validate(struct amdgpu_bo *bo)
558{
559 uint32_t domain;
560 int r;
561
562 if (bo->pin_count)
563 return 0;
564
565 domain = bo->prefered_domains;
566
567retry:
568 amdgpu_ttm_placement_from_domain(bo, domain);
569 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
570 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
571 domain = bo->allowed_domains;
572 goto retry;
573 }
574
575 return r;
576}
577
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800578int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
579 struct amdgpu_ring *ring,
580 struct amdgpu_bo *bo,
581 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100582 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800583 bool direct)
584
585{
586 struct amdgpu_bo *shadow = bo->shadow;
587 uint64_t bo_addr, shadow_addr;
588 int r;
589
590 if (!shadow)
591 return -EINVAL;
592
593 bo_addr = amdgpu_bo_gpu_offset(bo);
594 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
595
596 r = reservation_object_reserve_shared(bo->tbo.resv);
597 if (r)
598 goto err;
599
600 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
601 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200602 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800603 if (!r)
604 amdgpu_bo_fence(bo, *fence, true);
605
606err:
607 return r;
608}
609
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400610int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
611{
612 bool is_iomem;
Christian König587f3c72016-03-10 16:21:04 +0100613 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614
Christian König271c8122015-05-13 14:30:53 +0200615 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
616 return -EPERM;
617
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400618 if (bo->kptr) {
619 if (ptr) {
620 *ptr = bo->kptr;
621 }
622 return 0;
623 }
Christian König587f3c72016-03-10 16:21:04 +0100624
625 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
626 MAX_SCHEDULE_TIMEOUT);
627 if (r < 0)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400628 return r;
Christian König587f3c72016-03-10 16:21:04 +0100629
630 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
631 if (r)
632 return r;
633
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400634 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Christian König587f3c72016-03-10 16:21:04 +0100635 if (ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400636 *ptr = bo->kptr;
Christian König587f3c72016-03-10 16:21:04 +0100637
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638 return 0;
639}
640
641void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
642{
643 if (bo->kptr == NULL)
644 return;
645 bo->kptr = NULL;
646 ttm_bo_kunmap(&bo->kmap);
647}
648
649struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
650{
651 if (bo == NULL)
652 return NULL;
653
654 ttm_bo_reference(&bo->tbo);
655 return bo;
656}
657
658void amdgpu_bo_unref(struct amdgpu_bo **bo)
659{
660 struct ttm_buffer_object *tbo;
661
662 if ((*bo) == NULL)
663 return;
664
665 tbo = &((*bo)->tbo);
666 ttm_bo_unref(&tbo);
667 if (tbo == NULL)
668 *bo = NULL;
669}
670
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800671int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
672 u64 min_offset, u64 max_offset,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400673 u64 *gpu_addr)
674{
Christian Königa7d64de2016-09-15 14:58:48 +0200675 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400676 int r, i;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800677 unsigned fpfn, lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400678
Christian Königcc325d12016-02-08 11:08:35 +0100679 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400680 return -EPERM;
681
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800682 if (WARN_ON_ONCE(min_offset > max_offset))
683 return -EINVAL;
684
Christopher James Halse Rogers803d89a2017-04-03 13:31:22 +1000685 /* A shared bo cannot be migrated to VRAM */
686 if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
687 return -EINVAL;
688
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400689 if (bo->pin_count) {
Flora Cui408778e2016-08-18 12:55:13 +0800690 uint32_t mem_type = bo->tbo.mem.mem_type;
691
692 if (domain != amdgpu_mem_type_to_domain(mem_type))
693 return -EINVAL;
694
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400695 bo->pin_count++;
696 if (gpu_addr)
697 *gpu_addr = amdgpu_bo_gpu_offset(bo);
698
699 if (max_offset != 0) {
Flora Cui27798e02016-08-18 13:18:09 +0800700 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400701 WARN_ON_ONCE(max_offset <
702 (amdgpu_bo_gpu_offset(bo) - domain_start));
703 }
704
705 return 0;
706 }
Christian König03f48dd2016-08-15 17:00:22 +0200707
708 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400709 amdgpu_ttm_placement_from_domain(bo, domain);
710 for (i = 0; i < bo->placement.num_placement; i++) {
711 /* force to pin into visible video ram */
712 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800713 !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
Christian König6681c5e2016-08-12 16:50:12 +0200714 (!max_offset || max_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200715 adev->mc.visible_vram_size)) {
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800716 if (WARN_ON_ONCE(min_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200717 adev->mc.visible_vram_size))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800718 return -EINVAL;
719 fpfn = min_offset >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200720 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800721 } else {
722 fpfn = min_offset >> PAGE_SHIFT;
723 lpfn = max_offset >> PAGE_SHIFT;
724 }
725 if (fpfn > bo->placements[i].fpfn)
726 bo->placements[i].fpfn = fpfn;
Christian König78d0e182016-01-19 12:48:14 +0100727 if (!bo->placements[i].lpfn ||
728 (lpfn && lpfn < bo->placements[i].lpfn))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800729 bo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400730 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
731 }
732
733 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200734 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200735 dev_err(adev->dev, "%p pin failed\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200736 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400737 }
Christian Königbb990bb2016-09-09 16:32:33 +0200738 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200739 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200740 dev_err(adev->dev, "%p bind failed\n", bo);
Christian Königc855e252016-09-05 17:00:57 +0200741 goto error;
742 }
Christian König6681c5e2016-08-12 16:50:12 +0200743
744 bo->pin_count = 1;
745 if (gpu_addr != NULL)
746 *gpu_addr = amdgpu_bo_gpu_offset(bo);
747 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200748 adev->vram_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200749 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200750 adev->invisible_pin_size += amdgpu_bo_size(bo);
Flora Cui32ab75f2016-08-18 13:17:07 +0800751 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200752 adev->gart_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200753 }
754
755error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400756 return r;
757}
758
759int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
760{
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800761 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400762}
763
764int amdgpu_bo_unpin(struct amdgpu_bo *bo)
765{
Christian Königa7d64de2016-09-15 14:58:48 +0200766 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767 int r, i;
768
769 if (!bo->pin_count) {
Christian Königa7d64de2016-09-15 14:58:48 +0200770 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400771 return 0;
772 }
773 bo->pin_count--;
774 if (bo->pin_count)
775 return 0;
776 for (i = 0; i < bo->placement.num_placement; i++) {
777 bo->placements[i].lpfn = 0;
778 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
779 }
780 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200781 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200782 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200783 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400784 }
Christian König6681c5e2016-08-12 16:50:12 +0200785
786 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200787 adev->vram_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200788 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200789 adev->invisible_pin_size -= amdgpu_bo_size(bo);
Flora Cui441f90e2016-09-09 14:15:30 +0800790 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200791 adev->gart_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200792 }
793
794error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400795 return r;
796}
797
798int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
799{
800 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800801 if (0 && (adev->flags & AMD_IS_APU)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400802 /* Useless to evict on IGP chips */
803 return 0;
804 }
805 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
806}
807
Alex Deucher1f8628c2016-03-31 16:56:22 -0400808static const char *amdgpu_vram_names[] = {
809 "UNKNOWN",
810 "GDDR1",
811 "DDR2",
812 "GDDR3",
813 "GDDR4",
814 "GDDR5",
815 "HBM",
816 "DDR3"
817};
818
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400819int amdgpu_bo_init(struct amdgpu_device *adev)
820{
Dave Airlie7cf321d2016-10-24 15:37:48 +1000821 /* reserve PAT memory space to WC for VRAM */
822 arch_io_reserve_memtype_wc(adev->mc.aper_base,
823 adev->mc.aper_size);
824
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400825 /* Add an MTRR for the VRAM */
826 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
827 adev->mc.aper_size);
828 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
829 adev->mc.mc_vram_size >> 20,
830 (unsigned long long)adev->mc.aper_size >> 20);
Alex Deucher1f8628c2016-03-31 16:56:22 -0400831 DRM_INFO("RAM width %dbits %s\n",
832 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400833 return amdgpu_ttm_init(adev);
834}
835
836void amdgpu_bo_fini(struct amdgpu_device *adev)
837{
838 amdgpu_ttm_fini(adev);
839 arch_phys_wc_del(adev->mc.vram_mtrr);
Dave Airlie7cf321d2016-10-24 15:37:48 +1000840 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400841}
842
843int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
844 struct vm_area_struct *vma)
845{
846 return ttm_fbdev_mmap(vma, &bo->tbo);
847}
848
849int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
850{
Marek Olšák9079ac72017-03-03 16:03:15 -0500851 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
852
853 if (adev->family <= AMDGPU_FAMILY_CZ &&
854 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400855 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856
857 bo->tiling_flags = tiling_flags;
858 return 0;
859}
860
861void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
862{
863 lockdep_assert_held(&bo->tbo.resv->lock.base);
864
865 if (tiling_flags)
866 *tiling_flags = bo->tiling_flags;
867}
868
869int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
870 uint32_t metadata_size, uint64_t flags)
871{
872 void *buffer;
873
874 if (!metadata_size) {
875 if (bo->metadata_size) {
876 kfree(bo->metadata);
Dave Airlie0092d3e2016-05-03 12:44:29 +1000877 bo->metadata = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400878 bo->metadata_size = 0;
879 }
880 return 0;
881 }
882
883 if (metadata == NULL)
884 return -EINVAL;
885
Andrzej Hajda71affda2015-09-21 17:34:39 -0400886 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400887 if (buffer == NULL)
888 return -ENOMEM;
889
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400890 kfree(bo->metadata);
891 bo->metadata_flags = flags;
892 bo->metadata = buffer;
893 bo->metadata_size = metadata_size;
894
895 return 0;
896}
897
898int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
899 size_t buffer_size, uint32_t *metadata_size,
900 uint64_t *flags)
901{
902 if (!buffer && !metadata_size)
903 return -EINVAL;
904
905 if (buffer) {
906 if (buffer_size < bo->metadata_size)
907 return -EINVAL;
908
909 if (bo->metadata_size)
910 memcpy(buffer, bo->metadata, bo->metadata_size);
911 }
912
913 if (metadata_size)
914 *metadata_size = bo->metadata_size;
915 if (flags)
916 *flags = bo->metadata_flags;
917
918 return 0;
919}
920
921void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
Nicolai Hähnle66257db2016-12-15 17:23:49 +0100922 bool evict,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400923 struct ttm_mem_reg *new_mem)
924{
Christian Königa7d64de2016-09-15 14:58:48 +0200925 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200926 struct amdgpu_bo *abo;
David Mao15da3012016-06-07 17:48:52 +0800927 struct ttm_mem_reg *old_mem = &bo->mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928
929 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
930 return;
931
Christian König765e7fb2016-09-15 15:06:50 +0200932 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian Königa7d64de2016-09-15 14:58:48 +0200933 amdgpu_vm_bo_invalidate(adev, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400934
Christian König6375bbb2017-07-11 17:25:49 +0200935 amdgpu_bo_kunmap(abo);
936
Nicolai Hähnle661a7602016-12-15 17:26:42 +0100937 /* remember the eviction */
938 if (evict)
939 atomic64_inc(&adev->num_evictions);
940
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400941 /* update statistics */
942 if (!new_mem)
943 return;
944
945 /* move_notify is called before move happens */
Christian Königa7d64de2016-09-15 14:58:48 +0200946 amdgpu_update_memory_usage(adev, &bo->mem, new_mem);
David Mao15da3012016-06-07 17:48:52 +0800947
Christian König765e7fb2016-09-15 15:06:50 +0200948 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400949}
950
951int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
952{
Christian Königa7d64de2016-09-15 14:58:48 +0200953 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König5fb19412015-05-21 17:03:46 +0200954 struct amdgpu_bo *abo;
John Brooks96cf8272017-06-30 11:31:08 -0400955 unsigned long offset, size;
956 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400957
958 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
959 return 0;
Christian König5fb19412015-05-21 17:03:46 +0200960
961 abo = container_of(bo, struct amdgpu_bo, tbo);
John Brooks96cf8272017-06-30 11:31:08 -0400962
963 /* Remember that this BO was accessed by the CPU */
964 abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
965
Christian König5fb19412015-05-21 17:03:46 +0200966 if (bo->mem.mem_type != TTM_PL_VRAM)
967 return 0;
968
969 size = bo->mem.num_pages << PAGE_SHIFT;
970 offset = bo->mem.start << PAGE_SHIFT;
Christian König9bbdcc02017-03-29 11:16:05 +0200971 if ((offset + size) <= adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +0200972 return 0;
973
Michel Dänzer104ece92016-03-28 12:53:02 +0900974 /* Can't move a pinned BO to visible VRAM */
975 if (abo->pin_count > 0)
976 return -EINVAL;
977
Christian König5fb19412015-05-21 17:03:46 +0200978 /* hurrah the memory is not visible ! */
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200979 atomic64_inc(&adev->num_vram_cpu_page_faults);
John Brooks41d9a6a2017-06-27 22:33:21 -0400980 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
981 AMDGPU_GEM_DOMAIN_GTT);
982
983 /* Avoid costly evictions; only set GTT as a busy placement */
984 abo->placement.num_busy_placement = 1;
985 abo->placement.busy_placement = &abo->placements[1];
986
Christian König5fb19412015-05-21 17:03:46 +0200987 r = ttm_bo_validate(bo, &abo->placement, false, false);
John Brooks41d9a6a2017-06-27 22:33:21 -0400988 if (unlikely(r != 0))
Christian König5fb19412015-05-21 17:03:46 +0200989 return r;
Christian König5fb19412015-05-21 17:03:46 +0200990
991 offset = bo->mem.start << PAGE_SHIFT;
992 /* this should never happen */
John Brooks41d9a6a2017-06-27 22:33:21 -0400993 if (bo->mem.mem_type == TTM_PL_VRAM &&
994 (offset + size) > adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +0200995 return -EINVAL;
996
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400997 return 0;
998}
999
1000/**
1001 * amdgpu_bo_fence - add fence to buffer object
1002 *
1003 * @bo: buffer object in question
1004 * @fence: fence to add
1005 * @shared: true if fence should be added shared
1006 *
1007 */
Chris Wilsonf54d1862016-10-25 13:00:45 +01001008void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001009 bool shared)
1010{
1011 struct reservation_object *resv = bo->tbo.resv;
1012
1013 if (shared)
Chunming Zhoue40a3112015-08-03 11:38:09 +08001014 reservation_object_add_shared_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001015 else
Chunming Zhoue40a3112015-08-03 11:38:09 +08001016 reservation_object_add_excl_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001017}
Christian Königcdb7e8f2016-07-25 17:56:18 +02001018
1019/**
1020 * amdgpu_bo_gpu_offset - return GPU offset of bo
1021 * @bo: amdgpu object for which we query the offset
1022 *
1023 * Returns current GPU offset of the object.
1024 *
1025 * Note: object should either be pinned or reserved when calling this
1026 * function, it might be useful to add check for this for debugging.
1027 */
1028u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
1029{
1030 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
Christian Königc855e252016-09-05 17:00:57 +02001031 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
1032 !amdgpu_ttm_is_bound(bo->tbo.ttm));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001033 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
1034 !bo->pin_count);
Christian König9702d402016-09-07 15:10:44 +02001035 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
Christian König03f48dd2016-08-15 17:00:22 +02001036 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
1037 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001038
1039 return bo->tbo.offset;
1040}