blob: 759da5910b761d6bfdf6958a14c9bc11a0a24c0d [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
Oded Gabbaya187f172016-01-30 07:59:34 +020036#include <drm/drm_cache.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include "amdgpu.h"
38#include "amdgpu_trace.h"
39
40
Alex Deucherd38ceaf2015-04-20 16:55:21 -040041
42static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
Chunming Zhou7e5a5472015-04-24 17:37:30 +080043 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040044{
Christian König6681c5e2016-08-12 16:50:12 +020045 if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
46 return 0;
47
48 return ((mem->start << PAGE_SHIFT) + mem->size) >
49 adev->mc.visible_vram_size ?
50 adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
51 mem->size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040052}
53
54static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
55 struct ttm_mem_reg *old_mem,
56 struct ttm_mem_reg *new_mem)
57{
58 u64 vis_size;
59 if (!adev)
60 return;
61
62 if (new_mem) {
63 switch (new_mem->mem_type) {
64 case TTM_PL_TT:
65 atomic64_add(new_mem->size, &adev->gtt_usage);
66 break;
67 case TTM_PL_VRAM:
68 atomic64_add(new_mem->size, &adev->vram_usage);
69 vis_size = amdgpu_get_vis_part_size(adev, new_mem);
70 atomic64_add(vis_size, &adev->vram_vis_usage);
71 break;
72 }
73 }
74
75 if (old_mem) {
76 switch (old_mem->mem_type) {
77 case TTM_PL_TT:
78 atomic64_sub(old_mem->size, &adev->gtt_usage);
79 break;
80 case TTM_PL_VRAM:
81 atomic64_sub(old_mem->size, &adev->vram_usage);
82 vis_size = amdgpu_get_vis_part_size(adev, old_mem);
83 atomic64_sub(vis_size, &adev->vram_vis_usage);
84 break;
85 }
86 }
87}
88
89static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
90{
Christian Königa7d64de2016-09-15 14:58:48 +020091 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 struct amdgpu_bo *bo;
93
94 bo = container_of(tbo, struct amdgpu_bo, tbo);
95
Christian Königa7d64de2016-09-15 14:58:48 +020096 amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 drm_gem_object_release(&bo->gem_base);
Christian König82b9c552015-11-27 16:49:00 +010099 amdgpu_bo_unref(&bo->parent);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800100 if (!list_empty(&bo->shadow_list)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200101 mutex_lock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800102 list_del_init(&bo->shadow_list);
Christian Königa7d64de2016-09-15 14:58:48 +0200103 mutex_unlock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800104 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 kfree(bo->metadata);
106 kfree(bo);
107}
108
109bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
110{
111 if (bo->destroy == &amdgpu_ttm_bo_destroy)
112 return true;
113 return false;
114}
115
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800116static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
117 struct ttm_placement *placement,
Christian Königfaceaf62016-08-15 14:06:50 +0200118 struct ttm_place *places,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800119 u32 domain, u64 flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120{
Christian König6369f6f2016-08-15 14:08:54 +0200121 u32 c = 0;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800122
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königfaceaf62016-08-15 14:06:50 +0200124 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian König56de55a2016-08-24 14:30:21 +0200125 unsigned lpfn = 0;
126
127 /* This forces a reallocation if the flag wasn't set before */
128 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
129 lpfn = adev->mc.real_vram_size >> PAGE_SHIFT;
Christian Königfaceaf62016-08-15 14:06:50 +0200130
Christian Königfaceaf62016-08-15 14:06:50 +0200131 places[c].fpfn = 0;
Christian König56de55a2016-08-24 14:30:21 +0200132 places[c].lpfn = lpfn;
Christian Königfaceaf62016-08-15 14:06:50 +0200133 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800134 TTM_PL_FLAG_VRAM;
Christian Königfaceaf62016-08-15 14:06:50 +0200135 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
136 places[c].lpfn = visible_pfn;
137 else
138 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
139 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 }
141
142 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
Christian Königfaceaf62016-08-15 14:06:50 +0200143 places[c].fpfn = 0;
144 places[c].lpfn = 0;
145 places[c].flags = TTM_PL_FLAG_TT;
146 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
147 places[c].flags |= TTM_PL_FLAG_WC |
148 TTM_PL_FLAG_UNCACHED;
149 else
150 places[c].flags |= TTM_PL_FLAG_CACHED;
151 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152 }
153
154 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
Christian Königfaceaf62016-08-15 14:06:50 +0200155 places[c].fpfn = 0;
156 places[c].lpfn = 0;
157 places[c].flags = TTM_PL_FLAG_SYSTEM;
158 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
159 places[c].flags |= TTM_PL_FLAG_WC |
160 TTM_PL_FLAG_UNCACHED;
161 else
162 places[c].flags |= TTM_PL_FLAG_CACHED;
163 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 }
165
166 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200167 places[c].fpfn = 0;
168 places[c].lpfn = 0;
169 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
170 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 }
Christian Königfaceaf62016-08-15 14:06:50 +0200172
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200174 places[c].fpfn = 0;
175 places[c].lpfn = 0;
176 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
177 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178 }
Christian Königfaceaf62016-08-15 14:06:50 +0200179
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 if (domain & AMDGPU_GEM_DOMAIN_OA) {
Christian Königfaceaf62016-08-15 14:06:50 +0200181 places[c].fpfn = 0;
182 places[c].lpfn = 0;
183 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
184 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400185 }
186
187 if (!c) {
Christian Königfaceaf62016-08-15 14:06:50 +0200188 places[c].fpfn = 0;
189 places[c].lpfn = 0;
190 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
191 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193
Christian Königfaceaf62016-08-15 14:06:50 +0200194 placement->num_placement = c;
195 placement->placement = places;
196
197 placement->num_busy_placement = c;
198 placement->busy_placement = places;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199}
200
Christian König765e7fb2016-09-15 15:06:50 +0200201void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800202{
Christian Königa7d64de2016-09-15 14:58:48 +0200203 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
204
205 amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
206 domain, abo->flags);
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800207}
208
209static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
210 struct ttm_placement *placement)
211{
212 BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
213
214 memcpy(bo->placements, placement->placement,
215 placement->num_placement * sizeof(struct ttm_place));
216 bo->placement.num_placement = placement->num_placement;
217 bo->placement.num_busy_placement = placement->num_busy_placement;
218 bo->placement.placement = bo->placements;
219 bo->placement.busy_placement = bo->placements;
220}
221
Christian König7c204882015-12-14 13:18:01 +0100222/**
223 * amdgpu_bo_create_kernel - create BO for kernel use
224 *
225 * @adev: amdgpu device object
226 * @size: size for the new BO
227 * @align: alignment for the new BO
228 * @domain: where to place it
229 * @bo_ptr: resulting BO
230 * @gpu_addr: GPU addr of the pinned BO
231 * @cpu_addr: optional CPU address mapping
232 *
233 * Allocates and pins a BO for kernel internal use.
234 *
235 * Returns 0 on success, negative error code otherwise.
236 */
237int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
238 unsigned long size, int align,
239 u32 domain, struct amdgpu_bo **bo_ptr,
240 u64 *gpu_addr, void **cpu_addr)
241{
242 int r;
243
244 r = amdgpu_bo_create(adev, size, align, true, domain,
Christian König03f48dd2016-08-15 17:00:22 +0200245 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
246 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König7c204882015-12-14 13:18:01 +0100247 NULL, NULL, bo_ptr);
248 if (r) {
249 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
250 return r;
251 }
252
253 r = amdgpu_bo_reserve(*bo_ptr, false);
254 if (r) {
255 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
256 goto error_free;
257 }
258
259 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
260 if (r) {
261 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
262 goto error_unreserve;
263 }
264
265 if (cpu_addr) {
266 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
267 if (r) {
268 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
269 goto error_unreserve;
270 }
271 }
272
273 amdgpu_bo_unreserve(*bo_ptr);
274
275 return 0;
276
277error_unreserve:
278 amdgpu_bo_unreserve(*bo_ptr);
279
280error_free:
281 amdgpu_bo_unref(bo_ptr);
282
283 return r;
284}
285
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800286/**
287 * amdgpu_bo_free_kernel - free BO for kernel use
288 *
289 * @bo: amdgpu BO to free
290 *
291 * unmaps and unpin a BO for kernel internal use.
292 */
293void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
294 void **cpu_addr)
295{
296 if (*bo == NULL)
297 return;
298
299 if (likely(amdgpu_bo_reserve(*bo, false) == 0)) {
300 if (cpu_addr)
301 amdgpu_bo_kunmap(*bo);
302
303 amdgpu_bo_unpin(*bo);
304 amdgpu_bo_unreserve(*bo);
305 }
306 amdgpu_bo_unref(bo);
307
308 if (gpu_addr)
309 *gpu_addr = 0;
310
311 if (cpu_addr)
312 *cpu_addr = NULL;
313}
314
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800315int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
316 unsigned long size, int byte_align,
317 bool kernel, u32 domain, u64 flags,
318 struct sg_table *sg,
319 struct ttm_placement *placement,
Christian König72d76682015-09-03 17:34:59 +0200320 struct reservation_object *resv,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800321 struct amdgpu_bo **bo_ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400322{
323 struct amdgpu_bo *bo;
324 enum ttm_bo_type type;
325 unsigned long page_align;
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100326 u64 initial_bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400327 size_t acc_size;
328 int r;
329
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400330 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
331 size = ALIGN(size, PAGE_SIZE);
332
333 if (kernel) {
334 type = ttm_bo_type_kernel;
335 } else if (sg) {
336 type = ttm_bo_type_sg;
337 } else {
338 type = ttm_bo_type_device;
339 }
340 *bo_ptr = NULL;
341
342 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
343 sizeof(struct amdgpu_bo));
344
345 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
346 if (bo == NULL)
347 return -ENOMEM;
348 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
349 if (unlikely(r)) {
350 kfree(bo);
351 return r;
352 }
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800353 INIT_LIST_HEAD(&bo->shadow_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400354 INIT_LIST_HEAD(&bo->va);
Christian König1ea863f2015-12-18 22:13:12 +0100355 bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
356 AMDGPU_GEM_DOMAIN_GTT |
357 AMDGPU_GEM_DOMAIN_CPU |
358 AMDGPU_GEM_DOMAIN_GDS |
359 AMDGPU_GEM_DOMAIN_GWS |
360 AMDGPU_GEM_DOMAIN_OA);
361 bo->allowed_domains = bo->prefered_domains;
362 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
363 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400364
365 bo->flags = flags;
Oded Gabbaya187f172016-01-30 07:59:34 +0200366
Nils Hollanda2e2f292017-01-22 20:15:27 +0100367#ifdef CONFIG_X86_32
368 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
369 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
370 */
371 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
372#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
373 /* Don't try to enable write-combining when it can't work, or things
374 * may be slow
375 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
376 */
377
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100378#ifndef CONFIG_COMPILE_TEST
Nils Hollanda2e2f292017-01-22 20:15:27 +0100379#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
380 thanks to write-combining
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100381#endif
Nils Hollanda2e2f292017-01-22 20:15:27 +0100382
383 if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
384 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
385 "better performance thanks to write-combining\n");
386 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
387#else
Oded Gabbaya187f172016-01-30 07:59:34 +0200388 /* For architectures that don't support WC memory,
389 * mask out the WC flag from the BO
390 */
391 if (!drm_arch_can_wc_memory())
392 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Nils Hollanda2e2f292017-01-22 20:15:27 +0100393#endif
Oded Gabbaya187f172016-01-30 07:59:34 +0200394
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800395 amdgpu_fill_placement_to_bo(bo, placement);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400396 /* Kernel allocation are uninterruptible */
Christian Königf45dc742016-11-17 12:24:48 +0100397
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100398 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100399 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
400 &bo->placement, page_align, !kernel, NULL,
401 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100402 amdgpu_cs_report_moved_bytes(adev,
403 atomic64_read(&adev->num_bytes_moved) - initial_bytes_moved);
404
Nicolai Hähnleb9d022c2017-02-14 09:47:36 +0100405 if (unlikely(r != 0))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400406 return r;
Flora Cui4fea83f2016-07-20 14:44:38 +0800407
Christian Könige1f055b2017-01-10 17:27:49 +0100408 bo->tbo.priority = ilog2(bo->tbo.num_pages);
Christian König373308a52017-01-23 16:28:06 -0500409 if (kernel)
410 bo->tbo.priority *= 2;
Christian Könige1f055b2017-01-10 17:27:49 +0100411 bo->tbo.priority = min(bo->tbo.priority, (unsigned)(TTM_MAX_BO_PRIORITY - 1));
412
Flora Cui4fea83f2016-07-20 14:44:38 +0800413 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
414 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100415 struct dma_fence *fence;
Flora Cui4fea83f2016-07-20 14:44:38 +0800416
Christian Königc3af12582016-11-17 12:16:34 +0100417 r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
418 if (unlikely(r))
419 goto fail_unreserve;
420
Flora Cui4fea83f2016-07-20 14:44:38 +0800421 amdgpu_bo_fence(bo, fence, false);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100422 dma_fence_put(bo->tbo.moving);
423 bo->tbo.moving = dma_fence_get(fence);
424 dma_fence_put(fence);
Flora Cui4fea83f2016-07-20 14:44:38 +0800425 }
Christian Königf45dc742016-11-17 12:24:48 +0100426 if (!resv)
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100427 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400428 *bo_ptr = bo;
429
430 trace_amdgpu_bo_create(bo);
431
432 return 0;
Flora Cui4fea83f2016-07-20 14:44:38 +0800433
434fail_unreserve:
Nicolai Hähnlef1543f52017-01-10 20:36:56 +0100435 if (!resv)
436 ww_mutex_unlock(&bo->tbo.resv->lock);
Flora Cui4fea83f2016-07-20 14:44:38 +0800437 amdgpu_bo_unref(&bo);
438 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400439}
440
Chunming Zhoue7893c42016-07-26 14:13:21 +0800441static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
442 unsigned long size, int byte_align,
443 struct amdgpu_bo *bo)
444{
445 struct ttm_placement placement = {0};
446 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
447 int r;
448
449 if (bo->shadow)
450 return 0;
451
452 bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
453 memset(&placements, 0,
454 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
455
456 amdgpu_ttm_placement_init(adev, &placement,
457 placements, AMDGPU_GEM_DOMAIN_GTT,
458 AMDGPU_GEM_CREATE_CPU_GTT_USWC);
459
460 r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
461 AMDGPU_GEM_DOMAIN_GTT,
462 AMDGPU_GEM_CREATE_CPU_GTT_USWC,
463 NULL, &placement,
464 bo->tbo.resv,
465 &bo->shadow);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800466 if (!r) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800467 bo->shadow->parent = amdgpu_bo_ref(bo);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800468 mutex_lock(&adev->shadow_list_lock);
469 list_add_tail(&bo->shadow_list, &adev->shadow_list);
470 mutex_unlock(&adev->shadow_list_lock);
471 }
Chunming Zhoue7893c42016-07-26 14:13:21 +0800472
473 return r;
474}
475
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800476int amdgpu_bo_create(struct amdgpu_device *adev,
477 unsigned long size, int byte_align,
478 bool kernel, u32 domain, u64 flags,
Christian König72d76682015-09-03 17:34:59 +0200479 struct sg_table *sg,
480 struct reservation_object *resv,
481 struct amdgpu_bo **bo_ptr)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800482{
483 struct ttm_placement placement = {0};
484 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Chunming Zhoue7893c42016-07-26 14:13:21 +0800485 int r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800486
487 memset(&placements, 0,
488 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
489
490 amdgpu_ttm_placement_init(adev, &placement,
491 placements, domain, flags);
492
Chunming Zhoue7893c42016-07-26 14:13:21 +0800493 r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
494 domain, flags, sg, &placement,
495 resv, bo_ptr);
496 if (r)
497 return r;
498
Chunming Zhou3ad81f12016-08-05 17:30:17 +0800499 if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100500 if (!resv) {
501 r = ww_mutex_lock(&(*bo_ptr)->tbo.resv->lock, NULL);
502 WARN_ON(r != 0);
503 }
504
Chunming Zhoue7893c42016-07-26 14:13:21 +0800505 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100506
507 if (!resv)
508 ww_mutex_unlock(&(*bo_ptr)->tbo.resv->lock);
509
Chunming Zhoue7893c42016-07-26 14:13:21 +0800510 if (r)
511 amdgpu_bo_unref(bo_ptr);
512 }
513
514 return r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800515}
516
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800517int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
518 struct amdgpu_ring *ring,
519 struct amdgpu_bo *bo,
520 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100521 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800522 bool direct)
523
524{
525 struct amdgpu_bo *shadow = bo->shadow;
526 uint64_t bo_addr, shadow_addr;
527 int r;
528
529 if (!shadow)
530 return -EINVAL;
531
532 bo_addr = amdgpu_bo_gpu_offset(bo);
533 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
534
535 r = reservation_object_reserve_shared(bo->tbo.resv);
536 if (r)
537 goto err;
538
539 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
540 amdgpu_bo_size(bo), resv, fence,
541 direct);
542 if (!r)
543 amdgpu_bo_fence(bo, *fence, true);
544
545err:
546 return r;
547}
548
549int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
550 struct amdgpu_ring *ring,
551 struct amdgpu_bo *bo,
552 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100553 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800554 bool direct)
555
556{
557 struct amdgpu_bo *shadow = bo->shadow;
558 uint64_t bo_addr, shadow_addr;
559 int r;
560
561 if (!shadow)
562 return -EINVAL;
563
564 bo_addr = amdgpu_bo_gpu_offset(bo);
565 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
566
567 r = reservation_object_reserve_shared(bo->tbo.resv);
568 if (r)
569 goto err;
570
571 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
572 amdgpu_bo_size(bo), resv, fence,
573 direct);
574 if (!r)
575 amdgpu_bo_fence(bo, *fence, true);
576
577err:
578 return r;
579}
580
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400581int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
582{
583 bool is_iomem;
Christian König587f3c72016-03-10 16:21:04 +0100584 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400585
Christian König271c8122015-05-13 14:30:53 +0200586 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
587 return -EPERM;
588
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400589 if (bo->kptr) {
590 if (ptr) {
591 *ptr = bo->kptr;
592 }
593 return 0;
594 }
Christian König587f3c72016-03-10 16:21:04 +0100595
596 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
597 MAX_SCHEDULE_TIMEOUT);
598 if (r < 0)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400599 return r;
Christian König587f3c72016-03-10 16:21:04 +0100600
601 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
602 if (r)
603 return r;
604
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400605 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Christian König587f3c72016-03-10 16:21:04 +0100606 if (ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400607 *ptr = bo->kptr;
Christian König587f3c72016-03-10 16:21:04 +0100608
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400609 return 0;
610}
611
612void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
613{
614 if (bo->kptr == NULL)
615 return;
616 bo->kptr = NULL;
617 ttm_bo_kunmap(&bo->kmap);
618}
619
620struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
621{
622 if (bo == NULL)
623 return NULL;
624
625 ttm_bo_reference(&bo->tbo);
626 return bo;
627}
628
629void amdgpu_bo_unref(struct amdgpu_bo **bo)
630{
631 struct ttm_buffer_object *tbo;
632
633 if ((*bo) == NULL)
634 return;
635
636 tbo = &((*bo)->tbo);
637 ttm_bo_unref(&tbo);
638 if (tbo == NULL)
639 *bo = NULL;
640}
641
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800642int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
643 u64 min_offset, u64 max_offset,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400644 u64 *gpu_addr)
645{
Christian Königa7d64de2016-09-15 14:58:48 +0200646 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400647 int r, i;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800648 unsigned fpfn, lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400649
Christian Königcc325d12016-02-08 11:08:35 +0100650 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400651 return -EPERM;
652
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800653 if (WARN_ON_ONCE(min_offset > max_offset))
654 return -EINVAL;
655
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400656 if (bo->pin_count) {
Flora Cui408778e2016-08-18 12:55:13 +0800657 uint32_t mem_type = bo->tbo.mem.mem_type;
658
659 if (domain != amdgpu_mem_type_to_domain(mem_type))
660 return -EINVAL;
661
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400662 bo->pin_count++;
663 if (gpu_addr)
664 *gpu_addr = amdgpu_bo_gpu_offset(bo);
665
666 if (max_offset != 0) {
Flora Cui27798e02016-08-18 13:18:09 +0800667 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400668 WARN_ON_ONCE(max_offset <
669 (amdgpu_bo_gpu_offset(bo) - domain_start));
670 }
671
672 return 0;
673 }
Christian König03f48dd2016-08-15 17:00:22 +0200674
675 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400676 amdgpu_ttm_placement_from_domain(bo, domain);
677 for (i = 0; i < bo->placement.num_placement; i++) {
678 /* force to pin into visible video ram */
679 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800680 !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
Christian König6681c5e2016-08-12 16:50:12 +0200681 (!max_offset || max_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200682 adev->mc.visible_vram_size)) {
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800683 if (WARN_ON_ONCE(min_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200684 adev->mc.visible_vram_size))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800685 return -EINVAL;
686 fpfn = min_offset >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200687 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800688 } else {
689 fpfn = min_offset >> PAGE_SHIFT;
690 lpfn = max_offset >> PAGE_SHIFT;
691 }
692 if (fpfn > bo->placements[i].fpfn)
693 bo->placements[i].fpfn = fpfn;
Christian König78d0e182016-01-19 12:48:14 +0100694 if (!bo->placements[i].lpfn ||
695 (lpfn && lpfn < bo->placements[i].lpfn))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800696 bo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400697 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
698 }
699
700 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200701 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200702 dev_err(adev->dev, "%p pin failed\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200703 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400704 }
Christian Königbb990bb2016-09-09 16:32:33 +0200705 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200706 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200707 dev_err(adev->dev, "%p bind failed\n", bo);
Christian Königc855e252016-09-05 17:00:57 +0200708 goto error;
709 }
Christian König6681c5e2016-08-12 16:50:12 +0200710
711 bo->pin_count = 1;
712 if (gpu_addr != NULL)
713 *gpu_addr = amdgpu_bo_gpu_offset(bo);
714 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200715 adev->vram_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200716 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200717 adev->invisible_pin_size += amdgpu_bo_size(bo);
Flora Cui32ab75f2016-08-18 13:17:07 +0800718 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200719 adev->gart_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200720 }
721
722error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400723 return r;
724}
725
726int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
727{
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800728 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400729}
730
731int amdgpu_bo_unpin(struct amdgpu_bo *bo)
732{
Christian Königa7d64de2016-09-15 14:58:48 +0200733 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400734 int r, i;
735
736 if (!bo->pin_count) {
Christian Königa7d64de2016-09-15 14:58:48 +0200737 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738 return 0;
739 }
740 bo->pin_count--;
741 if (bo->pin_count)
742 return 0;
743 for (i = 0; i < bo->placement.num_placement; i++) {
744 bo->placements[i].lpfn = 0;
745 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
746 }
747 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200748 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200749 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200750 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400751 }
Christian König6681c5e2016-08-12 16:50:12 +0200752
753 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200754 adev->vram_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200755 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200756 adev->invisible_pin_size -= amdgpu_bo_size(bo);
Flora Cui441f90e2016-09-09 14:15:30 +0800757 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200758 adev->gart_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200759 }
760
761error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400762 return r;
763}
764
765int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
766{
767 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800768 if (0 && (adev->flags & AMD_IS_APU)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400769 /* Useless to evict on IGP chips */
770 return 0;
771 }
772 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
773}
774
Alex Deucher1f8628c2016-03-31 16:56:22 -0400775static const char *amdgpu_vram_names[] = {
776 "UNKNOWN",
777 "GDDR1",
778 "DDR2",
779 "GDDR3",
780 "GDDR4",
781 "GDDR5",
782 "HBM",
783 "DDR3"
784};
785
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400786int amdgpu_bo_init(struct amdgpu_device *adev)
787{
Dave Airlie7cf321d2016-10-24 15:37:48 +1000788 /* reserve PAT memory space to WC for VRAM */
789 arch_io_reserve_memtype_wc(adev->mc.aper_base,
790 adev->mc.aper_size);
791
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400792 /* Add an MTRR for the VRAM */
793 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
794 adev->mc.aper_size);
795 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
796 adev->mc.mc_vram_size >> 20,
797 (unsigned long long)adev->mc.aper_size >> 20);
Alex Deucher1f8628c2016-03-31 16:56:22 -0400798 DRM_INFO("RAM width %dbits %s\n",
799 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400800 return amdgpu_ttm_init(adev);
801}
802
803void amdgpu_bo_fini(struct amdgpu_device *adev)
804{
805 amdgpu_ttm_fini(adev);
806 arch_phys_wc_del(adev->mc.vram_mtrr);
Dave Airlie7cf321d2016-10-24 15:37:48 +1000807 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400808}
809
810int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
811 struct vm_area_struct *vma)
812{
813 return ttm_fbdev_mmap(vma, &bo->tbo);
814}
815
816int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
817{
Marek Olšákfbd76d52015-05-14 23:48:26 +0200818 if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400819 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820
821 bo->tiling_flags = tiling_flags;
822 return 0;
823}
824
825void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
826{
827 lockdep_assert_held(&bo->tbo.resv->lock.base);
828
829 if (tiling_flags)
830 *tiling_flags = bo->tiling_flags;
831}
832
833int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
834 uint32_t metadata_size, uint64_t flags)
835{
836 void *buffer;
837
838 if (!metadata_size) {
839 if (bo->metadata_size) {
840 kfree(bo->metadata);
Dave Airlie0092d3e2016-05-03 12:44:29 +1000841 bo->metadata = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400842 bo->metadata_size = 0;
843 }
844 return 0;
845 }
846
847 if (metadata == NULL)
848 return -EINVAL;
849
Andrzej Hajda71affda2015-09-21 17:34:39 -0400850 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400851 if (buffer == NULL)
852 return -ENOMEM;
853
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400854 kfree(bo->metadata);
855 bo->metadata_flags = flags;
856 bo->metadata = buffer;
857 bo->metadata_size = metadata_size;
858
859 return 0;
860}
861
862int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
863 size_t buffer_size, uint32_t *metadata_size,
864 uint64_t *flags)
865{
866 if (!buffer && !metadata_size)
867 return -EINVAL;
868
869 if (buffer) {
870 if (buffer_size < bo->metadata_size)
871 return -EINVAL;
872
873 if (bo->metadata_size)
874 memcpy(buffer, bo->metadata, bo->metadata_size);
875 }
876
877 if (metadata_size)
878 *metadata_size = bo->metadata_size;
879 if (flags)
880 *flags = bo->metadata_flags;
881
882 return 0;
883}
884
885void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
Nicolai Hähnle66257db2016-12-15 17:23:49 +0100886 bool evict,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400887 struct ttm_mem_reg *new_mem)
888{
Christian Königa7d64de2016-09-15 14:58:48 +0200889 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200890 struct amdgpu_bo *abo;
David Mao15da3012016-06-07 17:48:52 +0800891 struct ttm_mem_reg *old_mem = &bo->mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400892
893 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
894 return;
895
Christian König765e7fb2016-09-15 15:06:50 +0200896 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian Königa7d64de2016-09-15 14:58:48 +0200897 amdgpu_vm_bo_invalidate(adev, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400898
Nicolai Hähnle661a7602016-12-15 17:26:42 +0100899 /* remember the eviction */
900 if (evict)
901 atomic64_inc(&adev->num_evictions);
902
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400903 /* update statistics */
904 if (!new_mem)
905 return;
906
907 /* move_notify is called before move happens */
Christian Königa7d64de2016-09-15 14:58:48 +0200908 amdgpu_update_memory_usage(adev, &bo->mem, new_mem);
David Mao15da3012016-06-07 17:48:52 +0800909
Christian König765e7fb2016-09-15 15:06:50 +0200910 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400911}
912
913int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
914{
Christian Königa7d64de2016-09-15 14:58:48 +0200915 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König5fb19412015-05-21 17:03:46 +0200916 struct amdgpu_bo *abo;
917 unsigned long offset, size, lpfn;
918 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400919
920 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
921 return 0;
Christian König5fb19412015-05-21 17:03:46 +0200922
923 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian König5fb19412015-05-21 17:03:46 +0200924 if (bo->mem.mem_type != TTM_PL_VRAM)
925 return 0;
926
927 size = bo->mem.num_pages << PAGE_SHIFT;
928 offset = bo->mem.start << PAGE_SHIFT;
Christian König03f48dd2016-08-15 17:00:22 +0200929 /* TODO: figure out how to map scattered VRAM to the CPU */
930 if ((offset + size) <= adev->mc.visible_vram_size &&
931 (abo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS))
Christian König5fb19412015-05-21 17:03:46 +0200932 return 0;
933
Michel Dänzer104ece92016-03-28 12:53:02 +0900934 /* Can't move a pinned BO to visible VRAM */
935 if (abo->pin_count > 0)
936 return -EINVAL;
937
Christian König5fb19412015-05-21 17:03:46 +0200938 /* hurrah the memory is not visible ! */
Christian König03f48dd2016-08-15 17:00:22 +0200939 abo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Christian König5fb19412015-05-21 17:03:46 +0200940 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
941 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
942 for (i = 0; i < abo->placement.num_placement; i++) {
943 /* Force into visible VRAM */
944 if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Christian König6681c5e2016-08-12 16:50:12 +0200945 (!abo->placements[i].lpfn ||
946 abo->placements[i].lpfn > lpfn))
Christian König5fb19412015-05-21 17:03:46 +0200947 abo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400948 }
Christian König5fb19412015-05-21 17:03:46 +0200949 r = ttm_bo_validate(bo, &abo->placement, false, false);
950 if (unlikely(r == -ENOMEM)) {
951 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
952 return ttm_bo_validate(bo, &abo->placement, false, false);
953 } else if (unlikely(r != 0)) {
954 return r;
955 }
956
957 offset = bo->mem.start << PAGE_SHIFT;
958 /* this should never happen */
959 if ((offset + size) > adev->mc.visible_vram_size)
960 return -EINVAL;
961
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400962 return 0;
963}
964
965/**
966 * amdgpu_bo_fence - add fence to buffer object
967 *
968 * @bo: buffer object in question
969 * @fence: fence to add
970 * @shared: true if fence should be added shared
971 *
972 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100973void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400974 bool shared)
975{
976 struct reservation_object *resv = bo->tbo.resv;
977
978 if (shared)
Chunming Zhoue40a3112015-08-03 11:38:09 +0800979 reservation_object_add_shared_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400980 else
Chunming Zhoue40a3112015-08-03 11:38:09 +0800981 reservation_object_add_excl_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400982}
Christian Königcdb7e8f2016-07-25 17:56:18 +0200983
984/**
985 * amdgpu_bo_gpu_offset - return GPU offset of bo
986 * @bo: amdgpu object for which we query the offset
987 *
988 * Returns current GPU offset of the object.
989 *
990 * Note: object should either be pinned or reserved when calling this
991 * function, it might be useful to add check for this for debugging.
992 */
993u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
994{
995 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
Christian Königc855e252016-09-05 17:00:57 +0200996 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
997 !amdgpu_ttm_is_bound(bo->tbo.ttm));
Christian Königcdb7e8f2016-07-25 17:56:18 +0200998 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
999 !bo->pin_count);
Christian König9702d402016-09-07 15:10:44 +02001000 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
Christian König03f48dd2016-08-15 17:00:22 +02001001 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
1002 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001003
1004 return bo->tbo.offset;
1005}