blob: 9a1349ea460a5ef8660c73386bcb035c52f918e6 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
Kevin Hilman8bd22942009-05-28 10:56:16 -07002 * (C) Copyright 2007
3 * Texas Instruments
4 * Karthik Dasu <karthik-dp@ti.com>
5 *
6 * (C) Copyright 2004
7 * Texas Instruments, <www.ti.com>
8 * Richard Woodruff <r-woodruff2@ti.com>
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25#include <linux/linkage.h>
26#include <asm/assembler.h>
Jean Pihetb4b36fd2010-12-18 16:44:42 +010027#include <plat/sram.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070028#include <mach/io.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070029
Paul Walmsley59fb6592010-12-21 15:30:55 -070030#include "cm2xxx_3xxx.h"
31#include "prm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070032#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060033#include "control.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070034
Jean Pihetfe360e12010-12-18 16:44:43 +010035/*
36 * Registers access definitions
37 */
38#define SDRC_SCRATCHPAD_SEM_OFFS 0xc
39#define SDRC_SCRATCHPAD_SEM_V OMAP343X_SCRATCHPAD_REGADDR\
40 (SDRC_SCRATCHPAD_SEM_OFFS)
41#define PM_PREPWSTST_CORE_P OMAP3430_PRM_BASE + CORE_MOD +\
42 OMAP3430_PM_PREPWSTST
Abhijit Pagare37903002010-01-26 20:12:51 -070043#define PM_PWSTCTRL_MPU_P OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +020044#define CM_IDLEST1_CORE_V OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1)
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -060045#define CM_IDLEST_CKGEN_V OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST)
Jean Pihetfe360e12010-12-18 16:44:43 +010046#define SRAM_BASE_P OMAP3_SRAM_PA
47#define CONTROL_STAT OMAP343X_CTRL_BASE + OMAP343X_CONTROL_STATUS
48#define CONTROL_MEM_RTA_CTRL (OMAP343X_CTRL_BASE +\
49 OMAP36XX_CONTROL_MEM_RTA_CTRL)
50
51/* Move this as correct place is available */
52#define SCRATCHPAD_MEM_OFFS 0x310
53#define SCRATCHPAD_BASE_P (OMAP343X_CTRL_BASE +\
54 OMAP343X_CONTROL_MEM_WKUP +\
55 SCRATCHPAD_MEM_OFFS)
Kevin Hilman8bd22942009-05-28 10:56:16 -070056#define SDRC_POWER_V OMAP34XX_SDRC_REGADDR(SDRC_POWER)
Tero Kristo0795a752008-10-13 17:58:50 +030057#define SDRC_SYSCONFIG_P (OMAP343X_SDRC_BASE + SDRC_SYSCONFIG)
58#define SDRC_MR_0_P (OMAP343X_SDRC_BASE + SDRC_MR_0)
59#define SDRC_EMR2_0_P (OMAP343X_SDRC_BASE + SDRC_EMR2_0)
60#define SDRC_MANUAL_0_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_0)
61#define SDRC_MR_1_P (OMAP343X_SDRC_BASE + SDRC_MR_1)
62#define SDRC_EMR2_1_P (OMAP343X_SDRC_BASE + SDRC_EMR2_1)
63#define SDRC_MANUAL_1_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_1)
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +020064#define SDRC_DLLA_STATUS_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
65#define SDRC_DLLA_CTRL_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
Kevin Hilman8bd22942009-05-28 10:56:16 -070066
Dave Martindd313942011-03-04 15:33:57 +000067/*
68 * This file needs be built unconditionally as ARM to interoperate correctly
69 * with non-Thumb-2-capable firmware.
70 */
71 .arm
Rajendra Nayaka89b6f02009-05-28 18:13:06 +053072
Jean Pihetd3cdfd22010-12-18 16:44:41 +010073/*
74 * API functions
75 */
Rajendra Nayaka89b6f02009-05-28 18:13:06 +053076
Jean Pihetf7dfe3d2010-12-18 16:44:45 +010077/*
78 * The "get_*restore_pointer" functions are used to provide a
79 * physical restore address where the ROM code jumps while waking
80 * up from MPU OFF/OSWR state.
81 * The restore pointer is stored into the scratchpad.
82 */
83
Kevin Hilman8bd22942009-05-28 10:56:16 -070084 .text
85/* Function call to get the restore pointer for resume from OFF */
86ENTRY(get_restore_pointer)
Jean Pihetbb1c9032010-12-18 16:49:57 +010087 stmfd sp!, {lr} @ save registers on stack
Kevin Hilman8bd22942009-05-28 10:56:16 -070088 adr r0, restore
Jean Pihetbb1c9032010-12-18 16:49:57 +010089 ldmfd sp!, {pc} @ restore regs and return
Dave Martindd313942011-03-04 15:33:57 +000090ENDPROC(get_restore_pointer)
91 .align
Kevin Hilman8bd22942009-05-28 10:56:16 -070092ENTRY(get_restore_pointer_sz)
Jean Pihetbb1c9032010-12-18 16:49:57 +010093 .word . - get_restore_pointer
Jean Pihet1e81bc02010-12-18 16:44:44 +010094
Nishanth Menon458e9992010-12-20 14:05:06 -060095 .text
96/* Function call to get the restore pointer for 3630 resume from OFF */
97ENTRY(get_omap3630_restore_pointer)
Jean Pihetbb1c9032010-12-18 16:49:57 +010098 stmfd sp!, {lr} @ save registers on stack
Nishanth Menon458e9992010-12-20 14:05:06 -060099 adr r0, restore_3630
Jean Pihetbb1c9032010-12-18 16:49:57 +0100100 ldmfd sp!, {pc} @ restore regs and return
Dave Martindd313942011-03-04 15:33:57 +0000101ENDPROC(get_omap3630_restore_pointer)
102 .align
Nishanth Menon458e9992010-12-20 14:05:06 -0600103ENTRY(get_omap3630_restore_pointer_sz)
Jean Pihetbb1c9032010-12-18 16:49:57 +0100104 .word . - get_omap3630_restore_pointer
Tero Kristo0795a752008-10-13 17:58:50 +0300105
106 .text
Jean Pihet1e81bc02010-12-18 16:44:44 +0100107/* Function call to get the restore pointer for ES3 to resume from OFF */
108ENTRY(get_es3_restore_pointer)
109 stmfd sp!, {lr} @ save registers on stack
110 adr r0, restore_es3
111 ldmfd sp!, {pc} @ restore regs and return
Dave Martindd313942011-03-04 15:33:57 +0000112ENDPROC(get_es3_restore_pointer)
113 .align
Jean Pihet1e81bc02010-12-18 16:44:44 +0100114ENTRY(get_es3_restore_pointer_sz)
115 .word . - get_es3_restore_pointer
116
117 .text
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600118/*
119 * L2 cache needs to be toggled for stable OFF mode functionality on 3630.
Jean Pihet1e81bc02010-12-18 16:44:44 +0100120 * This function sets up a flag that will allow for this toggling to take
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100121 * place on 3630. Hopefully some version in the future may not need this.
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600122 */
123ENTRY(enable_omap3630_toggle_l2_on_restore)
Jean Pihetbb1c9032010-12-18 16:49:57 +0100124 stmfd sp!, {lr} @ save registers on stack
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600125 /* Setup so that we will disable and enable l2 */
126 mov r1, #0x1
Dave Martindd313942011-03-04 15:33:57 +0000127 adrl r2, l2dis_3630 @ may be too distant for plain adr
128 str r1, [r2]
Jean Pihetbb1c9032010-12-18 16:49:57 +0100129 ldmfd sp!, {pc} @ restore regs and return
Dave Martindd313942011-03-04 15:33:57 +0000130ENDPROC(enable_omap3630_toggle_l2_on_restore)
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600131
Jean Pihetbb1c9032010-12-18 16:49:57 +0100132 .text
Tero Kristo27d59a42008-10-13 13:15:00 +0300133/* Function to call rom code to save secure ram context */
Jean Pihetb6338bd2011-02-02 16:38:06 +0100134 .align 3
Tero Kristo27d59a42008-10-13 13:15:00 +0300135ENTRY(save_secure_ram_context)
Russell King857c1b82011-06-22 12:44:32 +0100136 stmfd sp!, {r4 - r11, lr} @ save registers on stack
Tero Kristo27d59a42008-10-13 13:15:00 +0300137 adr r3, api_params @ r3 points to parameters
138 str r0, [r3,#0x4] @ r0 has sdram address
139 ldr r12, high_mask
140 and r3, r3, r12
141 ldr r12, sram_phy_addr_mask
142 orr r3, r3, r12
143 mov r0, #25 @ set service ID for PPA
144 mov r12, r0 @ copy secure service ID in r12
145 mov r1, #0 @ set task id for ROM code in r1
Kalle Jokiniemiba50ea72009-03-26 15:59:00 +0200146 mov r2, #4 @ set some flags in r2, r6
Tero Kristo27d59a42008-10-13 13:15:00 +0300147 mov r6, #0xff
Santosh Shilimkar4444d712011-01-23 19:00:34 +0530148 dsb @ data write barrier
149 dmb @ data memory barrier
Dave Martin76d50012011-03-04 15:33:55 +0000150 smc #1 @ call SMI monitor (smi #1)
Tero Kristo27d59a42008-10-13 13:15:00 +0300151 nop
152 nop
153 nop
154 nop
Russell King857c1b82011-06-22 12:44:32 +0100155 ldmfd sp!, {r4 - r11, pc}
Dave Martindd313942011-03-04 15:33:57 +0000156 .align
Tero Kristo27d59a42008-10-13 13:15:00 +0300157sram_phy_addr_mask:
158 .word SRAM_BASE_P
159high_mask:
160 .word 0xffff
161api_params:
162 .word 0x4, 0x0, 0x0, 0x1, 0x1
Dave Martindd313942011-03-04 15:33:57 +0000163ENDPROC(save_secure_ram_context)
Tero Kristo27d59a42008-10-13 13:15:00 +0300164ENTRY(save_secure_ram_context_sz)
165 .word . - save_secure_ram_context
166
Kevin Hilman8bd22942009-05-28 10:56:16 -0700167/*
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100168 * ======================
169 * == Idle entry point ==
170 * ======================
171 */
172
173/*
Kevin Hilman8bd22942009-05-28 10:56:16 -0700174 * Forces OMAP into idle state
175 *
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100176 * omap34xx_cpu_suspend() - This bit of code saves the CPU context if needed
177 * and executes the WFI instruction. Calling WFI effectively changes the
178 * power domains states to the desired target power states.
Kevin Hilman8bd22942009-05-28 10:56:16 -0700179 *
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100180 *
181 * Notes:
Jean Pihetbb1c9032010-12-18 16:49:57 +0100182 * - this code gets copied to internal SRAM at boot and after wake-up
183 * from OFF mode. The execution pointer in SRAM is _omap_sram_idle.
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100184 * - when the OMAP wakes up it continues at different execution points
185 * depending on the low power mode (non-OFF vs OFF modes),
186 * cf. 'Resume path for xxx mode' comments.
Kevin Hilman8bd22942009-05-28 10:56:16 -0700187 */
Jean Pihetb6338bd2011-02-02 16:38:06 +0100188 .align 3
Kevin Hilman8bd22942009-05-28 10:56:16 -0700189ENTRY(omap34xx_cpu_suspend)
Russell King857c1b82011-06-22 12:44:32 +0100190 stmfd sp!, {r4 - r11, lr} @ save registers on stack
Jean Pihetd3cdfd22010-12-18 16:44:41 +0100191
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100192 /*
Santosh Shilimkarc9749a32011-01-23 19:33:53 +0530193 * r0 contains CPU context save/restore pointer in sdram
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100194 * r1 contains information about saving context:
195 * 0 - No context lost
196 * 1 - Only L1 and logic lost
Santosh Shilimkarc9749a32011-01-23 19:33:53 +0530197 * 2 - Only L2 lost (Even L1 is retained we clean it along with L2)
198 * 3 - Both L1 and L2 lost and logic lost
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100199 */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700200
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100201 /* Directly jump to WFI is the context save is not required */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700202 cmp r1, #0x0
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100203 beq omap3_do_wfi
204
205 /* Otherwise fall through to the save context code */
206save_context_wfi:
207 mov r8, r0 @ Store SDRAM address in r8
208 mrc p15, 0, r5, c1, c0, 1 @ Read Auxiliary Control Register
209 mov r4, #0x1 @ Number of parameters for restore call
210 stmia r8!, {r4-r5} @ Push parameters for restore call
211 mrc p15, 1, r5, c9, c0, 2 @ Read L2 AUX ctrl register
212 stmia r8!, {r4-r5} @ Push parameters for restore call
213
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100214 /*
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100215 * jump out to kernel flush routine
216 * - reuse that code is better
217 * - it executes in a cached space so is faster than refetch per-block
218 * - should be faster and will change with kernel
219 * - 'might' have to copy address, load and jump to it
Santosh Shilimkar90625112011-01-23 22:51:09 +0530220 * Flush all data from the L1 data cache before disabling
221 * SCTLR.C bit.
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100222 */
Jean Pihetbb1c9032010-12-18 16:49:57 +0100223 ldr r1, kernel_flush
224 mov lr, pc
225 bx r1
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100226
Santosh Shilimkar90625112011-01-23 22:51:09 +0530227 /*
228 * Clear the SCTLR.C bit to prevent further data cache
229 * allocation. Clearing SCTLR.C would make all the data accesses
230 * strongly ordered and would not hit the cache.
231 */
232 mrc p15, 0, r0, c1, c0, 0
233 bic r0, r0, #(1 << 2) @ Disable the C bit
234 mcr p15, 0, r0, c1, c0, 0
235 isb
236
237 /*
238 * Invalidate L1 data cache. Even though only invalidate is
239 * necessary exported flush API is used here. Doing clean
240 * on already clean cache would be almost NOP.
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100241 */
242 ldr r1, kernel_flush
Dave Martindd313942011-03-04 15:33:57 +0000243 blx r1
244 /*
245 * The kernel doesn't interwork: v7_flush_dcache_all in particluar will
246 * always return in Thumb state when CONFIG_THUMB2_KERNEL is enabled.
247 * This sequence switches back to ARM. Note that .align may insert a
248 * nop: bx pc needs to be word-aligned in order to work.
249 */
250 THUMB( .thumb )
251 THUMB( .align )
252 THUMB( bx pc )
253 THUMB( nop )
254 .arm
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100255
256omap3_do_wfi:
257 ldr r4, sdrc_power @ read the SDRC_POWER register
258 ldr r5, [r4] @ read the contents of SDRC_POWER
259 orr r5, r5, #0x40 @ enable self refresh on idle req
260 str r5, [r4] @ write back to SDRC_POWER register
261
Kevin Hilman8bd22942009-05-28 10:56:16 -0700262 /* Data memory barrier and Data sync barrier */
Santosh Shilimkar4444d712011-01-23 19:00:34 +0530263 dsb
264 dmb
Kevin Hilman8bd22942009-05-28 10:56:16 -0700265
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100266/*
267 * ===================================
268 * == WFI instruction => Enter idle ==
269 * ===================================
270 */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700271 wfi @ wait for interrupt
272
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100273/*
274 * ===================================
275 * == Resume path for non-OFF modes ==
276 * ===================================
277 */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700278 nop
279 nop
280 nop
281 nop
282 nop
283 nop
284 nop
285 nop
286 nop
287 nop
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200288 bl wait_sdrc_ok
Kevin Hilman8bd22942009-05-28 10:56:16 -0700289
Santosh Shilimkar90625112011-01-23 22:51:09 +0530290 mrc p15, 0, r0, c1, c0, 0
291 tst r0, #(1 << 2) @ Check C bit enabled?
292 orreq r0, r0, #(1 << 2) @ Enable the C bit if cleared
293 mcreq p15, 0, r0, c1, c0, 0
294 isb
295
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100296/*
297 * ===================================
298 * == Exit point from non-OFF modes ==
299 * ===================================
300 */
Russell King857c1b82011-06-22 12:44:32 +0100301 ldmfd sp!, {r4 - r11, pc} @ restore regs and return
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100302
303
304/*
305 * ==============================
306 * == Resume path for OFF mode ==
307 * ==============================
308 */
309
310/*
311 * The restore_* functions are called by the ROM code
312 * when back from WFI in OFF mode.
313 * Cf. the get_*restore_pointer functions.
314 *
315 * restore_es3: applies to 34xx >= ES3.0
316 * restore_3630: applies to 36xx
317 * restore: common code for 3xxx
318 */
Tero Kristo0795a752008-10-13 17:58:50 +0300319restore_es3:
Tero Kristo0795a752008-10-13 17:58:50 +0300320 ldr r5, pm_prepwstst_core_p
321 ldr r4, [r5]
322 and r4, r4, #0x3
323 cmp r4, #0x0 @ Check if previous power state of CORE is OFF
324 bne restore
325 adr r0, es3_sdrc_fix
326 ldr r1, sram_base
327 ldr r2, es3_sdrc_fix_sz
328 mov r2, r2, ror #2
329copy_to_sram:
330 ldmia r0!, {r3} @ val = *src
331 stmia r1!, {r3} @ *dst = val
332 subs r2, r2, #0x1 @ num_words--
333 bne copy_to_sram
334 ldr r1, sram_base
335 blx r1
Nishanth Menon458e9992010-12-20 14:05:06 -0600336 b restore
337
338restore_3630:
Nishanth Menon458e9992010-12-20 14:05:06 -0600339 ldr r1, pm_prepwstst_core_p
340 ldr r2, [r1]
341 and r2, r2, #0x3
342 cmp r2, #0x0 @ Check if previous power state of CORE is OFF
343 bne restore
344 /* Disable RTA before giving control */
345 ldr r1, control_mem_rta
346 mov r2, #OMAP36XX_RTA_DISABLE
347 str r2, [r1]
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100348
349 /* Fall through to common code for the remaining logic */
350
Kevin Hilman8bd22942009-05-28 10:56:16 -0700351restore:
Jean Pihetbb1c9032010-12-18 16:49:57 +0100352 /*
Russell King2637ce32011-06-22 12:54:41 +0100353 * Read the pwstctrl register to check the reason for mpu reset.
354 * This tells us what was lost.
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100355 */
Jean Pihetbb1c9032010-12-18 16:49:57 +0100356 ldr r1, pm_pwstctrl_mpu
Kevin Hilman8bd22942009-05-28 10:56:16 -0700357 ldr r2, [r1]
Jean Pihetbb1c9032010-12-18 16:49:57 +0100358 and r2, r2, #0x3
359 cmp r2, #0x0 @ Check if target power state was OFF or RET
Kevin Hilman8bd22942009-05-28 10:56:16 -0700360 bne logic_l1_restore
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600361
362 ldr r0, l2dis_3630
363 cmp r0, #0x1 @ should we disable L2 on 3630?
364 bne skipl2dis
365 mrc p15, 0, r0, c1, c0, 1
366 bic r0, r0, #2 @ disable L2 cache
367 mcr p15, 0, r0, c1, c0, 1
368skipl2dis:
Tero Kristo27d59a42008-10-13 13:15:00 +0300369 ldr r0, control_stat
370 ldr r1, [r0]
371 and r1, #0x700
372 cmp r1, #0x300
373 beq l2_inv_gp
Jean Pihetbb1c9032010-12-18 16:49:57 +0100374 mov r0, #40 @ set service ID for PPA
375 mov r12, r0 @ copy secure Service ID in r12
376 mov r1, #0 @ set task id for ROM code in r1
377 mov r2, #4 @ set some flags in r2, r6
Tero Kristo27d59a42008-10-13 13:15:00 +0300378 mov r6, #0xff
379 adr r3, l2_inv_api_params @ r3 points to dummy parameters
Santosh Shilimkar4444d712011-01-23 19:00:34 +0530380 dsb @ data write barrier
381 dmb @ data memory barrier
Dave Martin76d50012011-03-04 15:33:55 +0000382 smc #1 @ call SMI monitor (smi #1)
Tero Kristo27d59a42008-10-13 13:15:00 +0300383 /* Write to Aux control register to set some bits */
Jean Pihetbb1c9032010-12-18 16:49:57 +0100384 mov r0, #42 @ set service ID for PPA
385 mov r12, r0 @ copy secure Service ID in r12
386 mov r1, #0 @ set task id for ROM code in r1
387 mov r2, #4 @ set some flags in r2, r6
Tero Kristo27d59a42008-10-13 13:15:00 +0300388 mov r6, #0xff
Tero Kristoa087cad2009-11-12 12:07:20 +0200389 ldr r4, scratchpad_base
Jean Pihetbb1c9032010-12-18 16:49:57 +0100390 ldr r3, [r4, #0xBC] @ r3 points to parameters
Santosh Shilimkar4444d712011-01-23 19:00:34 +0530391 dsb @ data write barrier
392 dmb @ data memory barrier
Dave Martin76d50012011-03-04 15:33:55 +0000393 smc #1 @ call SMI monitor (smi #1)
Tero Kristo27d59a42008-10-13 13:15:00 +0300394
Tero Kristo79dcfdd2009-11-12 12:07:22 +0200395#ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE
396 /* Restore L2 aux control register */
Jean Pihetbb1c9032010-12-18 16:49:57 +0100397 @ set service ID for PPA
Tero Kristo79dcfdd2009-11-12 12:07:22 +0200398 mov r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID
Jean Pihetbb1c9032010-12-18 16:49:57 +0100399 mov r12, r0 @ copy service ID in r12
400 mov r1, #0 @ set task ID for ROM code in r1
401 mov r2, #4 @ set some flags in r2, r6
Tero Kristo79dcfdd2009-11-12 12:07:22 +0200402 mov r6, #0xff
403 ldr r4, scratchpad_base
404 ldr r3, [r4, #0xBC]
Jean Pihetbb1c9032010-12-18 16:49:57 +0100405 adds r3, r3, #8 @ r3 points to parameters
Santosh Shilimkar4444d712011-01-23 19:00:34 +0530406 dsb @ data write barrier
407 dmb @ data memory barrier
Dave Martin76d50012011-03-04 15:33:55 +0000408 smc #1 @ call SMI monitor (smi #1)
Tero Kristo79dcfdd2009-11-12 12:07:22 +0200409#endif
Tero Kristo27d59a42008-10-13 13:15:00 +0300410 b logic_l1_restore
Jean Pihetbb1c9032010-12-18 16:49:57 +0100411
Dave Martindd313942011-03-04 15:33:57 +0000412 .align
Tero Kristo27d59a42008-10-13 13:15:00 +0300413l2_inv_api_params:
Jean Pihetbb1c9032010-12-18 16:49:57 +0100414 .word 0x1, 0x00
Tero Kristo27d59a42008-10-13 13:15:00 +0300415l2_inv_gp:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700416 /* Execute smi to invalidate L2 cache */
Jean Pihetbb1c9032010-12-18 16:49:57 +0100417 mov r12, #0x1 @ set up to invalidate L2
Dave Martin76d50012011-03-04 15:33:55 +0000418 smc #0 @ Call SMI monitor (smieq)
Tero Kristo27d59a42008-10-13 13:15:00 +0300419 /* Write to Aux control register to set some bits */
Tero Kristoa087cad2009-11-12 12:07:20 +0200420 ldr r4, scratchpad_base
421 ldr r3, [r4,#0xBC]
422 ldr r0, [r3,#4]
Tero Kristo27d59a42008-10-13 13:15:00 +0300423 mov r12, #0x3
Dave Martin76d50012011-03-04 15:33:55 +0000424 smc #0 @ Call SMI monitor (smieq)
Tero Kristo79dcfdd2009-11-12 12:07:22 +0200425 ldr r4, scratchpad_base
426 ldr r3, [r4,#0xBC]
427 ldr r0, [r3,#12]
428 mov r12, #0x2
Dave Martin76d50012011-03-04 15:33:55 +0000429 smc #0 @ Call SMI monitor (smieq)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700430logic_l1_restore:
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600431 ldr r1, l2dis_3630
Jean Pihetbb1c9032010-12-18 16:49:57 +0100432 cmp r1, #0x1 @ Test if L2 re-enable needed on 3630
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600433 bne skipl2reen
434 mrc p15, 0, r1, c1, c0, 1
Jean Pihetbb1c9032010-12-18 16:49:57 +0100435 orr r1, r1, #2 @ re-enable L2 cache
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600436 mcr p15, 0, r1, c1, c0, 1
437skipl2reen:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700438
Russell King076f2cc2011-06-22 15:42:54 +0100439 /* Now branch to the common CPU resume function */
440 b cpu_resume
Santosh Shilimkar46f557c2011-01-23 21:37:03 +0530441
Russell King076f2cc2011-06-22 15:42:54 +0100442 .ltorg
Jean Pihet1e81bc02010-12-18 16:44:44 +0100443
444/*
445 * Internal functions
446 */
447
Jean Pihet83521292010-12-18 16:44:46 +0100448/* This function implements the erratum ID i443 WA, applies to 34xx >= ES3.0 */
Jean Pihet1e81bc02010-12-18 16:44:44 +0100449 .text
Dave Martindd313942011-03-04 15:33:57 +0000450 .align 3
Jean Pihet1e81bc02010-12-18 16:44:44 +0100451ENTRY(es3_sdrc_fix)
452 ldr r4, sdrc_syscfg @ get config addr
453 ldr r5, [r4] @ get value
454 tst r5, #0x100 @ is part access blocked
455 it eq
456 biceq r5, r5, #0x100 @ clear bit if set
457 str r5, [r4] @ write back change
458 ldr r4, sdrc_mr_0 @ get config addr
459 ldr r5, [r4] @ get value
460 str r5, [r4] @ write back change
461 ldr r4, sdrc_emr2_0 @ get config addr
462 ldr r5, [r4] @ get value
463 str r5, [r4] @ write back change
464 ldr r4, sdrc_manual_0 @ get config addr
465 mov r5, #0x2 @ autorefresh command
466 str r5, [r4] @ kick off refreshes
467 ldr r4, sdrc_mr_1 @ get config addr
468 ldr r5, [r4] @ get value
469 str r5, [r4] @ write back change
470 ldr r4, sdrc_emr2_1 @ get config addr
471 ldr r5, [r4] @ get value
472 str r5, [r4] @ write back change
473 ldr r4, sdrc_manual_1 @ get config addr
474 mov r5, #0x2 @ autorefresh command
475 str r5, [r4] @ kick off refreshes
476 bx lr
477
Dave Martindd313942011-03-04 15:33:57 +0000478 .align
Jean Pihet1e81bc02010-12-18 16:44:44 +0100479sdrc_syscfg:
480 .word SDRC_SYSCONFIG_P
481sdrc_mr_0:
482 .word SDRC_MR_0_P
483sdrc_emr2_0:
484 .word SDRC_EMR2_0_P
485sdrc_manual_0:
486 .word SDRC_MANUAL_0_P
487sdrc_mr_1:
488 .word SDRC_MR_1_P
489sdrc_emr2_1:
490 .word SDRC_EMR2_1_P
491sdrc_manual_1:
492 .word SDRC_MANUAL_1_P
Dave Martindd313942011-03-04 15:33:57 +0000493ENDPROC(es3_sdrc_fix)
Jean Pihet1e81bc02010-12-18 16:44:44 +0100494ENTRY(es3_sdrc_fix_sz)
495 .word . - es3_sdrc_fix
496
Jean Pihet83521292010-12-18 16:44:46 +0100497/*
498 * This function implements the erratum ID i581 WA:
499 * SDRC state restore before accessing the SDRAM
500 *
501 * Only used at return from non-OFF mode. For OFF
502 * mode the ROM code configures the SDRC and
503 * the DPLL before calling the restore code directly
504 * from DDR.
505 */
506
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200507/* Make sure SDRC accesses are ok */
508wait_sdrc_ok:
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600509
Jean Pihetbb1c9032010-12-18 16:49:57 +0100510/* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this */
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600511 ldr r4, cm_idlest_ckgen
512wait_dpll3_lock:
513 ldr r5, [r4]
514 tst r5, #1
515 beq wait_dpll3_lock
516
Jean Pihetbb1c9032010-12-18 16:49:57 +0100517 ldr r4, cm_idlest1_core
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600518wait_sdrc_ready:
Jean Pihetbb1c9032010-12-18 16:49:57 +0100519 ldr r5, [r4]
520 tst r5, #0x2
521 bne wait_sdrc_ready
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600522 /* allow DLL powerdown upon hw idle req */
Jean Pihetbb1c9032010-12-18 16:49:57 +0100523 ldr r4, sdrc_power
524 ldr r5, [r4]
525 bic r5, r5, #0x40
526 str r5, [r4]
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600527
Dave Martindd313942011-03-04 15:33:57 +0000528/*
529 * PC-relative stores lead to undefined behaviour in Thumb-2: use a r7 as a
530 * base instead.
531 * Be careful not to clobber r7 when maintaing this code.
532 */
533
Jean Pihetbb1c9032010-12-18 16:49:57 +0100534is_dll_in_lock_mode:
535 /* Is dll in lock mode? */
536 ldr r4, sdrc_dlla_ctrl
537 ldr r5, [r4]
538 tst r5, #0x4
539 bxne lr @ Return if locked
540 /* wait till dll locks */
Dave Martindd313942011-03-04 15:33:57 +0000541 adr r7, kick_counter
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600542wait_dll_lock_timed:
543 ldr r4, wait_dll_lock_counter
544 add r4, r4, #1
Dave Martindd313942011-03-04 15:33:57 +0000545 str r4, [r7, #wait_dll_lock_counter - kick_counter]
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600546 ldr r4, sdrc_dlla_status
Jean Pihetbb1c9032010-12-18 16:49:57 +0100547 /* Wait 20uS for lock */
548 mov r6, #8
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600549wait_dll_lock:
550 subs r6, r6, #0x1
551 beq kick_dll
Jean Pihetbb1c9032010-12-18 16:49:57 +0100552 ldr r5, [r4]
553 and r5, r5, #0x4
554 cmp r5, #0x4
555 bne wait_dll_lock
556 bx lr @ Return when locked
Kevin Hilman8bd22942009-05-28 10:56:16 -0700557
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600558 /* disable/reenable DLL if not locked */
559kick_dll:
560 ldr r4, sdrc_dlla_ctrl
561 ldr r5, [r4]
562 mov r6, r5
Jean Pihetbb1c9032010-12-18 16:49:57 +0100563 bic r6, #(1<<3) @ disable dll
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600564 str r6, [r4]
565 dsb
Jean Pihetbb1c9032010-12-18 16:49:57 +0100566 orr r6, r6, #(1<<3) @ enable dll
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600567 str r6, [r4]
568 dsb
569 ldr r4, kick_counter
570 add r4, r4, #1
Dave Martindd313942011-03-04 15:33:57 +0000571 str r4, [r7] @ kick_counter
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600572 b wait_dll_lock_timed
573
Dave Martindd313942011-03-04 15:33:57 +0000574 .align
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200575cm_idlest1_core:
576 .word CM_IDLEST1_CORE_V
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600577cm_idlest_ckgen:
578 .word CM_IDLEST_CKGEN_V
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200579sdrc_dlla_status:
580 .word SDRC_DLLA_STATUS_V
581sdrc_dlla_ctrl:
582 .word SDRC_DLLA_CTRL_V
Tero Kristo0795a752008-10-13 17:58:50 +0300583pm_prepwstst_core_p:
584 .word PM_PREPWSTST_CORE_P
Kevin Hilman8bd22942009-05-28 10:56:16 -0700585pm_pwstctrl_mpu:
586 .word PM_PWSTCTRL_MPU_P
587scratchpad_base:
588 .word SCRATCHPAD_BASE_P
Tero Kristo0795a752008-10-13 17:58:50 +0300589sram_base:
590 .word SRAM_BASE_P + 0x8000
Kevin Hilman8bd22942009-05-28 10:56:16 -0700591sdrc_power:
Jean Pihetbb1c9032010-12-18 16:49:57 +0100592 .word SDRC_POWER_V
Tero Kristo27d59a42008-10-13 13:15:00 +0300593control_stat:
594 .word CONTROL_STAT
Nishanth Menon458e9992010-12-20 14:05:06 -0600595control_mem_rta:
596 .word CONTROL_MEM_RTA_CTRL
Richard Woodruff0bd40532010-12-20 14:05:03 -0600597kernel_flush:
Jean Pihetbb1c9032010-12-18 16:49:57 +0100598 .word v7_flush_dcache_all
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600599l2dis_3630:
Jean Pihetbb1c9032010-12-18 16:49:57 +0100600 .word 0
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600601 /*
602 * When exporting to userspace while the counters are in SRAM,
603 * these 2 words need to be at the end to facilitate retrival!
604 */
605kick_counter:
606 .word 0
607wait_dll_lock_counter:
608 .word 0
Dave Martindd313942011-03-04 15:33:57 +0000609ENDPROC(omap34xx_cpu_suspend)
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100610
Kevin Hilman8bd22942009-05-28 10:56:16 -0700611ENTRY(omap34xx_cpu_suspend_sz)
612 .word . - omap34xx_cpu_suspend