blob: 6555c477f8935958355a666278e37b1d4387f55e [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009#ifndef BNX2X_HSI_H
10#define BNX2X_HSI_H
11
12#include "bnx2x_fw_defs.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013
Michael Chane2513062009-10-10 13:46:58 +000014struct license_key {
15 u32 reserved[6];
16
17#if defined(__BIG_ENDIAN)
18 u16 max_iscsi_init_conn;
19 u16 max_iscsi_trgt_conn;
20#elif defined(__LITTLE_ENDIAN)
21 u16 max_iscsi_trgt_conn;
22 u16 max_iscsi_init_conn;
23#endif
24
25 u32 reserved_a[6];
26};
27
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028
Eliezer Tamirf1410642008-02-28 11:51:50 -080029#define PORT_0 0
30#define PORT_1 1
31#define PORT_MAX 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020032
33/****************************************************************************
34 * Shared HW configuration *
35 ****************************************************************************/
36struct shared_hw_cfg { /* NVRAM Offset */
37 /* Up to 16 bytes of NULL-terminated string */
38 u8 part_num[16]; /* 0x104 */
39
40 u32 config; /* 0x114 */
41#define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
42#define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
43#define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
44#define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
45#define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
46
47#define SHARED_HW_CFG_PORT_SWAP 0x00000004
48
49#define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
50
51#define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
52#define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
53 /* Whatever MFW found in NVM
54 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
55#define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
56#define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
57#define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
58#define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
59 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
60 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
61#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
62 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
63 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
64#define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
65 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
66 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
67#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
68
69#define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
70#define SHARED_HW_CFG_LED_MODE_SHIFT 16
71#define SHARED_HW_CFG_LED_MAC1 0x00000000
72#define SHARED_HW_CFG_LED_PHY1 0x00010000
73#define SHARED_HW_CFG_LED_PHY2 0x00020000
74#define SHARED_HW_CFG_LED_PHY3 0x00030000
75#define SHARED_HW_CFG_LED_MAC2 0x00040000
76#define SHARED_HW_CFG_LED_PHY4 0x00050000
77#define SHARED_HW_CFG_LED_PHY5 0x00060000
78#define SHARED_HW_CFG_LED_PHY6 0x00070000
79#define SHARED_HW_CFG_LED_MAC3 0x00080000
80#define SHARED_HW_CFG_LED_PHY7 0x00090000
81#define SHARED_HW_CFG_LED_PHY9 0x000a0000
82#define SHARED_HW_CFG_LED_PHY11 0x000b0000
83#define SHARED_HW_CFG_LED_MAC4 0x000c0000
84#define SHARED_HW_CFG_LED_PHY8 0x000d0000
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +000085#define SHARED_HW_CFG_LED_EXTPHY1 0x000e0000
86
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020087
88#define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
89#define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
90#define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
91#define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
92#define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
93#define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
94#define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
95#define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
96
97 u32 config2; /* 0x118 */
98 /* one time auto detect grace period (in sec) */
99#define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
100#define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
101
102#define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
103
104 /* The default value for the core clock is 250MHz and it is
105 achieved by setting the clock change to 4 */
106#define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
107#define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
108
109#define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
110#define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
111
Eliezer Tamirf1410642008-02-28 11:51:50 -0800112#define SHARED_HW_CFG_HIDE_PORT1 0x00002000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113
Eilon Greensteinfd4ef402009-07-21 05:47:27 +0000114 /* The fan failure mechanism is usually related to the PHY type
115 since the power consumption of the board is determined by the PHY.
116 Currently, fan is required for most designs with SFX7101, BCM8727
117 and BCM8481. If a fan is not required for a board which uses one
118 of those PHYs, this field should be set to "Disabled". If a fan is
119 required for a different PHY type, this option should be set to
120 "Enabled".
121 The fan failure indication is expected on
122 SPIO5 */
123#define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
124#define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
125#define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
126#define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
127#define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
128
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000129 /* Set the MDC/MDIO access for the first external phy */
130#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
131#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
132#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
133#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
134#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
135#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
136#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
137
138 /* Set the MDC/MDIO access for the second external phy */
139#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
140#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
141#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
142#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
143#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
144#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
145#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146 u32 power_dissipated; /* 0x11c */
147#define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
148#define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
149
150#define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
151#define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
152#define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
153#define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
154#define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
155#define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
156
157 u32 ump_nc_si_config; /* 0x120 */
158#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
159#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
160#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
161#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
162#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
163#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
164
165#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
166#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
167
168#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
169#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
170#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
171#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
172
173 u32 board; /* 0x124 */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000174#define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200175#define SHARED_HW_CFG_BOARD_REV_SHIFT 16
176
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000177#define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
178#define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
179
180#define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
181#define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
182
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200183 u32 reserved; /* 0x128 */
184
185};
186
Eliezer Tamirf1410642008-02-28 11:51:50 -0800187
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200188/****************************************************************************
189 * Port HW configuration *
190 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800191struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200192
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200193 u32 pci_id;
194#define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
195#define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
196
197 u32 pci_sub_id;
198#define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
199#define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
200
201 u32 power_dissipated;
202#define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
203#define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
204#define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
205#define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
206#define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
207#define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
208#define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
209#define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
210
211 u32 power_consumed;
212#define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
213#define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
214#define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
215#define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
216#define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
217#define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
218#define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
219#define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
220
221 u32 mac_upper;
222#define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
223#define PORT_HW_CFG_UPPERMAC_SHIFT 0
224 u32 mac_lower;
225
226 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
227 u32 iscsi_mac_lower;
228
229 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
230 u32 rdma_mac_lower;
231
232 u32 serdes_config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000233#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000FFFF
234#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200235
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000236#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xFFFF0000
237#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200238
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200239
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000240 u32 Reserved0[16]; /* 0x158 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200241
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000242 /* for external PHY, or forced mode or during AN */
243 u16 xgxs_config_rx[4]; /* 0x198 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200244
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000245 u16 xgxs_config_tx[4]; /* 0x1A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200246
Yaniv Rosner121839b2010-11-01 05:32:38 +0000247 u32 Reserved1[56]; /* 0x1A8 */
248 u32 default_cfg; /* 0x288 */
249 /* Enable BAM on KR */
250#define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK 0x00100000
251#define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT 20
252#define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED 0x00000000
253#define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED 0x00100000
254
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000255 u32 speed_capability_mask2; /* 0x28C */
256#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
257#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
258#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
259#define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
260#define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
261#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
262#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
263#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
264#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
265#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12G 0x00000080
266#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12_DOT_5G 0x00000100
267#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_13G 0x00000200
268#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_15G 0x00000400
269#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_16G 0x00000800
270
271#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
272#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
273#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
274#define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
275#define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
276#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
277#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
278#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
279#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
280#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12G 0x00800000
281#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12_DOT_5G 0x01000000
282#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_13G 0x02000000
283#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_15G 0x04000000
284#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_16G 0x08000000
285
286 /* In the case where two media types (e.g. copper and fiber) are
287 present and electrically active at the same time, PHY Selection
288 will determine which of the two PHYs will be designated as the
289 Active PHY and used for a connection to the network. */
290 u32 multi_phy_config; /* 0x290 */
291#define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
292#define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
293#define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
294#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
295#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
296#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
297#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
298
299 /* When enabled, all second phy nvram parameters will be swapped
300 with the first phy parameters */
301#define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
302#define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
303#define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
304#define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
305
306
307 /* Address of the second external phy */
308 u32 external_phy_config2; /* 0x294 */
309#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
310#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
311
312 /* The second XGXS external PHY type */
313#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
314#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
315#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
316#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
317#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
318#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
319#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
320#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
321#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
322#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
323#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
324#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
325#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
326#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
327#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
328#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
329#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
330#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
331
332 /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
333 8706, 8726 and 8727) not all 4 values are needed. */
334 u16 xgxs_config2_rx[4]; /* 0x296 */
335 u16 xgxs_config2_tx[4]; /* 0x2A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200336
337 u32 lane_config;
338#define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
339#define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000340
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200341#define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
342#define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
343#define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
344#define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
345#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
346#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
347 /* AN and forced */
348#define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
349 /* forced only */
350#define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
351 /* forced only */
352#define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
353 /* forced only */
354#define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
355
356 u32 external_phy_config;
357#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
358#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
359#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
360#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
361#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
362
363#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
364#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
365
366#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
367#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
368#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
369#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
370#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
371#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
372#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
373#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
Eilon Greenstein589abe32009-02-12 08:36:55 +0000374#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200375#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
Eliezer Tamirf1410642008-02-28 11:51:50 -0800376#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000377#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
378#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
Yaniv Rosner4f60dab2009-11-05 19:18:23 +0200379#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
Eliezer Tamirf1410642008-02-28 11:51:50 -0800380#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200381#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
382
383#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
384#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
385
386 u32 speed_capability_mask;
387#define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
388#define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
389#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
390#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
391#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
392#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
393#define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
394#define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
395#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
396#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
397#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
398#define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
399#define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
400#define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
401#define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
402
403#define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
404#define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
405#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
406#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
407#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
408#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
409#define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
410#define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
411#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
412#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
413#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
414#define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
415#define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
416#define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
417#define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
418
419 u32 reserved[2];
420
421};
422
Eliezer Tamirf1410642008-02-28 11:51:50 -0800423
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200424/****************************************************************************
425 * Shared Feature configuration *
426 ****************************************************************************/
427struct shared_feat_cfg { /* NVRAM Offset */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800428
429 u32 config; /* 0x450 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200430#define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
Eilon Greenstein589abe32009-02-12 08:36:55 +0000431
432 /* Use the values from options 47 and 48 instead of the HW default
433 values */
434#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED 0x00000000
435#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED 0x00000002
436
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800437#define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK 0x00000700
438#define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT 8
439#define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED 0x00000000
440#define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF 0x00000100
441#define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4 0x00000200
442#define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT 0x00000300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200443
444};
445
446
447/****************************************************************************
448 * Port Feature configuration *
449 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800450struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
451
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200452 u32 config;
453#define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
454#define PORT_FEATURE_BAR1_SIZE_SHIFT 0
455#define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
456#define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
457#define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
458#define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
459#define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
460#define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
461#define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
462#define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
463#define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
464#define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
465#define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
466#define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
467#define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
468#define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
469#define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
470#define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
471#define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
472#define PORT_FEATURE_BAR2_SIZE_SHIFT 4
473#define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
474#define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
475#define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
476#define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
477#define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
478#define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
479#define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
480#define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
481#define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
482#define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
483#define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
484#define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
485#define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
486#define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
487#define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
488#define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
489#define PORT_FEATURE_EN_SIZE_MASK 0x07000000
490#define PORT_FEATURE_EN_SIZE_SHIFT 24
491#define PORT_FEATURE_WOL_ENABLED 0x01000000
492#define PORT_FEATURE_MBA_ENABLED 0x02000000
493#define PORT_FEATURE_MFW_ENABLED 0x04000000
494
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000495 /* Reserved bits: 28-29 */
496 /* Check the optic vendor via i2c against a list of approved modules
497 in a separate nvram image */
498#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xE0000000
499#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
500#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT 0x00000000
501#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER 0x20000000
502#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
503#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
504
Eilon Greenstein589abe32009-02-12 08:36:55 +0000505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506 u32 wol_config;
507 /* Default is used when driver sets to "auto" mode */
508#define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
509#define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
510#define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
511#define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
512#define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
513#define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
514#define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
515#define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
516#define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
517
518 u32 mba_config;
519#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
520#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
521#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
522#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
523#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
524#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
525#define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
526#define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
527#define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
528#define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
529#define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
530#define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
531#define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
532#define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
533#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
534#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
535#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
536#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
537#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
538#define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
539#define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
540#define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
541#define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
542#define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
543#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
544#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
545#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
546#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
547#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
548#define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
549#define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
550#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
551#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
552#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
553#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
554#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
555#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
556#define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
557#define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
558#define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
559#define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
560#define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
561#define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
562#define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
563#define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
564#define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
565#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
566#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
567#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
568#define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
569#define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
570#define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
571#define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
572#define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
573
574 u32 bmc_config;
575#define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
576#define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
577
578 u32 mba_vlan_cfg;
579#define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
580#define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
581#define PORT_FEATURE_MBA_VLAN_EN 0x00010000
582
583 u32 resource_cfg;
584#define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
585#define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
586#define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
587#define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
588#define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
589
590 u32 smbus_config;
591 /* Obsolete */
592#define PORT_FEATURE_SMBUS_EN 0x00000001
593#define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
594#define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
595
Eliezer Tamirf1410642008-02-28 11:51:50 -0800596 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200597
598 u32 link_config; /* Used as HW defaults for the driver */
599#define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
600#define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
601 /* (forced) low speed switch (< 10G) */
602#define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
603 /* (forced) high speed switch (>= 10G) */
604#define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
605#define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
606#define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
607
608#define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
609#define PORT_FEATURE_LINK_SPEED_SHIFT 16
610#define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
611#define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
612#define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
613#define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
614#define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
615#define PORT_FEATURE_LINK_SPEED_1G 0x00050000
616#define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
617#define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
618#define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
619#define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
620#define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
621#define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
622#define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
623#define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
624#define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
625
626#define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
627#define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
628#define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
629#define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
630#define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
631#define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
632#define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
633
634 /* The default for MCP link configuration,
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000635 uses the same defines as link_config */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200636 u32 mfw_wol_link_cfg;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000637 /* The default for the driver of the second external phy,
638 uses the same defines as link_config */
639 u32 link_config2; /* 0x47C */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000641 /* The default for MCP of the second external phy,
642 uses the same defines as link_config */
643 u32 mfw_wol_link_cfg2; /* 0x480 */
644
645 u32 Reserved2[17]; /* 0x484 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200646
647};
648
649
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700650/****************************************************************************
651 * Device Information *
652 ****************************************************************************/
Eilon Greenstein5cd65a92009-02-12 08:38:11 +0000653struct shm_dev_info { /* size */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800654
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700655 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800656
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700657 struct shared_hw_cfg shared_hw_config; /* 40 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800658
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700659 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800660
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700661 struct shared_feat_cfg shared_feature_config; /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800662
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700663 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800664
665};
666
667
668#define FUNC_0 0
669#define FUNC_1 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700670#define FUNC_2 2
671#define FUNC_3 3
672#define FUNC_4 4
673#define FUNC_5 5
674#define FUNC_6 6
675#define FUNC_7 7
Eliezer Tamirf1410642008-02-28 11:51:50 -0800676#define E1_FUNC_MAX 2
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700677#define E1H_FUNC_MAX 8
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000678#define E2_FUNC_MAX 4 /* per path */
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700679
680#define VN_0 0
681#define VN_1 1
682#define VN_2 2
683#define VN_3 3
684#define E1VN_MAX 1
685#define E1HVN_MAX 4
Eliezer Tamirf1410642008-02-28 11:51:50 -0800686
687
688/* This value (in milliseconds) determines the frequency of the driver
689 * issuing the PULSE message code. The firmware monitors this periodic
690 * pulse to determine when to switch to an OS-absent mode. */
691#define DRV_PULSE_PERIOD_MS 250
692
693/* This value (in milliseconds) determines how long the driver should
694 * wait for an acknowledgement from the firmware before timing out. Once
695 * the firmware has timed out, the driver will assume there is no firmware
696 * running and there won't be any firmware-driver synchronization during a
697 * driver reset. */
698#define FW_ACK_TIME_OUT_MS 5000
699
700#define FW_ACK_POLL_TIME_MS 1
701
702#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
703
704/* LED Blink rate that will achieve ~15.9Hz */
705#define LED_BLINK_RATE_VAL 480
706
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200707/****************************************************************************
Eliezer Tamirf1410642008-02-28 11:51:50 -0800708 * Driver <-> FW Mailbox *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200709 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800710struct drv_port_mb {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200711
Eliezer Tamirf1410642008-02-28 11:51:50 -0800712 u32 link_status;
713 /* Driver should update this field on any link change event */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200714
Eliezer Tamirf1410642008-02-28 11:51:50 -0800715#define LINK_STATUS_LINK_FLAG_MASK 0x00000001
716#define LINK_STATUS_LINK_UP 0x00000001
717#define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
718#define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
719#define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
720#define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
721#define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
722#define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
723#define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
724#define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
725#define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
726#define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
727#define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
728#define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
729#define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
730#define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
731#define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
732#define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
733#define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
734#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
735#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
736#define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
737#define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
738#define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
739#define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
740#define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
741#define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200742
Eliezer Tamirf1410642008-02-28 11:51:50 -0800743#define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
744#define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745
Eliezer Tamirf1410642008-02-28 11:51:50 -0800746#define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
747#define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
748#define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200749
Eliezer Tamirf1410642008-02-28 11:51:50 -0800750#define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
751#define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
752#define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
753#define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
754#define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
755#define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
756#define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
757
758#define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
759#define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
760
761#define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
762#define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
763
764#define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
765#define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
766#define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
767#define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
768#define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
769
770#define LINK_STATUS_SERDES_LINK 0x00100000
771
772#define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
773#define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
774#define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
775#define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
776#define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
777#define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
778#define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
779#define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
780
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700781 u32 port_stx;
782
Eilon Greensteinde832a52009-02-12 08:36:33 +0000783 u32 stat_nig_timer;
784
Eilon Greensteina35da8d2009-02-12 08:37:02 +0000785 /* MCP firmware does not use this field */
786 u32 ext_phy_fw_version;
Eliezer Tamirf1410642008-02-28 11:51:50 -0800787
788};
789
790
791struct drv_func_mb {
792
793 u32 drv_mb_header;
794#define DRV_MSG_CODE_MASK 0xffff0000
795#define DRV_MSG_CODE_LOAD_REQ 0x10000000
796#define DRV_MSG_CODE_LOAD_DONE 0x11000000
797#define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
798#define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
799#define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
800#define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000801#define DRV_MSG_CODE_DCC_OK 0x30000000
802#define DRV_MSG_CODE_DCC_FAILURE 0x31000000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800803#define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
804#define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
805#define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
806#define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
807#define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
808#define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
809#define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000810 /*
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200811 * The optic module verification commands require bootcode
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000812 * v5.0.6 or later
813 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000814#define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
815#define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
816 /*
817 * The specific optic module verification command requires bootcode
818 * v5.2.12 or later
819 */
820#define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
821#define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
Eliezer Tamirf1410642008-02-28 11:51:50 -0800822
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800823#define DRV_MSG_CODE_SET_MF_BW 0xe0000000
824#define REQ_BC_VER_4_SET_MF_BW 0x00060202
825#define DRV_MSG_CODE_SET_MF_BW_ACK 0xe1000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700826#define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
827#define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
828#define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
829#define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
830
Eliezer Tamirf1410642008-02-28 11:51:50 -0800831#define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
832
833 u32 drv_mb_param;
834
835 u32 fw_mb_header;
836#define FW_MSG_CODE_MASK 0xffff0000
837#define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
838#define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
839#define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000840 /* Load common chip is supported from bc 6.0.0 */
841#define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP 0x00060000
842#define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP 0x10130000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800843#define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
844#define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
845#define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
846#define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
847#define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
848#define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000849#define FW_MSG_CODE_DCC_DONE 0x30100000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800850#define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
851#define FW_MSG_CODE_DIAG_REFUSE 0x50200000
852#define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
853#define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
854#define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
855#define FW_MSG_CODE_GET_KEY_DONE 0x80100000
856#define FW_MSG_CODE_NO_KEY 0x80f00000
857#define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
858#define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
859#define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
860#define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
861#define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
862#define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000863#define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
864#define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
865#define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800866
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700867#define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
868#define FW_MSG_CODE_LIC_RESPONSE 0xff020000
869#define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
870#define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
871
Eliezer Tamirf1410642008-02-28 11:51:50 -0800872#define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
873
874 u32 fw_mb_param;
875
876 u32 drv_pulse_mb;
877#define DRV_PULSE_SEQ_MASK 0x00007fff
878#define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
879 /* The system time is in the format of
880 * (year-2001)*12*32 + month*32 + day. */
881#define DRV_PULSE_ALWAYS_ALIVE 0x00008000
882 /* Indicate to the firmware not to go into the
883 * OS-absent when it is not getting driver pulse.
884 * This is used for debugging as well for PXE(MBA). */
885
886 u32 mcp_pulse_mb;
887#define MCP_PULSE_SEQ_MASK 0x00007fff
888#define MCP_PULSE_ALWAYS_ALIVE 0x00008000
889 /* Indicates to the driver not to assert due to lack
890 * of MCP response */
891#define MCP_EVENT_MASK 0xffff0000
892#define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
893
894 u32 iscsi_boot_signature;
895 u32 iscsi_boot_block_offset;
896
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700897 u32 drv_status;
898#define DRV_STATUS_PMF 0x00000001
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800899#define DRV_STATUS_SET_MF_BW 0x00000004
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700900
Eilon Greenstein2691d512009-08-12 08:22:08 +0000901#define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
902#define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
903#define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
904#define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
905#define DRV_STATUS_DCC_RESERVED1 0x00000800
906#define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
907#define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
908
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700909 u32 virt_mac_upper;
910#define VIRT_MAC_SIGN_MASK 0xffff0000
911#define VIRT_MAC_SIGNATURE 0x564d0000
912 u32 virt_mac_lower;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200913
914};
915
916
917/****************************************************************************
918 * Management firmware state *
919 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800920/* Allocate 440 bytes for management firmware */
921#define MGMTFW_STATE_WORD_SIZE 110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200922
923struct mgmtfw_state {
924 u32 opaque[MGMTFW_STATE_WORD_SIZE];
925};
926
927
928/****************************************************************************
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700929 * Multi-Function configuration *
930 ****************************************************************************/
931struct shared_mf_cfg {
932
933 u32 clp_mb;
934#define SHARED_MF_CLP_SET_DEFAULT 0x00000000
935 /* set by CLP */
936#define SHARED_MF_CLP_EXIT 0x00000001
937 /* set by MCP */
938#define SHARED_MF_CLP_EXIT_DONE 0x00010000
939
940};
941
942struct port_mf_cfg {
943
944 u32 dynamic_cfg; /* device control channel */
Eilon Greenstein2691d512009-08-12 08:22:08 +0000945#define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
946#define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
947#define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700948
949 u32 reserved[3];
950
951};
952
953struct func_mf_cfg {
954
955 u32 config;
956 /* E/R/I/D */
957 /* function 0 of each port cannot be hidden */
958#define FUNC_MF_CFG_FUNC_HIDE 0x00000001
959
960#define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
961#define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
962#define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
963#define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
964#define FUNC_MF_CFG_PROTOCOL_DEFAULT\
965 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
966
967#define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
968
969 /* PRI */
970 /* 0 - low priority, 3 - high priority */
971#define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
972#define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
973#define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
974
975 /* MINBW, MAXBW */
976 /* value range - 0..100, increments in 100Mbps */
977#define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
978#define FUNC_MF_CFG_MIN_BW_SHIFT 16
979#define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
980#define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
981#define FUNC_MF_CFG_MAX_BW_SHIFT 24
982#define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
983
984 u32 mac_upper; /* MAC */
985#define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
986#define FUNC_MF_CFG_UPPERMAC_SHIFT 0
987#define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
988 u32 mac_lower;
989#define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
990
991 u32 e1hov_tag; /* VNI */
992#define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
993#define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
994#define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
995
996 u32 reserved[2];
997
998};
999
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001000/* This structure is not applicable and should not be accessed on 57711 */
1001struct func_ext_cfg {
1002 u32 func_cfg;
1003#define MACP_FUNC_CFG_FLAGS_MASK 0x000000FF
1004#define MACP_FUNC_CFG_FLAGS_SHIFT 0
1005#define MACP_FUNC_CFG_FLAGS_ENABLED 0x00000001
1006#define MACP_FUNC_CFG_FLAGS_ETHERNET 0x00000002
1007#define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD 0x00000004
1008#define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD 0x00000008
1009
1010 u32 iscsi_mac_addr_upper;
1011 u32 iscsi_mac_addr_lower;
1012
1013 u32 fcoe_mac_addr_upper;
1014 u32 fcoe_mac_addr_lower;
1015
1016 u32 fcoe_wwn_port_name_upper;
1017 u32 fcoe_wwn_port_name_lower;
1018
1019 u32 fcoe_wwn_node_name_upper;
1020 u32 fcoe_wwn_node_name_lower;
1021
1022 u32 preserve_data;
1023#define MF_FUNC_CFG_PRESERVE_L2_MAC (1<<0)
1024#define MF_FUNC_CFG_PRESERVE_ISCSI_MAC (1<<1)
1025#define MF_FUNC_CFG_PRESERVE_FCOE_MAC (1<<2)
1026#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P (1<<3)
1027#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N (1<<4)
1028};
1029
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001030struct mf_cfg {
1031
1032 struct shared_mf_cfg shared_mf_config;
1033 struct port_mf_cfg port_mf_config[PORT_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001034 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001035
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001036 struct func_ext_cfg func_ext_config[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001037};
1038
1039
1040/****************************************************************************
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001041 * Shared Memory Region *
1042 ****************************************************************************/
1043struct shmem_region { /* SharedMem Offset (size) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001044
1045 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
1046#define SHR_MEM_FORMAT_REV_ID ('A'<<24)
1047#define SHR_MEM_FORMAT_REV_MASK 0xff000000
1048 /* validity bits */
1049#define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
1050#define SHR_MEM_VALIDITY_MB 0x00200000
1051#define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
1052#define SHR_MEM_VALIDITY_RESERVED 0x00000007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001053 /* One licensing bit should be set */
1054#define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
1055#define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
1056#define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
1057#define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
Eliezer Tamirf1410642008-02-28 11:51:50 -08001058 /* Active MFW */
1059#define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
1060#define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
1061#define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
1062#define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
1063#define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
1064#define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001065
Eilon Greenstein5cd65a92009-02-12 08:38:11 +00001066 struct shm_dev_info dev_info; /* 0x8 (0x438) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001067
Michael Chane2513062009-10-10 13:46:58 +00001068 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001069
1070 /* FW information (for internal FW use) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001071 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
1072 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001073
Eliezer Tamirf1410642008-02-28 11:51:50 -08001074 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001075 struct drv_func_mb func_mb[]; /* 0x684
1076 (44*2/4/8=0x58/0xb0/0x160) */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001077
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001078}; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001079
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001080struct fw_flr_ack {
1081 u32 pf_ack;
1082 u32 vf_ack[1];
1083 u32 iov_dis_ack;
1084};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001085
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001086struct fw_flr_mb {
1087 u32 aggint;
1088 u32 opgen_addr;
1089 struct fw_flr_ack ack;
1090};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001091
1092
Eilon Greenstein2691d512009-08-12 08:22:08 +00001093struct shmem2_region {
1094
1095 u32 size;
1096
1097 u32 dcc_support;
1098#define SHMEM_DCC_SUPPORT_NONE 0x00000000
1099#define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
1100#define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
1101#define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
1102#define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
1103#define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
1104#define SHMEM_DCC_SUPPORT_DEFAULT SHMEM_DCC_SUPPORT_NONE
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001105 u32 ext_phy_fw_version2[PORT_MAX];
1106 /*
1107 * For backwards compatibility, if the mf_cfg_addr does not exist
1108 * (the size filed is smaller than 0xc) the mf_cfg resides at the
1109 * end of struct shmem_region
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001110 */
1111 u32 mf_cfg_addr;
1112#define SHMEM_MF_CFG_ADDR_NONE 0x00000000
1113
1114 struct fw_flr_mb flr_mb;
1115 u32 reserved[3];
1116 /*
1117 * The other shmemX_base_addr holds the other path's shmem address
1118 * required for example in case of common phy init, or for path1 to know
1119 * the address of mcp debug trace which is located in offset from shmem
1120 * of path0
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001121 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001122 u32 other_shmem_base_addr;
1123 u32 other_shmem2_base_addr;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001124};
1125
1126
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001127struct emac_stats {
1128 u32 rx_stat_ifhcinoctets;
1129 u32 rx_stat_ifhcinbadoctets;
1130 u32 rx_stat_etherstatsfragments;
1131 u32 rx_stat_ifhcinucastpkts;
1132 u32 rx_stat_ifhcinmulticastpkts;
1133 u32 rx_stat_ifhcinbroadcastpkts;
1134 u32 rx_stat_dot3statsfcserrors;
1135 u32 rx_stat_dot3statsalignmenterrors;
1136 u32 rx_stat_dot3statscarriersenseerrors;
1137 u32 rx_stat_xonpauseframesreceived;
1138 u32 rx_stat_xoffpauseframesreceived;
1139 u32 rx_stat_maccontrolframesreceived;
1140 u32 rx_stat_xoffstateentered;
1141 u32 rx_stat_dot3statsframestoolong;
1142 u32 rx_stat_etherstatsjabbers;
1143 u32 rx_stat_etherstatsundersizepkts;
1144 u32 rx_stat_etherstatspkts64octets;
1145 u32 rx_stat_etherstatspkts65octetsto127octets;
1146 u32 rx_stat_etherstatspkts128octetsto255octets;
1147 u32 rx_stat_etherstatspkts256octetsto511octets;
1148 u32 rx_stat_etherstatspkts512octetsto1023octets;
1149 u32 rx_stat_etherstatspkts1024octetsto1522octets;
1150 u32 rx_stat_etherstatspktsover1522octets;
1151
1152 u32 rx_stat_falsecarriererrors;
1153
1154 u32 tx_stat_ifhcoutoctets;
1155 u32 tx_stat_ifhcoutbadoctets;
1156 u32 tx_stat_etherstatscollisions;
1157 u32 tx_stat_outxonsent;
1158 u32 tx_stat_outxoffsent;
1159 u32 tx_stat_flowcontroldone;
1160 u32 tx_stat_dot3statssinglecollisionframes;
1161 u32 tx_stat_dot3statsmultiplecollisionframes;
1162 u32 tx_stat_dot3statsdeferredtransmissions;
1163 u32 tx_stat_dot3statsexcessivecollisions;
1164 u32 tx_stat_dot3statslatecollisions;
1165 u32 tx_stat_ifhcoutucastpkts;
1166 u32 tx_stat_ifhcoutmulticastpkts;
1167 u32 tx_stat_ifhcoutbroadcastpkts;
1168 u32 tx_stat_etherstatspkts64octets;
1169 u32 tx_stat_etherstatspkts65octetsto127octets;
1170 u32 tx_stat_etherstatspkts128octetsto255octets;
1171 u32 tx_stat_etherstatspkts256octetsto511octets;
1172 u32 tx_stat_etherstatspkts512octetsto1023octets;
1173 u32 tx_stat_etherstatspkts1024octetsto1522octets;
1174 u32 tx_stat_etherstatspktsover1522octets;
1175 u32 tx_stat_dot3statsinternalmactransmiterrors;
1176};
1177
1178
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001179struct bmac1_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001180 u32 tx_stat_gtpkt_lo;
1181 u32 tx_stat_gtpkt_hi;
1182 u32 tx_stat_gtxpf_lo;
1183 u32 tx_stat_gtxpf_hi;
1184 u32 tx_stat_gtfcs_lo;
1185 u32 tx_stat_gtfcs_hi;
1186 u32 tx_stat_gtmca_lo;
1187 u32 tx_stat_gtmca_hi;
1188 u32 tx_stat_gtbca_lo;
1189 u32 tx_stat_gtbca_hi;
1190 u32 tx_stat_gtfrg_lo;
1191 u32 tx_stat_gtfrg_hi;
1192 u32 tx_stat_gtovr_lo;
1193 u32 tx_stat_gtovr_hi;
1194 u32 tx_stat_gt64_lo;
1195 u32 tx_stat_gt64_hi;
1196 u32 tx_stat_gt127_lo;
1197 u32 tx_stat_gt127_hi;
1198 u32 tx_stat_gt255_lo;
1199 u32 tx_stat_gt255_hi;
1200 u32 tx_stat_gt511_lo;
1201 u32 tx_stat_gt511_hi;
1202 u32 tx_stat_gt1023_lo;
1203 u32 tx_stat_gt1023_hi;
1204 u32 tx_stat_gt1518_lo;
1205 u32 tx_stat_gt1518_hi;
1206 u32 tx_stat_gt2047_lo;
1207 u32 tx_stat_gt2047_hi;
1208 u32 tx_stat_gt4095_lo;
1209 u32 tx_stat_gt4095_hi;
1210 u32 tx_stat_gt9216_lo;
1211 u32 tx_stat_gt9216_hi;
1212 u32 tx_stat_gt16383_lo;
1213 u32 tx_stat_gt16383_hi;
1214 u32 tx_stat_gtmax_lo;
1215 u32 tx_stat_gtmax_hi;
1216 u32 tx_stat_gtufl_lo;
1217 u32 tx_stat_gtufl_hi;
1218 u32 tx_stat_gterr_lo;
1219 u32 tx_stat_gterr_hi;
1220 u32 tx_stat_gtbyt_lo;
1221 u32 tx_stat_gtbyt_hi;
1222
1223 u32 rx_stat_gr64_lo;
1224 u32 rx_stat_gr64_hi;
1225 u32 rx_stat_gr127_lo;
1226 u32 rx_stat_gr127_hi;
1227 u32 rx_stat_gr255_lo;
1228 u32 rx_stat_gr255_hi;
1229 u32 rx_stat_gr511_lo;
1230 u32 rx_stat_gr511_hi;
1231 u32 rx_stat_gr1023_lo;
1232 u32 rx_stat_gr1023_hi;
1233 u32 rx_stat_gr1518_lo;
1234 u32 rx_stat_gr1518_hi;
1235 u32 rx_stat_gr2047_lo;
1236 u32 rx_stat_gr2047_hi;
1237 u32 rx_stat_gr4095_lo;
1238 u32 rx_stat_gr4095_hi;
1239 u32 rx_stat_gr9216_lo;
1240 u32 rx_stat_gr9216_hi;
1241 u32 rx_stat_gr16383_lo;
1242 u32 rx_stat_gr16383_hi;
1243 u32 rx_stat_grmax_lo;
1244 u32 rx_stat_grmax_hi;
1245 u32 rx_stat_grpkt_lo;
1246 u32 rx_stat_grpkt_hi;
1247 u32 rx_stat_grfcs_lo;
1248 u32 rx_stat_grfcs_hi;
1249 u32 rx_stat_grmca_lo;
1250 u32 rx_stat_grmca_hi;
1251 u32 rx_stat_grbca_lo;
1252 u32 rx_stat_grbca_hi;
1253 u32 rx_stat_grxcf_lo;
1254 u32 rx_stat_grxcf_hi;
1255 u32 rx_stat_grxpf_lo;
1256 u32 rx_stat_grxpf_hi;
1257 u32 rx_stat_grxuo_lo;
1258 u32 rx_stat_grxuo_hi;
1259 u32 rx_stat_grjbr_lo;
1260 u32 rx_stat_grjbr_hi;
1261 u32 rx_stat_grovr_lo;
1262 u32 rx_stat_grovr_hi;
1263 u32 rx_stat_grflr_lo;
1264 u32 rx_stat_grflr_hi;
1265 u32 rx_stat_grmeg_lo;
1266 u32 rx_stat_grmeg_hi;
1267 u32 rx_stat_grmeb_lo;
1268 u32 rx_stat_grmeb_hi;
1269 u32 rx_stat_grbyt_lo;
1270 u32 rx_stat_grbyt_hi;
1271 u32 rx_stat_grund_lo;
1272 u32 rx_stat_grund_hi;
1273 u32 rx_stat_grfrg_lo;
1274 u32 rx_stat_grfrg_hi;
1275 u32 rx_stat_grerb_lo;
1276 u32 rx_stat_grerb_hi;
1277 u32 rx_stat_grfre_lo;
1278 u32 rx_stat_grfre_hi;
1279 u32 rx_stat_gripj_lo;
1280 u32 rx_stat_gripj_hi;
1281};
1282
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001283struct bmac2_stats {
1284 u32 tx_stat_gtpk_lo; /* gtpok */
1285 u32 tx_stat_gtpk_hi; /* gtpok */
1286 u32 tx_stat_gtxpf_lo; /* gtpf */
1287 u32 tx_stat_gtxpf_hi; /* gtpf */
1288 u32 tx_stat_gtpp_lo; /* NEW BMAC2 */
1289 u32 tx_stat_gtpp_hi; /* NEW BMAC2 */
1290 u32 tx_stat_gtfcs_lo;
1291 u32 tx_stat_gtfcs_hi;
1292 u32 tx_stat_gtuca_lo; /* NEW BMAC2 */
1293 u32 tx_stat_gtuca_hi; /* NEW BMAC2 */
1294 u32 tx_stat_gtmca_lo;
1295 u32 tx_stat_gtmca_hi;
1296 u32 tx_stat_gtbca_lo;
1297 u32 tx_stat_gtbca_hi;
1298 u32 tx_stat_gtovr_lo;
1299 u32 tx_stat_gtovr_hi;
1300 u32 tx_stat_gtfrg_lo;
1301 u32 tx_stat_gtfrg_hi;
1302 u32 tx_stat_gtpkt1_lo; /* gtpkt */
1303 u32 tx_stat_gtpkt1_hi; /* gtpkt */
1304 u32 tx_stat_gt64_lo;
1305 u32 tx_stat_gt64_hi;
1306 u32 tx_stat_gt127_lo;
1307 u32 tx_stat_gt127_hi;
1308 u32 tx_stat_gt255_lo;
1309 u32 tx_stat_gt255_hi;
1310 u32 tx_stat_gt511_lo;
1311 u32 tx_stat_gt511_hi;
1312 u32 tx_stat_gt1023_lo;
1313 u32 tx_stat_gt1023_hi;
1314 u32 tx_stat_gt1518_lo;
1315 u32 tx_stat_gt1518_hi;
1316 u32 tx_stat_gt2047_lo;
1317 u32 tx_stat_gt2047_hi;
1318 u32 tx_stat_gt4095_lo;
1319 u32 tx_stat_gt4095_hi;
1320 u32 tx_stat_gt9216_lo;
1321 u32 tx_stat_gt9216_hi;
1322 u32 tx_stat_gt16383_lo;
1323 u32 tx_stat_gt16383_hi;
1324 u32 tx_stat_gtmax_lo;
1325 u32 tx_stat_gtmax_hi;
1326 u32 tx_stat_gtufl_lo;
1327 u32 tx_stat_gtufl_hi;
1328 u32 tx_stat_gterr_lo;
1329 u32 tx_stat_gterr_hi;
1330 u32 tx_stat_gtbyt_lo;
1331 u32 tx_stat_gtbyt_hi;
1332
1333 u32 rx_stat_gr64_lo;
1334 u32 rx_stat_gr64_hi;
1335 u32 rx_stat_gr127_lo;
1336 u32 rx_stat_gr127_hi;
1337 u32 rx_stat_gr255_lo;
1338 u32 rx_stat_gr255_hi;
1339 u32 rx_stat_gr511_lo;
1340 u32 rx_stat_gr511_hi;
1341 u32 rx_stat_gr1023_lo;
1342 u32 rx_stat_gr1023_hi;
1343 u32 rx_stat_gr1518_lo;
1344 u32 rx_stat_gr1518_hi;
1345 u32 rx_stat_gr2047_lo;
1346 u32 rx_stat_gr2047_hi;
1347 u32 rx_stat_gr4095_lo;
1348 u32 rx_stat_gr4095_hi;
1349 u32 rx_stat_gr9216_lo;
1350 u32 rx_stat_gr9216_hi;
1351 u32 rx_stat_gr16383_lo;
1352 u32 rx_stat_gr16383_hi;
1353 u32 rx_stat_grmax_lo;
1354 u32 rx_stat_grmax_hi;
1355 u32 rx_stat_grpkt_lo;
1356 u32 rx_stat_grpkt_hi;
1357 u32 rx_stat_grfcs_lo;
1358 u32 rx_stat_grfcs_hi;
1359 u32 rx_stat_gruca_lo;
1360 u32 rx_stat_gruca_hi;
1361 u32 rx_stat_grmca_lo;
1362 u32 rx_stat_grmca_hi;
1363 u32 rx_stat_grbca_lo;
1364 u32 rx_stat_grbca_hi;
1365 u32 rx_stat_grxpf_lo; /* grpf */
1366 u32 rx_stat_grxpf_hi; /* grpf */
1367 u32 rx_stat_grpp_lo;
1368 u32 rx_stat_grpp_hi;
1369 u32 rx_stat_grxuo_lo; /* gruo */
1370 u32 rx_stat_grxuo_hi; /* gruo */
1371 u32 rx_stat_grjbr_lo;
1372 u32 rx_stat_grjbr_hi;
1373 u32 rx_stat_grovr_lo;
1374 u32 rx_stat_grovr_hi;
1375 u32 rx_stat_grxcf_lo; /* grcf */
1376 u32 rx_stat_grxcf_hi; /* grcf */
1377 u32 rx_stat_grflr_lo;
1378 u32 rx_stat_grflr_hi;
1379 u32 rx_stat_grpok_lo;
1380 u32 rx_stat_grpok_hi;
1381 u32 rx_stat_grmeg_lo;
1382 u32 rx_stat_grmeg_hi;
1383 u32 rx_stat_grmeb_lo;
1384 u32 rx_stat_grmeb_hi;
1385 u32 rx_stat_grbyt_lo;
1386 u32 rx_stat_grbyt_hi;
1387 u32 rx_stat_grund_lo;
1388 u32 rx_stat_grund_hi;
1389 u32 rx_stat_grfrg_lo;
1390 u32 rx_stat_grfrg_hi;
1391 u32 rx_stat_grerb_lo; /* grerrbyt */
1392 u32 rx_stat_grerb_hi; /* grerrbyt */
1393 u32 rx_stat_grfre_lo; /* grfrerr */
1394 u32 rx_stat_grfre_hi; /* grfrerr */
1395 u32 rx_stat_gripj_lo;
1396 u32 rx_stat_gripj_hi;
1397};
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001398
1399union mac_stats {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001400 struct emac_stats emac_stats;
1401 struct bmac1_stats bmac1_stats;
1402 struct bmac2_stats bmac2_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001403};
1404
1405
1406struct mac_stx {
1407 /* in_bad_octets */
1408 u32 rx_stat_ifhcinbadoctets_hi;
1409 u32 rx_stat_ifhcinbadoctets_lo;
1410
1411 /* out_bad_octets */
1412 u32 tx_stat_ifhcoutbadoctets_hi;
1413 u32 tx_stat_ifhcoutbadoctets_lo;
1414
1415 /* crc_receive_errors */
1416 u32 rx_stat_dot3statsfcserrors_hi;
1417 u32 rx_stat_dot3statsfcserrors_lo;
1418 /* alignment_errors */
1419 u32 rx_stat_dot3statsalignmenterrors_hi;
1420 u32 rx_stat_dot3statsalignmenterrors_lo;
1421 /* carrier_sense_errors */
1422 u32 rx_stat_dot3statscarriersenseerrors_hi;
1423 u32 rx_stat_dot3statscarriersenseerrors_lo;
1424 /* false_carrier_detections */
1425 u32 rx_stat_falsecarriererrors_hi;
1426 u32 rx_stat_falsecarriererrors_lo;
1427
1428 /* runt_packets_received */
1429 u32 rx_stat_etherstatsundersizepkts_hi;
1430 u32 rx_stat_etherstatsundersizepkts_lo;
1431 /* jabber_packets_received */
1432 u32 rx_stat_dot3statsframestoolong_hi;
1433 u32 rx_stat_dot3statsframestoolong_lo;
1434
1435 /* error_runt_packets_received */
1436 u32 rx_stat_etherstatsfragments_hi;
1437 u32 rx_stat_etherstatsfragments_lo;
1438 /* error_jabber_packets_received */
1439 u32 rx_stat_etherstatsjabbers_hi;
1440 u32 rx_stat_etherstatsjabbers_lo;
1441
1442 /* control_frames_received */
1443 u32 rx_stat_maccontrolframesreceived_hi;
1444 u32 rx_stat_maccontrolframesreceived_lo;
1445 u32 rx_stat_bmac_xpf_hi;
1446 u32 rx_stat_bmac_xpf_lo;
1447 u32 rx_stat_bmac_xcf_hi;
1448 u32 rx_stat_bmac_xcf_lo;
1449
1450 /* xoff_state_entered */
1451 u32 rx_stat_xoffstateentered_hi;
1452 u32 rx_stat_xoffstateentered_lo;
1453 /* pause_xon_frames_received */
1454 u32 rx_stat_xonpauseframesreceived_hi;
1455 u32 rx_stat_xonpauseframesreceived_lo;
1456 /* pause_xoff_frames_received */
1457 u32 rx_stat_xoffpauseframesreceived_hi;
1458 u32 rx_stat_xoffpauseframesreceived_lo;
1459 /* pause_xon_frames_transmitted */
1460 u32 tx_stat_outxonsent_hi;
1461 u32 tx_stat_outxonsent_lo;
1462 /* pause_xoff_frames_transmitted */
1463 u32 tx_stat_outxoffsent_hi;
1464 u32 tx_stat_outxoffsent_lo;
1465 /* flow_control_done */
1466 u32 tx_stat_flowcontroldone_hi;
1467 u32 tx_stat_flowcontroldone_lo;
1468
1469 /* ether_stats_collisions */
1470 u32 tx_stat_etherstatscollisions_hi;
1471 u32 tx_stat_etherstatscollisions_lo;
1472 /* single_collision_transmit_frames */
1473 u32 tx_stat_dot3statssinglecollisionframes_hi;
1474 u32 tx_stat_dot3statssinglecollisionframes_lo;
1475 /* multiple_collision_transmit_frames */
1476 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
1477 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
1478 /* deferred_transmissions */
1479 u32 tx_stat_dot3statsdeferredtransmissions_hi;
1480 u32 tx_stat_dot3statsdeferredtransmissions_lo;
1481 /* excessive_collision_frames */
1482 u32 tx_stat_dot3statsexcessivecollisions_hi;
1483 u32 tx_stat_dot3statsexcessivecollisions_lo;
1484 /* late_collision_frames */
1485 u32 tx_stat_dot3statslatecollisions_hi;
1486 u32 tx_stat_dot3statslatecollisions_lo;
1487
1488 /* frames_transmitted_64_bytes */
1489 u32 tx_stat_etherstatspkts64octets_hi;
1490 u32 tx_stat_etherstatspkts64octets_lo;
1491 /* frames_transmitted_65_127_bytes */
1492 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
1493 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
1494 /* frames_transmitted_128_255_bytes */
1495 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
1496 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
1497 /* frames_transmitted_256_511_bytes */
1498 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
1499 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
1500 /* frames_transmitted_512_1023_bytes */
1501 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
1502 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
1503 /* frames_transmitted_1024_1522_bytes */
1504 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
1505 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
1506 /* frames_transmitted_1523_9022_bytes */
1507 u32 tx_stat_etherstatspktsover1522octets_hi;
1508 u32 tx_stat_etherstatspktsover1522octets_lo;
1509 u32 tx_stat_bmac_2047_hi;
1510 u32 tx_stat_bmac_2047_lo;
1511 u32 tx_stat_bmac_4095_hi;
1512 u32 tx_stat_bmac_4095_lo;
1513 u32 tx_stat_bmac_9216_hi;
1514 u32 tx_stat_bmac_9216_lo;
1515 u32 tx_stat_bmac_16383_hi;
1516 u32 tx_stat_bmac_16383_lo;
1517
1518 /* internal_mac_transmit_errors */
1519 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
1520 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
1521
1522 /* if_out_discards */
1523 u32 tx_stat_bmac_ufl_hi;
1524 u32 tx_stat_bmac_ufl_lo;
1525};
1526
1527
1528#define MAC_STX_IDX_MAX 2
1529
1530struct host_port_stats {
1531 u32 host_port_stats_start;
1532
1533 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
1534
1535 u32 brb_drop_hi;
1536 u32 brb_drop_lo;
1537
1538 u32 host_port_stats_end;
1539};
1540
1541
1542struct host_func_stats {
1543 u32 host_func_stats_start;
1544
1545 u32 total_bytes_received_hi;
1546 u32 total_bytes_received_lo;
1547
1548 u32 total_bytes_transmitted_hi;
1549 u32 total_bytes_transmitted_lo;
1550
1551 u32 total_unicast_packets_received_hi;
1552 u32 total_unicast_packets_received_lo;
1553
1554 u32 total_multicast_packets_received_hi;
1555 u32 total_multicast_packets_received_lo;
1556
1557 u32 total_broadcast_packets_received_hi;
1558 u32 total_broadcast_packets_received_lo;
1559
1560 u32 total_unicast_packets_transmitted_hi;
1561 u32 total_unicast_packets_transmitted_lo;
1562
1563 u32 total_multicast_packets_transmitted_hi;
1564 u32 total_multicast_packets_transmitted_lo;
1565
1566 u32 total_broadcast_packets_transmitted_hi;
1567 u32 total_broadcast_packets_transmitted_lo;
1568
1569 u32 valid_bytes_received_hi;
1570 u32 valid_bytes_received_lo;
1571
1572 u32 host_func_stats_end;
1573};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001574
1575
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001576#define BCM_5710_FW_MAJOR_VERSION 6
1577#define BCM_5710_FW_MINOR_VERSION 0
1578#define BCM_5710_FW_REVISION_VERSION 34
1579#define BCM_5710_FW_ENGINEERING_VERSION 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001580#define BCM_5710_FW_COMPILE_FLAGS 1
1581
1582
1583/*
1584 * attention bits
1585 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001586struct atten_sp_status_block {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001587 __le32 attn_bits;
1588 __le32 attn_bits_ack;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001589 u8 status_block_id;
1590 u8 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001591 __le16 attn_bits_index;
1592 __le32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001593};
1594
1595
1596/*
1597 * common data for all protocols
1598 */
1599struct doorbell_hdr {
1600 u8 header;
1601#define DOORBELL_HDR_RX (0x1<<0)
1602#define DOORBELL_HDR_RX_SHIFT 0
1603#define DOORBELL_HDR_DB_TYPE (0x1<<1)
1604#define DOORBELL_HDR_DB_TYPE_SHIFT 1
1605#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
1606#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
1607#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
1608#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
1609};
1610
1611/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001612 * doorbell message sent to the chip
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001613 */
1614struct doorbell {
1615#if defined(__BIG_ENDIAN)
1616 u16 zero_fill2;
1617 u8 zero_fill1;
1618 struct doorbell_hdr header;
1619#elif defined(__LITTLE_ENDIAN)
1620 struct doorbell_hdr header;
1621 u8 zero_fill1;
1622 u16 zero_fill2;
1623#endif
1624};
1625
1626
1627/*
Eilon Greensteinca003922009-08-12 22:53:28 -07001628 * doorbell message sent to the chip
1629 */
1630struct doorbell_set_prod {
1631#if defined(__BIG_ENDIAN)
1632 u16 prod;
1633 u8 zero_fill1;
1634 struct doorbell_hdr header;
1635#elif defined(__LITTLE_ENDIAN)
1636 struct doorbell_hdr header;
1637 u8 zero_fill1;
1638 u16 prod;
1639#endif
1640};
1641
1642
1643/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001644 * 3 lines. status block
1645 */
1646struct hc_status_block_e1x {
1647 __le16 index_values[HC_SB_MAX_INDICES_E1X];
1648 __le16 running_index[HC_SB_MAX_SM];
1649 u32 rsrv;
1650};
1651
1652/*
1653 * host status block
1654 */
1655struct host_hc_status_block_e1x {
1656 struct hc_status_block_e1x sb;
1657};
1658
1659
1660/*
1661 * 3 lines. status block
1662 */
1663struct hc_status_block_e2 {
1664 __le16 index_values[HC_SB_MAX_INDICES_E2];
1665 __le16 running_index[HC_SB_MAX_SM];
1666 u32 reserved;
1667};
1668
1669/*
1670 * host status block
1671 */
1672struct host_hc_status_block_e2 {
1673 struct hc_status_block_e2 sb;
1674};
1675
1676
1677/*
1678 * 5 lines. slow-path status block
1679 */
1680struct hc_sp_status_block {
1681 __le16 index_values[HC_SP_SB_MAX_INDICES];
1682 __le16 running_index;
1683 __le16 rsrv;
1684 u32 rsrv1;
1685};
1686
1687/*
1688 * host status block
1689 */
1690struct host_sp_status_block {
1691 struct atten_sp_status_block atten_status_block;
1692 struct hc_sp_status_block sp_sb;
1693};
1694
1695
1696/*
1697 * IGU driver acknowledgment register
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001698 */
1699struct igu_ack_register {
1700#if defined(__BIG_ENDIAN)
1701 u16 sb_id_and_flags;
1702#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
1703#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
1704#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
1705#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
1706#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
1707#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
1708#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
1709#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
1710#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
1711#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
1712 u16 status_block_index;
1713#elif defined(__LITTLE_ENDIAN)
1714 u16 status_block_index;
1715 u16 sb_id_and_flags;
1716#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
1717#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
1718#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
1719#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
1720#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
1721#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
1722#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
1723#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
1724#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
1725#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
1726#endif
1727};
1728
1729
1730/*
Eilon Greensteinca003922009-08-12 22:53:28 -07001731 * IGU driver acknowledgement register
1732 */
1733struct igu_backward_compatible {
1734 u32 sb_id_and_flags;
1735#define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
1736#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
1737#define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
1738#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
1739#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
1740#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
1741#define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
1742#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
1743#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
1744#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
1745#define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
1746#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
1747 u32 reserved_2;
1748};
1749
1750
1751/*
1752 * IGU driver acknowledgement register
1753 */
1754struct igu_regular {
1755 u32 sb_id_and_flags;
1756#define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
1757#define IGU_REGULAR_SB_INDEX_SHIFT 0
1758#define IGU_REGULAR_RESERVED0 (0x1<<20)
1759#define IGU_REGULAR_RESERVED0_SHIFT 20
1760#define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
1761#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
1762#define IGU_REGULAR_BUPDATE (0x1<<24)
1763#define IGU_REGULAR_BUPDATE_SHIFT 24
1764#define IGU_REGULAR_ENABLE_INT (0x3<<25)
1765#define IGU_REGULAR_ENABLE_INT_SHIFT 25
1766#define IGU_REGULAR_RESERVED_1 (0x1<<27)
1767#define IGU_REGULAR_RESERVED_1_SHIFT 27
1768#define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
1769#define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
1770#define IGU_REGULAR_CLEANUP_SET (0x1<<30)
1771#define IGU_REGULAR_CLEANUP_SET_SHIFT 30
1772#define IGU_REGULAR_BCLEANUP (0x1<<31)
1773#define IGU_REGULAR_BCLEANUP_SHIFT 31
1774 u32 reserved_2;
1775};
1776
1777/*
1778 * IGU driver acknowledgement register
1779 */
1780union igu_consprod_reg {
1781 struct igu_regular regular;
1782 struct igu_backward_compatible backward_compatible;
1783};
1784
1785
1786/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001787 * Control register for the IGU command register
1788 */
1789struct igu_ctrl_reg {
1790 u32 ctrl_data;
1791#define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
1792#define IGU_CTRL_REG_ADDRESS_SHIFT 0
1793#define IGU_CTRL_REG_FID (0x7F<<12)
1794#define IGU_CTRL_REG_FID_SHIFT 12
1795#define IGU_CTRL_REG_RESERVED (0x1<<19)
1796#define IGU_CTRL_REG_RESERVED_SHIFT 19
1797#define IGU_CTRL_REG_TYPE (0x1<<20)
1798#define IGU_CTRL_REG_TYPE_SHIFT 20
1799#define IGU_CTRL_REG_UNUSED (0x7FF<<21)
1800#define IGU_CTRL_REG_UNUSED_SHIFT 21
1801};
1802
1803
1804/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001805 * Parser parsing flags field
1806 */
1807struct parsing_flags {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001808 __le16 flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001809#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
1810#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001811#define PARSING_FLAGS_VLAN (0x1<<1)
1812#define PARSING_FLAGS_VLAN_SHIFT 1
1813#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
1814#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001815#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
1816#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
1817#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
1818#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
1819#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
1820#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
1821#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
1822#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
1823#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
1824#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
1825#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
1826#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
1827#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
1828#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
1829#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
1830#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
1831#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
1832#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
1833#define PARSING_FLAGS_RESERVED0 (0x3<<14)
1834#define PARSING_FLAGS_RESERVED0_SHIFT 14
1835};
1836
1837
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001838struct regpair {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001839 __le32 lo;
1840 __le32 hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001841};
1842
1843
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001844/*
1845 * dmae command structure
1846 */
1847struct dmae_command {
1848 u32 opcode;
1849#define DMAE_COMMAND_SRC (0x1<<0)
1850#define DMAE_COMMAND_SRC_SHIFT 0
1851#define DMAE_COMMAND_DST (0x3<<1)
1852#define DMAE_COMMAND_DST_SHIFT 1
1853#define DMAE_COMMAND_C_DST (0x1<<3)
1854#define DMAE_COMMAND_C_DST_SHIFT 3
1855#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
1856#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
1857#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
1858#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
1859#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
1860#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
1861#define DMAE_COMMAND_ENDIANITY (0x3<<9)
1862#define DMAE_COMMAND_ENDIANITY_SHIFT 9
1863#define DMAE_COMMAND_PORT (0x1<<11)
1864#define DMAE_COMMAND_PORT_SHIFT 11
1865#define DMAE_COMMAND_CRC_RESET (0x1<<12)
1866#define DMAE_COMMAND_CRC_RESET_SHIFT 12
1867#define DMAE_COMMAND_SRC_RESET (0x1<<13)
1868#define DMAE_COMMAND_SRC_RESET_SHIFT 13
1869#define DMAE_COMMAND_DST_RESET (0x1<<14)
1870#define DMAE_COMMAND_DST_RESET_SHIFT 14
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001871#define DMAE_COMMAND_E1HVN (0x3<<15)
1872#define DMAE_COMMAND_E1HVN_SHIFT 15
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001873#define DMAE_COMMAND_DST_VN (0x3<<17)
1874#define DMAE_COMMAND_DST_VN_SHIFT 17
1875#define DMAE_COMMAND_C_FUNC (0x1<<19)
1876#define DMAE_COMMAND_C_FUNC_SHIFT 19
1877#define DMAE_COMMAND_ERR_POLICY (0x3<<20)
1878#define DMAE_COMMAND_ERR_POLICY_SHIFT 20
1879#define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
1880#define DMAE_COMMAND_RESERVED0_SHIFT 22
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001881 u32 src_addr_lo;
1882 u32 src_addr_hi;
1883 u32 dst_addr_lo;
1884 u32 dst_addr_hi;
1885#if defined(__BIG_ENDIAN)
1886 u16 reserved1;
1887 u16 len;
1888#elif defined(__LITTLE_ENDIAN)
1889 u16 len;
1890 u16 reserved1;
1891#endif
1892 u32 comp_addr_lo;
1893 u32 comp_addr_hi;
1894 u32 comp_val;
1895 u32 crc32;
1896 u32 crc32_c;
1897#if defined(__BIG_ENDIAN)
1898 u16 crc16_c;
1899 u16 crc16;
1900#elif defined(__LITTLE_ENDIAN)
1901 u16 crc16;
1902 u16 crc16_c;
1903#endif
1904#if defined(__BIG_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001905 u16 reserved3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001906 u16 crc_t10;
1907#elif defined(__LITTLE_ENDIAN)
1908 u16 crc_t10;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001909 u16 reserved3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001910#endif
1911#if defined(__BIG_ENDIAN)
1912 u16 xsum8;
1913 u16 xsum16;
1914#elif defined(__LITTLE_ENDIAN)
1915 u16 xsum16;
1916 u16 xsum8;
1917#endif
1918};
1919
1920
1921struct double_regpair {
1922 u32 regpair0_lo;
1923 u32 regpair0_hi;
1924 u32 regpair1_lo;
1925 u32 regpair1_hi;
1926};
1927
1928
1929/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001930 * SDM operation gen command (generate aggregative interrupt)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001931 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001932struct sdm_op_gen {
1933 __le32 command;
1934#define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
1935#define SDM_OP_GEN_COMP_PARAM_SHIFT 0
1936#define SDM_OP_GEN_COMP_TYPE (0x7<<5)
1937#define SDM_OP_GEN_COMP_TYPE_SHIFT 5
1938#define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
1939#define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
1940#define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
1941#define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
1942#define SDM_OP_GEN_RESERVED (0x7FFF<<17)
1943#define SDM_OP_GEN_RESERVED_SHIFT 17
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001944};
1945
1946/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001947 * The eth Rx Buffer Descriptor
1948 */
1949struct eth_rx_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001950 __le32 addr_lo;
1951 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001952};
1953
1954/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001955 * The eth Rx SGE Descriptor
1956 */
1957struct eth_rx_sge {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001958 __le32 addr_lo;
1959 __le32 addr_hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001960};
1961
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001962
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001963
1964/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001965 * The eth storm context of Ustorm
1966 */
1967struct ustorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001968 u32 reserved0[48];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001969};
1970
1971/*
1972 * The eth storm context of Tstorm
1973 */
1974struct tstorm_eth_st_context {
1975 u32 __reserved0[28];
1976};
1977
1978/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001979 * The eth aggregative context of Xstorm
1980 */
1981struct xstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001982 u32 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001983#if defined(__BIG_ENDIAN)
1984 u8 cdu_reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001985 u8 reserved2;
1986 u16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001987#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001988 u16 reserved1;
1989 u8 reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001990 u8 cdu_reserved;
1991#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001992 u32 reserved3[30];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001993};
1994
1995/*
1996 * The eth aggregative context of Tstorm
1997 */
1998struct tstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001999 u32 __reserved0[14];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002000};
2001
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002002
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002003/*
2004 * The eth aggregative context of Cstorm
2005 */
2006struct cstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002007 u32 __reserved0[10];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002008};
2009
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002010
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002011/*
2012 * The eth aggregative context of Ustorm
2013 */
2014struct ustorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002015 u32 __reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002016#if defined(__BIG_ENDIAN)
2017 u8 cdu_usage;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002018 u8 __reserved2;
2019 u16 __reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002020#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002021 u16 __reserved1;
2022 u8 __reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002023 u8 cdu_usage;
2024#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002025 u32 __reserved3[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002026};
2027
2028/*
2029 * Timers connection context
2030 */
2031struct timers_block_context {
2032 u32 __reserved_0;
2033 u32 __reserved_1;
2034 u32 __reserved_2;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002035 u32 flags;
2036#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
2037#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
2038#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
2039#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
2040#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
2041#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002042};
2043
2044/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002045 * structure for easy accessibility to assembler
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002046 */
2047struct eth_tx_bd_flags {
2048 u8 as_bitfield;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002049#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
2050#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
2051#define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
2052#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
2053#define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
2054#define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002055#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
2056#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002057#define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
2058#define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002059#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
2060#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
2061#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
2062#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
2063};
2064
2065/*
2066 * The eth Tx Buffer Descriptor
2067 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002068struct eth_tx_start_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002069 __le32 addr_lo;
2070 __le32 addr_hi;
2071 __le16 nbd;
2072 __le16 nbytes;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002073 __le16 vlan_or_ethertype;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002074 struct eth_tx_bd_flags bd_flags;
2075 u8 general_data;
Eilon Greensteinca003922009-08-12 22:53:28 -07002076#define ETH_TX_START_BD_HDR_NBDS (0x3F<<0)
2077#define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
2078#define ETH_TX_START_BD_ETH_ADDR_TYPE (0x3<<6)
2079#define ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT 6
2080};
2081
2082/*
2083 * Tx regular BD structure
2084 */
2085struct eth_tx_bd {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002086 __le32 addr_lo;
2087 __le32 addr_hi;
2088 __le16 total_pkt_bytes;
2089 __le16 nbytes;
Eilon Greensteinca003922009-08-12 22:53:28 -07002090 u8 reserved[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002091};
2092
2093/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002094 * Tx parsing BD structure for ETH E1/E1h
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002095 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002096struct eth_tx_parse_bd_e1x {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002097 u8 global_data;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002098#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
2099#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
2100#define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x1<<4)
2101#define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 4
2102#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
2103#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
2104#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<6)
2105#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 6
2106#define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<7)
2107#define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 7
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002108 u8 tcp_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002109#define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
2110#define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
2111#define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
2112#define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
2113#define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
2114#define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
2115#define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
2116#define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
2117#define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
2118#define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
2119#define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
2120#define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
2121#define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
2122#define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
2123#define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
2124#define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
2125 u8 ip_hlen_w;
Eilon Greensteinca003922009-08-12 22:53:28 -07002126 s8 reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002127 __le16 total_hlen_w;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002128 __le16 tcp_pseudo_csum;
Eilon Greensteinca003922009-08-12 22:53:28 -07002129 __le16 lso_mss;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002130 __le16 ip_id;
2131 __le32 tcp_send_seq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002132};
2133
2134/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002135 * Tx parsing BD structure for ETH E2
2136 */
2137struct eth_tx_parse_bd_e2 {
2138 __le16 dst_mac_addr_lo;
2139 __le16 dst_mac_addr_mid;
2140 __le16 dst_mac_addr_hi;
2141 __le16 src_mac_addr_lo;
2142 __le16 src_mac_addr_mid;
2143 __le16 src_mac_addr_hi;
2144 __le32 parsing_data;
2145#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W (0x1FFF<<0)
2146#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W_SHIFT 0
2147#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<13)
2148#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 13
2149#define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<17)
2150#define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 17
2151#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<31)
2152#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 31
2153};
2154
2155/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002156 * The last BD in the BD memory will hold a pointer to the next BD memory
2157 */
2158struct eth_tx_next_bd {
Eilon Greensteinca003922009-08-12 22:53:28 -07002159 __le32 addr_lo;
2160 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002161 u8 reserved[8];
2162};
2163
2164/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002165 * union for 4 Bd types
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002166 */
2167union eth_tx_bd_types {
Eilon Greensteinca003922009-08-12 22:53:28 -07002168 struct eth_tx_start_bd start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002169 struct eth_tx_bd reg_bd;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002170 struct eth_tx_parse_bd_e1x parse_bd_e1x;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002171 struct eth_tx_parse_bd_e2 parse_bd_e2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002172 struct eth_tx_next_bd next_bd;
2173};
2174
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002175
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002176/*
2177 * The eth storm context of Xstorm
2178 */
2179struct xstorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002180 u32 reserved0[60];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002181};
2182
2183/*
2184 * The eth storm context of Cstorm
2185 */
2186struct cstorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002187 u32 __reserved0[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002188};
2189
2190/*
2191 * Ethernet connection context
2192 */
2193struct eth_context {
2194 struct ustorm_eth_st_context ustorm_st_context;
2195 struct tstorm_eth_st_context tstorm_st_context;
2196 struct xstorm_eth_ag_context xstorm_ag_context;
2197 struct tstorm_eth_ag_context tstorm_ag_context;
2198 struct cstorm_eth_ag_context cstorm_ag_context;
2199 struct ustorm_eth_ag_context ustorm_ag_context;
2200 struct timers_block_context timers_context;
2201 struct xstorm_eth_st_context xstorm_st_context;
2202 struct cstorm_eth_st_context cstorm_st_context;
2203};
2204
2205
2206/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002207 * Ethernet doorbell
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002208 */
2209struct eth_tx_doorbell {
2210#if defined(__BIG_ENDIAN)
2211 u16 npackets;
2212 u8 params;
2213#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2214#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2215#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2216#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2217#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2218#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2219 struct doorbell_hdr hdr;
2220#elif defined(__LITTLE_ENDIAN)
2221 struct doorbell_hdr hdr;
2222 u8 params;
2223#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2224#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2225#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2226#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2227#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2228#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2229 u16 npackets;
2230#endif
2231};
2232
2233
2234/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002235 * client init fc data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002236 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002237struct client_init_fc_data {
2238 __le16 cqe_pause_thr_low;
2239 __le16 cqe_pause_thr_high;
2240 __le16 bd_pause_thr_low;
2241 __le16 bd_pause_thr_high;
2242 __le16 sge_pause_thr_low;
2243 __le16 sge_pause_thr_high;
2244 __le16 rx_cos_mask;
2245 u8 safc_group_num;
2246 u8 safc_group_en_flg;
2247 u8 traffic_type;
2248 u8 reserved0;
2249 __le16 reserved1;
2250 __le32 reserved2;
2251};
2252
2253
2254/*
2255 * client init ramrod data
2256 */
2257struct client_init_general_data {
2258 u8 client_id;
2259 u8 statistics_counter_id;
2260 u8 statistics_en_flg;
2261 u8 is_fcoe_flg;
2262 u8 activate_flg;
2263 u8 sp_client_id;
2264 __le16 reserved0;
2265 __le32 reserved1[2];
2266};
2267
2268
2269/*
2270 * client init rx data
2271 */
2272struct client_init_rx_data {
2273 u8 tpa_en_flg;
2274 u8 vmqueue_mode_en_flg;
2275 u8 extra_data_over_sgl_en_flg;
2276 u8 cache_line_alignment_log_size;
2277 u8 enable_dynamic_hc;
2278 u8 max_sges_for_packet;
2279 u8 client_qzone_id;
2280 u8 drop_ip_cs_err_flg;
2281 u8 drop_tcp_cs_err_flg;
2282 u8 drop_ttl0_flg;
2283 u8 drop_udp_cs_err_flg;
2284 u8 inner_vlan_removal_enable_flg;
2285 u8 outer_vlan_removal_enable_flg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002286 u8 status_block_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002287 u8 rx_sb_index_number;
2288 u8 reserved0[3];
2289 __le16 bd_buff_size;
2290 __le16 sge_buff_size;
2291 __le16 mtu;
2292 struct regpair bd_page_base;
2293 struct regpair sge_page_base;
2294 struct regpair cqe_page_base;
2295 u8 is_leading_rss;
2296 u8 is_approx_mcast;
2297 __le16 max_agg_size;
2298 __le32 reserved2[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002299};
2300
2301/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002302 * client init tx data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002303 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002304struct client_init_tx_data {
2305 u8 enforce_security_flg;
2306 u8 tx_status_block_id;
2307 u8 tx_sb_index_number;
2308 u8 reserved0;
2309 __le16 mtu;
2310 __le16 reserved1;
2311 struct regpair tx_bd_page_base;
2312 __le32 reserved2[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002313};
2314
2315/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002316 * client init ramrod data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002317 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002318struct client_init_ramrod_data {
2319 struct client_init_general_data general;
2320 struct client_init_rx_data rx;
2321 struct client_init_tx_data tx;
2322 struct client_init_fc_data fc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002323};
2324
2325
2326/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002327 * The data contain client ID need to the ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002328 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002329struct eth_common_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002330 u32 client_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002331 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002332};
2333
2334
2335/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002336 * union for sgl and raw data.
2337 */
2338union eth_sgl_or_raw_data {
2339 __le16 sgl[8];
2340 u32 raw_data[4];
2341};
2342
2343/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002344 * regular eth FP CQE parameters struct
2345 */
2346struct eth_fast_path_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002347 u8 type_error_flags;
2348#define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
2349#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
2350#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
2351#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
2352#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
2353#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
2354#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
2355#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
2356#define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
2357#define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
2358#define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
2359#define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002360#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x3<<6)
2361#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002362 u8 status_flags;
2363#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
2364#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
2365#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
2366#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
2367#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
2368#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
2369#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
2370#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
2371#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
2372#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
2373#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
2374#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
2375 u8 placement_offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002376 u8 queue_index;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002377 __le32 rss_hash_result;
2378 __le16 vlan_tag;
2379 __le16 pkt_len;
2380 __le16 len_on_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002381 struct parsing_flags pars_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002382 union eth_sgl_or_raw_data sgl_or_raw_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002383};
2384
2385
2386/*
2387 * The data for RSS setup ramrod
2388 */
2389struct eth_halt_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002390 u32 client_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002391 u32 reserved0;
2392};
2393
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002394/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002395 * The data for statistics query ramrod
2396 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002397struct common_query_ramrod_data {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002398#if defined(__BIG_ENDIAN)
2399 u8 reserved0;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002400 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002401 u16 drv_counter;
2402#elif defined(__LITTLE_ENDIAN)
2403 u16 drv_counter;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002404 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002405 u8 reserved0;
2406#endif
2407 u32 ctr_id_vector;
2408};
2409
2410
2411/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002412 * Place holder for ramrods protocol specific data
2413 */
2414struct ramrod_data {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002415 __le32 data_lo;
2416 __le32 data_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002417};
2418
2419/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002420 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002421 */
2422union eth_ramrod_data {
2423 struct ramrod_data general;
2424};
2425
2426
2427/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002428 * Eth Rx Cqe structure- general structure for ramrods
2429 */
2430struct common_ramrod_eth_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002431 u8 ramrod_type;
2432#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
2433#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08002434#define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<1)
2435#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 1
2436#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x3F<<2)
2437#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 2
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002438 u8 conn_type;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002439 __le16 reserved1;
2440 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002441#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
2442#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
2443#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
2444#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
2445 struct ramrod_data protocol_data;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002446 __le32 reserved2[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002447};
2448
2449/*
2450 * Rx Last CQE in page (in ETH)
2451 */
2452struct eth_rx_cqe_next_page {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002453 __le32 addr_lo;
2454 __le32 addr_hi;
2455 __le32 reserved[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002456};
2457
2458/*
2459 * union for all eth rx cqe types (fix their sizes)
2460 */
2461union eth_rx_cqe {
2462 struct eth_fast_path_rx_cqe fast_path_cqe;
2463 struct common_ramrod_eth_rx_cqe ramrod_cqe;
2464 struct eth_rx_cqe_next_page next_page_cqe;
2465};
2466
2467
2468/*
2469 * common data for all protocols
2470 */
2471struct spe_hdr {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002472 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002473#define SPE_HDR_CID (0xFFFFFF<<0)
2474#define SPE_HDR_CID_SHIFT 0
2475#define SPE_HDR_CMD_ID (0xFF<<24)
2476#define SPE_HDR_CMD_ID_SHIFT 24
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002477 __le16 type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002478#define SPE_HDR_CONN_TYPE (0xFF<<0)
2479#define SPE_HDR_CONN_TYPE_SHIFT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002480#define SPE_HDR_FUNCTION_ID (0xFF<<8)
2481#define SPE_HDR_FUNCTION_ID_SHIFT 8
2482 __le16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002483};
2484
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002485/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002486 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002487 */
2488union eth_specific_data {
2489 u8 protocol_data[8];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002490 struct regpair client_init_ramrod_init_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002491 struct eth_halt_ramrod_data halt_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002492 struct regpair update_data_addr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002493 struct eth_common_ramrod_data common_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002494};
2495
2496/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002497 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002498 */
2499struct eth_spe {
2500 struct spe_hdr hdr;
2501 union eth_specific_data data;
2502};
2503
2504
2505/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002506 * array of 13 bds as appears in the eth xstorm context
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002507 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002508struct eth_tx_bds_array {
2509 union eth_tx_bd_types bds[13];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002510};
2511
2512
2513/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002514 * Common configuration parameters per function in Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002515 */
2516struct tstorm_eth_function_common_config {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002517#if defined(__BIG_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002518 u8 reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002519 u8 rss_result_mask;
2520 u16 config_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002521#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2522#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2523#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2524#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2525#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2526#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2527#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2528#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002529#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2530#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002531#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
2532#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
2533#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
2534#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
2535#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
2536#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002537#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002538 u16 config_flags;
2539#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2540#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2541#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2542#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2543#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2544#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2545#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2546#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002547#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2548#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002549#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
2550#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
2551#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
2552#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
2553#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
2554#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002555 u8 rss_result_mask;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002556 u8 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002557#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002558 u16 vlan_id[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002559};
2560
2561/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002562 * RSS idirection table update configuration
2563 */
2564struct rss_update_config {
2565#if defined(__BIG_ENDIAN)
2566 u16 toe_rss_bitmap;
2567 u16 flags;
2568#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2569#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2570#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2571#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2572#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2573#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2574#elif defined(__LITTLE_ENDIAN)
2575 u16 flags;
2576#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2577#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2578#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2579#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2580#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2581#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2582 u16 toe_rss_bitmap;
2583#endif
2584 u32 reserved1;
2585};
2586
2587/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002588 * parameters for eth update ramrod
2589 */
2590struct eth_update_ramrod_data {
2591 struct tstorm_eth_function_common_config func_config;
2592 u8 indirectionTable[128];
Eilon Greensteinca003922009-08-12 22:53:28 -07002593 struct rss_update_config rss_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002594};
2595
2596
2597/*
2598 * MAC filtering configuration command header
2599 */
2600struct mac_configuration_hdr {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002601 u8 length;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002602 u8 offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002603 u16 client_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002604 u16 echo;
2605 u16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002606};
2607
2608/*
2609 * MAC address in list for ramrod
2610 */
2611struct mac_configuration_entry {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002612 __le16 lsb_mac_addr;
2613 __le16 middle_mac_addr;
2614 __le16 msb_mac_addr;
2615 __le16 vlan_id;
2616 u8 pf_id;
2617 u8 flags;
2618#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
2619#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
2620#define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
2621#define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
2622#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
2623#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
2624#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
2625#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
2626#define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
2627#define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
2628#define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
2629#define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
2630 u16 reserved0;
2631 u32 clients_bit_vector;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002632};
2633
2634/*
2635 * MAC filtering configuration command
2636 */
2637struct mac_configuration_cmd {
2638 struct mac_configuration_hdr hdr;
2639 struct mac_configuration_entry config_table[64];
2640};
2641
2642
2643/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002644 * approximate-match multicast filtering for E1H per function in Tstorm
2645 */
2646struct tstorm_eth_approximate_match_multicast_filtering {
2647 u32 mcast_add_hash_bit_array[8];
2648};
2649
2650
2651/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002652 * MAC filtering configuration parameters per port in Tstorm
2653 */
2654struct tstorm_eth_mac_filter_config {
2655 u32 ucast_drop_all;
2656 u32 ucast_accept_all;
2657 u32 mcast_drop_all;
2658 u32 mcast_accept_all;
2659 u32 bcast_drop_all;
2660 u32 bcast_accept_all;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002661 u32 vlan_filter[2];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002662 u32 unmatched_unicast;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002663 u32 reserved;
2664};
2665
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002666
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002667/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002668 * common flag to indicate existance of TPA.
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002669 */
2670struct tstorm_eth_tpa_exist {
2671#if defined(__BIG_ENDIAN)
2672 u16 reserved1;
2673 u8 reserved0;
2674 u8 tpa_exist;
2675#elif defined(__LITTLE_ENDIAN)
2676 u8 tpa_exist;
2677 u8 reserved0;
2678 u16 reserved1;
2679#endif
2680 u32 reserved2;
2681};
2682
2683
2684/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002685 * Three RX producers for ETH
2686 */
2687struct ustorm_eth_rx_producers {
2688#if defined(__BIG_ENDIAN)
2689 u16 bd_prod;
2690 u16 cqe_prod;
2691#elif defined(__LITTLE_ENDIAN)
2692 u16 cqe_prod;
2693 u16 bd_prod;
2694#endif
2695#if defined(__BIG_ENDIAN)
2696 u16 reserved;
2697 u16 sge_prod;
2698#elif defined(__LITTLE_ENDIAN)
2699 u16 sge_prod;
2700 u16 reserved;
2701#endif
2702};
2703
2704
2705/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002706 * cfc delete event data
2707 */
2708struct cfc_del_event_data {
2709 u32 cid;
2710 u8 error;
2711 u8 reserved0;
2712 u16 reserved1;
2713 u32 reserved2;
2714};
2715
2716
2717/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002718 * per-port SAFC demo variables
2719 */
2720struct cmng_flags_per_port {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002721 u8 con_number[NUM_OF_PROTOCOLS];
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002722 u32 cmng_enables;
2723#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
2724#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
2725#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
2726#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
2727#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
2728#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
2729#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
2730#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
2731#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
2732#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002733#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<5)
2734#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 5
2735#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x3FFFFFF<<6)
2736#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002737};
2738
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002739
2740/*
2741 * per-port rate shaping variables
2742 */
2743struct rate_shaping_vars_per_port {
2744 u32 rs_periodic_timeout;
2745 u32 rs_threshold;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002746};
2747
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002748/*
2749 * per-port fairness variables
2750 */
2751struct fairness_vars_per_port {
2752 u32 upper_bound;
2753 u32 fair_threshold;
2754 u32 fairness_timeout;
2755};
2756
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002757/*
2758 * per-port SAFC variables
2759 */
2760struct safc_struct_per_port {
2761#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002762 u16 __reserved1;
2763 u8 __reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002764 u8 safc_timeout_usec;
2765#elif defined(__LITTLE_ENDIAN)
2766 u8 safc_timeout_usec;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002767 u8 __reserved0;
2768 u16 __reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002769#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002770 u8 cos_to_traffic_types[MAX_COS_NUMBER];
2771 u32 __reserved2;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002772 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002773};
2774
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002775/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002776 * per-port PFC variables
2777 */
2778struct pfc_struct_per_port {
2779 u8 priority_to_traffic_types[MAX_PFC_PRIORITIES];
2780#if defined(__BIG_ENDIAN)
2781 u16 pfc_pause_quanta_in_nanosec;
2782 u8 __reserved0;
2783 u8 priority_non_pausable_mask;
2784#elif defined(__LITTLE_ENDIAN)
2785 u8 priority_non_pausable_mask;
2786 u8 __reserved0;
2787 u16 pfc_pause_quanta_in_nanosec;
2788#endif
2789};
2790
2791/*
2792 * Priority and cos
2793 */
2794struct priority_cos {
2795#if defined(__BIG_ENDIAN)
2796 u16 reserved1;
2797 u8 cos;
2798 u8 priority;
2799#elif defined(__LITTLE_ENDIAN)
2800 u8 priority;
2801 u8 cos;
2802 u16 reserved1;
2803#endif
2804 u32 reserved2;
2805};
2806
2807/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002808 * Per-port congestion management variables
2809 */
2810struct cmng_struct_per_port {
2811 struct rate_shaping_vars_per_port rs_vars;
2812 struct fairness_vars_per_port fair_vars;
2813 struct safc_struct_per_port safc_vars;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002814 struct pfc_struct_per_port pfc_vars;
2815#if defined(__BIG_ENDIAN)
2816 u16 __reserved1;
2817 u8 dcb_enabled;
2818 u8 llfc_mode;
2819#elif defined(__LITTLE_ENDIAN)
2820 u8 llfc_mode;
2821 u8 dcb_enabled;
2822 u16 __reserved1;
2823#endif
2824 struct priority_cos
2825 traffic_type_to_priority_cos[MAX_PFC_TRAFFIC_TYPES];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002826 struct cmng_flags_per_port flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002827};
2828
2829
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002830
2831/*
2832 * Dynamic HC counters set by the driver
2833 */
2834struct hc_dynamic_drv_counter {
2835 u32 val[HC_SB_MAX_DYNAMIC_INDICES];
2836};
2837
2838/*
2839 * zone A per-queue data
2840 */
2841struct cstorm_queue_zone_data {
2842 struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
2843 struct regpair reserved[2];
2844};
2845
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002846/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002847 * Dynamic host coalescing init parameters
2848 */
2849struct dynamic_hc_config {
2850 u32 threshold[3];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002851 u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
2852 u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
2853 u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
2854 u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
2855 u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
Eilon Greensteinca003922009-08-12 22:53:28 -07002856};
2857
2858
2859/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002860 * Protocol-common statistics collected by the Xstorm (per client)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002861 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002862struct xstorm_per_client_stats {
Eilon Greensteinca003922009-08-12 22:53:28 -07002863 __le32 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002864 __le32 unicast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002865 struct regpair unicast_bytes_sent;
2866 struct regpair multicast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002867 __le32 multicast_pkts_sent;
2868 __le32 broadcast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002869 struct regpair broadcast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002870 __le16 stats_counter;
Eilon Greensteinca003922009-08-12 22:53:28 -07002871 __le16 reserved1;
2872 __le32 reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002873};
2874
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002875/*
2876 * Common statistics collected by the Xstorm (per port)
2877 */
2878struct xstorm_common_stats {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002879 struct xstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002880};
2881
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002882/*
2883 * Protocol-common statistics collected by the Tstorm (per port)
2884 */
2885struct tstorm_per_port_stats {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002886 __le32 mac_filter_discard;
2887 __le32 xxoverflow_discard;
2888 __le32 brb_truncate_discard;
2889 __le32 mac_discard;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002890};
2891
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002892/*
2893 * Protocol-common statistics collected by the Tstorm (per client)
2894 */
2895struct tstorm_per_client_stats {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002896 struct regpair rcv_unicast_bytes;
2897 struct regpair rcv_broadcast_bytes;
2898 struct regpair rcv_multicast_bytes;
2899 struct regpair rcv_error_bytes;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002900 __le32 checksum_discard;
2901 __le32 packets_too_big_discard;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002902 __le32 rcv_unicast_pkts;
2903 __le32 rcv_broadcast_pkts;
2904 __le32 rcv_multicast_pkts;
2905 __le32 no_buff_discard;
2906 __le32 ttl0_discard;
2907 __le16 stats_counter;
2908 __le16 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002909};
2910
2911/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002912 * Protocol-common statistics collected by the Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002913 */
2914struct tstorm_common_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002915 struct tstorm_per_port_stats port_statistics;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002916 struct tstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002917};
2918
2919/*
Eilon Greensteinde832a52009-02-12 08:36:33 +00002920 * Protocol-common statistics collected by the Ustorm (per client)
2921 */
2922struct ustorm_per_client_stats {
2923 struct regpair ucast_no_buff_bytes;
2924 struct regpair mcast_no_buff_bytes;
2925 struct regpair bcast_no_buff_bytes;
2926 __le32 ucast_no_buff_pkts;
2927 __le32 mcast_no_buff_pkts;
2928 __le32 bcast_no_buff_pkts;
2929 __le16 stats_counter;
2930 __le16 reserved0;
2931};
2932
2933/*
2934 * Protocol-common statistics collected by the Ustorm
2935 */
2936struct ustorm_common_stats {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002937 struct ustorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Eilon Greensteinde832a52009-02-12 08:36:33 +00002938};
2939
2940/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002941 * Eth statistics query structure for the eth_stats_query ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002942 */
2943struct eth_stats_query {
2944 struct xstorm_common_stats xstorm_common;
2945 struct tstorm_common_stats tstorm_common;
Eilon Greensteinde832a52009-02-12 08:36:33 +00002946 struct ustorm_common_stats ustorm_common;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002947};
2948
2949
2950/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002951 * set mac event data
2952 */
2953struct set_mac_event_data {
2954 u16 echo;
2955 u16 reserved0;
2956 u32 reserved1;
2957 u32 reserved2;
2958};
2959
2960/*
2961 * union for all event ring message types
2962 */
2963union event_data {
2964 struct set_mac_event_data set_mac_event;
2965 struct cfc_del_event_data cfc_del_event;
2966};
2967
2968
2969/*
2970 * per PF event ring data
2971 */
2972struct event_ring_data {
2973 struct regpair base_addr;
2974#if defined(__BIG_ENDIAN)
2975 u8 index_id;
2976 u8 sb_id;
2977 u16 producer;
2978#elif defined(__LITTLE_ENDIAN)
2979 u16 producer;
2980 u8 sb_id;
2981 u8 index_id;
2982#endif
2983 u32 reserved0;
2984};
2985
2986
2987/*
2988 * event ring message element (each element is 128 bits)
2989 */
2990struct event_ring_msg {
2991 u8 opcode;
2992 u8 reserved0;
2993 u16 reserved1;
2994 union event_data data;
2995};
2996
2997/*
2998 * event ring next page element (128 bits)
2999 */
3000struct event_ring_next {
3001 struct regpair addr;
3002 u32 reserved[2];
3003};
3004
3005/*
3006 * union for event ring element types (each element is 128 bits)
3007 */
3008union event_ring_elem {
3009 struct event_ring_msg message;
3010 struct event_ring_next next_page;
3011};
3012
3013
3014/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003015 * per-vnic fairness variables
3016 */
3017struct fairness_vars_per_vn {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003018 u32 cos_credit_delta[MAX_COS_NUMBER];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003019 u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
3020 u32 vn_credit_delta;
3021 u32 __reserved0;
3022};
3023
3024
3025/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003026 * FW version stored in the Xstorm RAM
3027 */
3028struct fw_version {
3029#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003030 u8 engineering;
3031 u8 revision;
3032 u8 minor;
3033 u8 major;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003034#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003035 u8 major;
3036 u8 minor;
3037 u8 revision;
3038 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003039#endif
3040 u32 flags;
3041#define FW_VERSION_OPTIMIZED (0x1<<0)
3042#define FW_VERSION_OPTIMIZED_SHIFT 0
3043#define FW_VERSION_BIG_ENDIEN (0x1<<1)
3044#define FW_VERSION_BIG_ENDIEN_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003045#define FW_VERSION_CHIP_VERSION (0x3<<2)
3046#define FW_VERSION_CHIP_VERSION_SHIFT 2
3047#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
3048#define __FW_VERSION_RESERVED_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003049};
3050
3051
3052/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003053 * Dynamic Host-Coalescing - Driver(host) counters
3054 */
3055struct hc_dynamic_sb_drv_counters {
3056 u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
3057};
3058
3059
3060/*
3061 * 2 bytes. configuration/state parameters for a single protocol index
3062 */
3063struct hc_index_data {
3064#if defined(__BIG_ENDIAN)
3065 u8 flags;
3066#define HC_INDEX_DATA_SM_ID (0x1<<0)
3067#define HC_INDEX_DATA_SM_ID_SHIFT 0
3068#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
3069#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
3070#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
3071#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
3072#define HC_INDEX_DATA_RESERVE (0x1F<<3)
3073#define HC_INDEX_DATA_RESERVE_SHIFT 3
3074 u8 timeout;
3075#elif defined(__LITTLE_ENDIAN)
3076 u8 timeout;
3077 u8 flags;
3078#define HC_INDEX_DATA_SM_ID (0x1<<0)
3079#define HC_INDEX_DATA_SM_ID_SHIFT 0
3080#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
3081#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
3082#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
3083#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
3084#define HC_INDEX_DATA_RESERVE (0x1F<<3)
3085#define HC_INDEX_DATA_RESERVE_SHIFT 3
3086#endif
3087};
3088
3089
3090/*
3091 * HC state-machine
3092 */
3093struct hc_status_block_sm {
3094#if defined(__BIG_ENDIAN)
3095 u8 igu_seg_id;
3096 u8 igu_sb_id;
3097 u8 timer_value;
3098 u8 __flags;
3099#elif defined(__LITTLE_ENDIAN)
3100 u8 __flags;
3101 u8 timer_value;
3102 u8 igu_sb_id;
3103 u8 igu_seg_id;
3104#endif
3105 u32 time_to_expire;
3106};
3107
3108/*
3109 * hold PCI identification variables- used in various places in firmware
3110 */
3111struct pci_entity {
3112#if defined(__BIG_ENDIAN)
3113 u8 vf_valid;
3114 u8 vf_id;
3115 u8 vnic_id;
3116 u8 pf_id;
3117#elif defined(__LITTLE_ENDIAN)
3118 u8 pf_id;
3119 u8 vnic_id;
3120 u8 vf_id;
3121 u8 vf_valid;
3122#endif
3123};
3124
3125/*
3126 * The fast-path status block meta-data, common to all chips
3127 */
3128struct hc_sb_data {
3129 struct regpair host_sb_addr;
3130 struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
3131 struct pci_entity p_func;
3132#if defined(__BIG_ENDIAN)
3133 u8 rsrv0;
3134 u8 dhc_qzone_id;
3135 u8 __dynamic_hc_level;
3136 u8 same_igu_sb_1b;
3137#elif defined(__LITTLE_ENDIAN)
3138 u8 same_igu_sb_1b;
3139 u8 __dynamic_hc_level;
3140 u8 dhc_qzone_id;
3141 u8 rsrv0;
3142#endif
3143 struct regpair rsrv1[2];
3144};
3145
3146
3147/*
3148 * The fast-path status block meta-data
3149 */
3150struct hc_sp_status_block_data {
3151 struct regpair host_sb_addr;
3152#if defined(__BIG_ENDIAN)
3153 u16 rsrv;
3154 u8 igu_seg_id;
3155 u8 igu_sb_id;
3156#elif defined(__LITTLE_ENDIAN)
3157 u8 igu_sb_id;
3158 u8 igu_seg_id;
3159 u16 rsrv;
3160#endif
3161 struct pci_entity p_func;
3162};
3163
3164
3165/*
3166 * The fast-path status block meta-data
3167 */
3168struct hc_status_block_data_e1x {
3169 struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
3170 struct hc_sb_data common;
3171};
3172
3173
3174/*
3175 * The fast-path status block meta-data
3176 */
3177struct hc_status_block_data_e2 {
3178 struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
3179 struct hc_sb_data common;
3180};
3181
3182
3183/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003184 * FW version stored in first line of pram
3185 */
3186struct pram_fw_version {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003187 u8 major;
3188 u8 minor;
3189 u8 revision;
3190 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003191 u8 flags;
3192#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
3193#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
3194#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
3195#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
3196#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
3197#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003198#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
3199#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
3200#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
3201#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
3202};
3203
3204
3205/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003206 * Ethernet slow path element
3207 */
3208union protocol_common_specific_data {
3209 u8 protocol_data[8];
3210 struct regpair phy_address;
3211 struct regpair mac_config_addr;
3212 struct common_query_ramrod_data query_ramrod_data;
3213};
3214
3215/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003216 * The send queue element
3217 */
3218struct protocol_common_spe {
3219 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003220 union protocol_common_specific_data data;
Eilon Greensteinca003922009-08-12 22:53:28 -07003221};
3222
3223
3224/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003225 * a single rate shaping counter. can be used as protocol or vnic counter
3226 */
3227struct rate_shaping_counter {
3228 u32 quota;
3229#if defined(__BIG_ENDIAN)
3230 u16 __reserved0;
3231 u16 rate;
3232#elif defined(__LITTLE_ENDIAN)
3233 u16 rate;
3234 u16 __reserved0;
3235#endif
3236};
3237
3238
3239/*
3240 * per-vnic rate shaping variables
3241 */
3242struct rate_shaping_vars_per_vn {
3243 struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
3244 struct rate_shaping_counter vn_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003245};
3246
3247
3248/*
3249 * The send queue element
3250 */
3251struct slow_path_element {
3252 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003253 struct regpair protocol_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003254};
3255
3256
3257/*
3258 * eth/toe flags that indicate if to query
3259 */
3260struct stats_indication_flags {
3261 u32 collect_eth;
3262 u32 collect_toe;
3263};
3264
3265
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003266/*
3267 * per-port PFC variables
3268 */
3269struct storm_pfc_struct_per_port {
3270#if defined(__BIG_ENDIAN)
3271 u16 mid_mac_addr;
3272 u16 msb_mac_addr;
3273#elif defined(__LITTLE_ENDIAN)
3274 u16 msb_mac_addr;
3275 u16 mid_mac_addr;
3276#endif
3277#if defined(__BIG_ENDIAN)
3278 u16 pfc_pause_quanta_in_nanosec;
3279 u16 lsb_mac_addr;
3280#elif defined(__LITTLE_ENDIAN)
3281 u16 lsb_mac_addr;
3282 u16 pfc_pause_quanta_in_nanosec;
3283#endif
3284};
3285
3286/*
3287 * Per-port congestion management variables
3288 */
3289struct storm_cmng_struct_per_port {
3290 struct storm_pfc_struct_per_port pfc_vars;
3291};
3292
3293
3294/*
3295 * zone A per-queue data
3296 */
3297struct tstorm_queue_zone_data {
3298 struct regpair reserved[4];
3299};
3300
3301
3302/*
3303 * zone B per-VF data
3304 */
3305struct tstorm_vf_zone_data {
3306 struct regpair reserved;
3307};
3308
3309
3310/*
3311 * zone A per-queue data
3312 */
3313struct ustorm_queue_zone_data {
3314 struct ustorm_eth_rx_producers eth_rx_producers;
3315 struct regpair reserved[3];
3316};
3317
3318
3319/*
3320 * zone B per-VF data
3321 */
3322struct ustorm_vf_zone_data {
3323 struct regpair reserved;
3324};
3325
3326
3327/*
3328 * data per VF-PF channel
3329 */
3330struct vf_pf_channel_data {
3331#if defined(__BIG_ENDIAN)
3332 u16 reserved0;
3333 u8 valid;
3334 u8 state;
3335#elif defined(__LITTLE_ENDIAN)
3336 u8 state;
3337 u8 valid;
3338 u16 reserved0;
3339#endif
3340 u32 reserved1;
3341};
3342
3343
3344/*
3345 * zone A per-queue data
3346 */
3347struct xstorm_queue_zone_data {
3348 struct regpair reserved[4];
3349};
3350
3351
3352/*
3353 * zone B per-VF data
3354 */
3355struct xstorm_vf_zone_data {
3356 struct regpair reserved;
3357};
3358
3359#endif /* BNX2X_HSI_H */