blob: 2d4782ce9a9378b00e526d7cacd3b3ce43ce6602 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040031#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Feng Wu28b835d2015-09-18 22:29:54 +080038#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080039#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080040#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020041#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020042#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080043#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020044#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020045#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010046#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080047#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010048#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080049#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080050
Marcelo Tosatti229456f2009-06-17 09:22:14 -030051#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020052#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030053
Avi Kivity4ecac3f2008-05-13 13:23:38 +030054#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040055#define __ex_clear(x, reg) \
56 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057
Avi Kivity6aa8b732006-12-10 02:21:36 -080058MODULE_AUTHOR("Qumranet");
59MODULE_LICENSE("GPL");
60
Josh Triplette9bda3b2012-03-20 23:33:51 -070061static const struct x86_cpu_id vmx_cpu_id[] = {
62 X86_FEATURE_MATCH(X86_FEATURE_VMX),
63 {}
64};
65MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
66
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070077module_param_named(unrestricted_guest,
78 enable_unrestricted_guest, bool, S_IRUGO);
79
Xudong Hao83c3a332012-05-28 19:33:35 +080080static bool __read_mostly enable_ept_ad_bits = 1;
81module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
82
Avi Kivitya27685c2012-06-12 20:30:18 +030083static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020084module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030085
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080087module_param(vmm_exclusive, bool, S_IRUGO);
88
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Gleb Natapov50378782013-02-04 16:00:28 +0200110#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
111#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200112#define KVM_VM_CR0_ALWAYS_ON \
113 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200114#define KVM_CR4_GUEST_OWNED_BITS \
115 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700116 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200117
Avi Kivitycdc0e242009-12-06 17:21:14 +0200118#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
119#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
120
Avi Kivity78ac8b42010-04-08 18:19:35 +0300121#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
122
Jan Kiszkaf4124502014-03-07 20:03:13 +0100123#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
124
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800125/*
126 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
127 * ple_gap: upper bound on the amount of time between two successive
128 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500129 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800130 * ple_window: upper bound on the amount of time a guest is allowed to execute
131 * in a PAUSE loop. Tests indicate that most spinlocks are held for
132 * less than 2^12 cycles
133 * Time is measured based on a counter that runs at the same rate as the TSC,
134 * refer SDM volume 3b section 21.6.13 & 22.1.3.
135 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200136#define KVM_VMX_DEFAULT_PLE_GAP 128
137#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
138#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
139#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
140#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
141 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
142
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800143static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
144module_param(ple_gap, int, S_IRUGO);
145
146static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
147module_param(ple_window, int, S_IRUGO);
148
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200149/* Default doubles per-vcpu window every exit. */
150static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
151module_param(ple_window_grow, int, S_IRUGO);
152
153/* Default resets per-vcpu window every exit to ple_window. */
154static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
155module_param(ple_window_shrink, int, S_IRUGO);
156
157/* Default is to compute the maximum so we can never overflow. */
158static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
159static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
160module_param(ple_window_max, int, S_IRUGO);
161
Avi Kivity83287ea422012-09-16 15:10:57 +0300162extern const ulong vmx_return;
163
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200164#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300165#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300166
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400167struct vmcs {
168 u32 revision_id;
169 u32 abort;
170 char data[0];
171};
172
Nadav Har'Eld462b812011-05-24 15:26:10 +0300173/*
174 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
175 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
176 * loaded on this CPU (so we can clear them if the CPU goes down).
177 */
178struct loaded_vmcs {
179 struct vmcs *vmcs;
180 int cpu;
181 int launched;
182 struct list_head loaded_vmcss_on_cpu_link;
183};
184
Avi Kivity26bb0982009-09-07 11:14:12 +0300185struct shared_msr_entry {
186 unsigned index;
187 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200188 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300189};
190
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300191/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300192 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
193 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
194 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
195 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
196 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
197 * More than one of these structures may exist, if L1 runs multiple L2 guests.
198 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
199 * underlying hardware which will be used to run L2.
200 * This structure is packed to ensure that its layout is identical across
201 * machines (necessary for live migration).
202 * If there are changes in this struct, VMCS12_REVISION must be changed.
203 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300204typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300205struct __packed vmcs12 {
206 /* According to the Intel spec, a VMCS region must start with the
207 * following two fields. Then follow implementation-specific data.
208 */
209 u32 revision_id;
210 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300211
Nadav Har'El27d6c862011-05-25 23:06:59 +0300212 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
213 u32 padding[7]; /* room for future expansion */
214
Nadav Har'El22bd0352011-05-25 23:05:57 +0300215 u64 io_bitmap_a;
216 u64 io_bitmap_b;
217 u64 msr_bitmap;
218 u64 vm_exit_msr_store_addr;
219 u64 vm_exit_msr_load_addr;
220 u64 vm_entry_msr_load_addr;
221 u64 tsc_offset;
222 u64 virtual_apic_page_addr;
223 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800224 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800226 u64 eoi_exit_bitmap0;
227 u64 eoi_exit_bitmap1;
228 u64 eoi_exit_bitmap2;
229 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800230 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300231 u64 guest_physical_address;
232 u64 vmcs_link_pointer;
233 u64 guest_ia32_debugctl;
234 u64 guest_ia32_pat;
235 u64 guest_ia32_efer;
236 u64 guest_ia32_perf_global_ctrl;
237 u64 guest_pdptr0;
238 u64 guest_pdptr1;
239 u64 guest_pdptr2;
240 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100241 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300242 u64 host_ia32_pat;
243 u64 host_ia32_efer;
244 u64 host_ia32_perf_global_ctrl;
245 u64 padding64[8]; /* room for future expansion */
246 /*
247 * To allow migration of L1 (complete with its L2 guests) between
248 * machines of different natural widths (32 or 64 bit), we cannot have
249 * unsigned long fields with no explict size. We use u64 (aliased
250 * natural_width) instead. Luckily, x86 is little-endian.
251 */
252 natural_width cr0_guest_host_mask;
253 natural_width cr4_guest_host_mask;
254 natural_width cr0_read_shadow;
255 natural_width cr4_read_shadow;
256 natural_width cr3_target_value0;
257 natural_width cr3_target_value1;
258 natural_width cr3_target_value2;
259 natural_width cr3_target_value3;
260 natural_width exit_qualification;
261 natural_width guest_linear_address;
262 natural_width guest_cr0;
263 natural_width guest_cr3;
264 natural_width guest_cr4;
265 natural_width guest_es_base;
266 natural_width guest_cs_base;
267 natural_width guest_ss_base;
268 natural_width guest_ds_base;
269 natural_width guest_fs_base;
270 natural_width guest_gs_base;
271 natural_width guest_ldtr_base;
272 natural_width guest_tr_base;
273 natural_width guest_gdtr_base;
274 natural_width guest_idtr_base;
275 natural_width guest_dr7;
276 natural_width guest_rsp;
277 natural_width guest_rip;
278 natural_width guest_rflags;
279 natural_width guest_pending_dbg_exceptions;
280 natural_width guest_sysenter_esp;
281 natural_width guest_sysenter_eip;
282 natural_width host_cr0;
283 natural_width host_cr3;
284 natural_width host_cr4;
285 natural_width host_fs_base;
286 natural_width host_gs_base;
287 natural_width host_tr_base;
288 natural_width host_gdtr_base;
289 natural_width host_idtr_base;
290 natural_width host_ia32_sysenter_esp;
291 natural_width host_ia32_sysenter_eip;
292 natural_width host_rsp;
293 natural_width host_rip;
294 natural_width paddingl[8]; /* room for future expansion */
295 u32 pin_based_vm_exec_control;
296 u32 cpu_based_vm_exec_control;
297 u32 exception_bitmap;
298 u32 page_fault_error_code_mask;
299 u32 page_fault_error_code_match;
300 u32 cr3_target_count;
301 u32 vm_exit_controls;
302 u32 vm_exit_msr_store_count;
303 u32 vm_exit_msr_load_count;
304 u32 vm_entry_controls;
305 u32 vm_entry_msr_load_count;
306 u32 vm_entry_intr_info_field;
307 u32 vm_entry_exception_error_code;
308 u32 vm_entry_instruction_len;
309 u32 tpr_threshold;
310 u32 secondary_vm_exec_control;
311 u32 vm_instruction_error;
312 u32 vm_exit_reason;
313 u32 vm_exit_intr_info;
314 u32 vm_exit_intr_error_code;
315 u32 idt_vectoring_info_field;
316 u32 idt_vectoring_error_code;
317 u32 vm_exit_instruction_len;
318 u32 vmx_instruction_info;
319 u32 guest_es_limit;
320 u32 guest_cs_limit;
321 u32 guest_ss_limit;
322 u32 guest_ds_limit;
323 u32 guest_fs_limit;
324 u32 guest_gs_limit;
325 u32 guest_ldtr_limit;
326 u32 guest_tr_limit;
327 u32 guest_gdtr_limit;
328 u32 guest_idtr_limit;
329 u32 guest_es_ar_bytes;
330 u32 guest_cs_ar_bytes;
331 u32 guest_ss_ar_bytes;
332 u32 guest_ds_ar_bytes;
333 u32 guest_fs_ar_bytes;
334 u32 guest_gs_ar_bytes;
335 u32 guest_ldtr_ar_bytes;
336 u32 guest_tr_ar_bytes;
337 u32 guest_interruptibility_info;
338 u32 guest_activity_state;
339 u32 guest_sysenter_cs;
340 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100341 u32 vmx_preemption_timer_value;
342 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300343 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800344 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300345 u16 guest_es_selector;
346 u16 guest_cs_selector;
347 u16 guest_ss_selector;
348 u16 guest_ds_selector;
349 u16 guest_fs_selector;
350 u16 guest_gs_selector;
351 u16 guest_ldtr_selector;
352 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800353 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300354 u16 host_es_selector;
355 u16 host_cs_selector;
356 u16 host_ss_selector;
357 u16 host_ds_selector;
358 u16 host_fs_selector;
359 u16 host_gs_selector;
360 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300361};
362
363/*
364 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
365 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
366 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
367 */
368#define VMCS12_REVISION 0x11e57ed0
369
370/*
371 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
372 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
373 * current implementation, 4K are reserved to avoid future complications.
374 */
375#define VMCS12_SIZE 0x1000
376
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300377/* Used to remember the last vmcs02 used for some recently used vmcs12s */
378struct vmcs02_list {
379 struct list_head list;
380 gpa_t vmptr;
381 struct loaded_vmcs vmcs02;
382};
383
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300384/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300385 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
386 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
387 */
388struct nested_vmx {
389 /* Has the level1 guest done vmxon? */
390 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400391 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300392
393 /* The guest-physical address of the current VMCS L1 keeps for L2 */
394 gpa_t current_vmptr;
395 /* The host-usable pointer to the above */
396 struct page *current_vmcs12_page;
397 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300398 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300399 /*
400 * Indicates if the shadow vmcs must be updated with the
401 * data hold by vmcs12
402 */
403 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300404
405 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
406 struct list_head vmcs02_pool;
407 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300408 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300409 /* L2 must run next, and mustn't decide to exit to L1. */
410 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300411 /*
412 * Guest pages referred to in vmcs02 with host-physical pointers, so
413 * we must keep them pinned while L2 runs.
414 */
415 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800416 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800417 struct page *pi_desc_page;
418 struct pi_desc *pi_desc;
419 bool pi_pending;
420 u16 posted_intr_nv;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800421 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100422
423 struct hrtimer preemption_timer;
424 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200425
426 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
427 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800428
Wanpeng Li5c614b32015-10-13 09:18:36 -0700429 u16 vpid02;
430 u16 last_vpid;
431
Wincy Vanb9c237b2015-02-03 23:56:30 +0800432 u32 nested_vmx_procbased_ctls_low;
433 u32 nested_vmx_procbased_ctls_high;
434 u32 nested_vmx_true_procbased_ctls_low;
435 u32 nested_vmx_secondary_ctls_low;
436 u32 nested_vmx_secondary_ctls_high;
437 u32 nested_vmx_pinbased_ctls_low;
438 u32 nested_vmx_pinbased_ctls_high;
439 u32 nested_vmx_exit_ctls_low;
440 u32 nested_vmx_exit_ctls_high;
441 u32 nested_vmx_true_exit_ctls_low;
442 u32 nested_vmx_entry_ctls_low;
443 u32 nested_vmx_entry_ctls_high;
444 u32 nested_vmx_true_entry_ctls_low;
445 u32 nested_vmx_misc_low;
446 u32 nested_vmx_misc_high;
447 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700448 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300449};
450
Yang Zhang01e439b2013-04-11 19:25:12 +0800451#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800452#define POSTED_INTR_SN 1
453
Yang Zhang01e439b2013-04-11 19:25:12 +0800454/* Posted-Interrupt Descriptor */
455struct pi_desc {
456 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800457 union {
458 struct {
459 /* bit 256 - Outstanding Notification */
460 u16 on : 1,
461 /* bit 257 - Suppress Notification */
462 sn : 1,
463 /* bit 271:258 - Reserved */
464 rsvd_1 : 14;
465 /* bit 279:272 - Notification Vector */
466 u8 nv;
467 /* bit 287:280 - Reserved */
468 u8 rsvd_2;
469 /* bit 319:288 - Notification Destination */
470 u32 ndst;
471 };
472 u64 control;
473 };
474 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800475} __aligned(64);
476
Yang Zhanga20ed542013-04-11 19:25:15 +0800477static bool pi_test_and_set_on(struct pi_desc *pi_desc)
478{
479 return test_and_set_bit(POSTED_INTR_ON,
480 (unsigned long *)&pi_desc->control);
481}
482
483static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
484{
485 return test_and_clear_bit(POSTED_INTR_ON,
486 (unsigned long *)&pi_desc->control);
487}
488
489static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
490{
491 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
492}
493
Feng Wuebbfc762015-09-18 22:29:46 +0800494static inline void pi_clear_sn(struct pi_desc *pi_desc)
495{
496 return clear_bit(POSTED_INTR_SN,
497 (unsigned long *)&pi_desc->control);
498}
499
500static inline void pi_set_sn(struct pi_desc *pi_desc)
501{
502 return set_bit(POSTED_INTR_SN,
503 (unsigned long *)&pi_desc->control);
504}
505
506static inline int pi_test_on(struct pi_desc *pi_desc)
507{
508 return test_bit(POSTED_INTR_ON,
509 (unsigned long *)&pi_desc->control);
510}
511
512static inline int pi_test_sn(struct pi_desc *pi_desc)
513{
514 return test_bit(POSTED_INTR_SN,
515 (unsigned long *)&pi_desc->control);
516}
517
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400518struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000519 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300520 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300521 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200522 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300523 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200524 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200525 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300526 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400527 int nmsrs;
528 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800529 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400530#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300531 u64 msr_host_kernel_gs_base;
532 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400533#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200534 u32 vm_entry_controls_shadow;
535 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300536 /*
537 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
538 * non-nested (L1) guest, it always points to vmcs01. For a nested
539 * guest (L2), it points to a different VMCS.
540 */
541 struct loaded_vmcs vmcs01;
542 struct loaded_vmcs *loaded_vmcs;
543 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300544 struct msr_autoload {
545 unsigned nr;
546 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
547 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
548 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400549 struct {
550 int loaded;
551 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300552#ifdef CONFIG_X86_64
553 u16 ds_sel, es_sel;
554#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200555 int gs_ldt_reload_needed;
556 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000557 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700558 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400559 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200560 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300561 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300562 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300563 struct kvm_segment segs[8];
564 } rmode;
565 struct {
566 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300567 struct kvm_save_segment {
568 u16 selector;
569 unsigned long base;
570 u32 limit;
571 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300572 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300573 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800574 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300575 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200576
577 /* Support for vnmi-less CPUs */
578 int soft_vnmi_blocked;
579 ktime_t entry_time;
580 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800581 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800582
Yang Zhang01e439b2013-04-11 19:25:12 +0800583 /* Posted interrupt descriptor */
584 struct pi_desc pi_desc;
585
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300586 /* Support for a guest hypervisor (nested VMX) */
587 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200588
589 /* Dynamic PLE window. */
590 int ple_window;
591 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800592
593 /* Support for PML */
594#define PML_ENTITY_NUM 512
595 struct page *pml_pg;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400596};
597
Avi Kivity2fb92db2011-04-27 19:42:18 +0300598enum segment_cache_field {
599 SEG_FIELD_SEL = 0,
600 SEG_FIELD_BASE = 1,
601 SEG_FIELD_LIMIT = 2,
602 SEG_FIELD_AR = 3,
603
604 SEG_FIELD_NR = 4
605};
606
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400607static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
608{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000609 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400610}
611
Feng Wuefc64402015-09-18 22:29:51 +0800612static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
613{
614 return &(to_vmx(vcpu)->pi_desc);
615}
616
Nadav Har'El22bd0352011-05-25 23:05:57 +0300617#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
618#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
619#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
620 [number##_HIGH] = VMCS12_OFFSET(name)+4
621
Abel Gordon4607c2d2013-04-18 14:35:55 +0300622
Bandan Dasfe2b2012014-04-21 15:20:14 -0400623static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300624 /*
625 * We do NOT shadow fields that are modified when L0
626 * traps and emulates any vmx instruction (e.g. VMPTRLD,
627 * VMXON...) executed by L1.
628 * For example, VM_INSTRUCTION_ERROR is read
629 * by L1 if a vmx instruction fails (part of the error path).
630 * Note the code assumes this logic. If for some reason
631 * we start shadowing these fields then we need to
632 * force a shadow sync when L0 emulates vmx instructions
633 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
634 * by nested_vmx_failValid)
635 */
636 VM_EXIT_REASON,
637 VM_EXIT_INTR_INFO,
638 VM_EXIT_INSTRUCTION_LEN,
639 IDT_VECTORING_INFO_FIELD,
640 IDT_VECTORING_ERROR_CODE,
641 VM_EXIT_INTR_ERROR_CODE,
642 EXIT_QUALIFICATION,
643 GUEST_LINEAR_ADDRESS,
644 GUEST_PHYSICAL_ADDRESS
645};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400646static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300647 ARRAY_SIZE(shadow_read_only_fields);
648
Bandan Dasfe2b2012014-04-21 15:20:14 -0400649static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800650 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300651 GUEST_RIP,
652 GUEST_RSP,
653 GUEST_CR0,
654 GUEST_CR3,
655 GUEST_CR4,
656 GUEST_INTERRUPTIBILITY_INFO,
657 GUEST_RFLAGS,
658 GUEST_CS_SELECTOR,
659 GUEST_CS_AR_BYTES,
660 GUEST_CS_LIMIT,
661 GUEST_CS_BASE,
662 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100663 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300664 CR0_GUEST_HOST_MASK,
665 CR0_READ_SHADOW,
666 CR4_READ_SHADOW,
667 TSC_OFFSET,
668 EXCEPTION_BITMAP,
669 CPU_BASED_VM_EXEC_CONTROL,
670 VM_ENTRY_EXCEPTION_ERROR_CODE,
671 VM_ENTRY_INTR_INFO_FIELD,
672 VM_ENTRY_INSTRUCTION_LEN,
673 VM_ENTRY_EXCEPTION_ERROR_CODE,
674 HOST_FS_BASE,
675 HOST_GS_BASE,
676 HOST_FS_SELECTOR,
677 HOST_GS_SELECTOR
678};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400679static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300680 ARRAY_SIZE(shadow_read_write_fields);
681
Mathias Krause772e0312012-08-30 01:30:19 +0200682static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300683 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800684 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300685 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
686 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
687 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
688 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
689 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
690 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
691 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
692 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800693 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300694 FIELD(HOST_ES_SELECTOR, host_es_selector),
695 FIELD(HOST_CS_SELECTOR, host_cs_selector),
696 FIELD(HOST_SS_SELECTOR, host_ss_selector),
697 FIELD(HOST_DS_SELECTOR, host_ds_selector),
698 FIELD(HOST_FS_SELECTOR, host_fs_selector),
699 FIELD(HOST_GS_SELECTOR, host_gs_selector),
700 FIELD(HOST_TR_SELECTOR, host_tr_selector),
701 FIELD64(IO_BITMAP_A, io_bitmap_a),
702 FIELD64(IO_BITMAP_B, io_bitmap_b),
703 FIELD64(MSR_BITMAP, msr_bitmap),
704 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
705 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
706 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
707 FIELD64(TSC_OFFSET, tsc_offset),
708 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
709 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800710 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300711 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800712 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
713 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
714 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
715 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800716 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300717 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
718 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
719 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
720 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
721 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
722 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
723 FIELD64(GUEST_PDPTR0, guest_pdptr0),
724 FIELD64(GUEST_PDPTR1, guest_pdptr1),
725 FIELD64(GUEST_PDPTR2, guest_pdptr2),
726 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100727 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300728 FIELD64(HOST_IA32_PAT, host_ia32_pat),
729 FIELD64(HOST_IA32_EFER, host_ia32_efer),
730 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
731 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
732 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
733 FIELD(EXCEPTION_BITMAP, exception_bitmap),
734 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
735 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
736 FIELD(CR3_TARGET_COUNT, cr3_target_count),
737 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
738 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
739 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
740 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
741 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
742 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
743 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
744 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
745 FIELD(TPR_THRESHOLD, tpr_threshold),
746 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
747 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
748 FIELD(VM_EXIT_REASON, vm_exit_reason),
749 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
750 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
751 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
752 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
753 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
754 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
755 FIELD(GUEST_ES_LIMIT, guest_es_limit),
756 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
757 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
758 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
759 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
760 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
761 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
762 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
763 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
764 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
765 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
766 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
767 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
768 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
769 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
770 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
771 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
772 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
773 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
774 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
775 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
776 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100777 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300778 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
779 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
780 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
781 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
782 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
783 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
784 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
785 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
786 FIELD(EXIT_QUALIFICATION, exit_qualification),
787 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
788 FIELD(GUEST_CR0, guest_cr0),
789 FIELD(GUEST_CR3, guest_cr3),
790 FIELD(GUEST_CR4, guest_cr4),
791 FIELD(GUEST_ES_BASE, guest_es_base),
792 FIELD(GUEST_CS_BASE, guest_cs_base),
793 FIELD(GUEST_SS_BASE, guest_ss_base),
794 FIELD(GUEST_DS_BASE, guest_ds_base),
795 FIELD(GUEST_FS_BASE, guest_fs_base),
796 FIELD(GUEST_GS_BASE, guest_gs_base),
797 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
798 FIELD(GUEST_TR_BASE, guest_tr_base),
799 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
800 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
801 FIELD(GUEST_DR7, guest_dr7),
802 FIELD(GUEST_RSP, guest_rsp),
803 FIELD(GUEST_RIP, guest_rip),
804 FIELD(GUEST_RFLAGS, guest_rflags),
805 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
806 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
807 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
808 FIELD(HOST_CR0, host_cr0),
809 FIELD(HOST_CR3, host_cr3),
810 FIELD(HOST_CR4, host_cr4),
811 FIELD(HOST_FS_BASE, host_fs_base),
812 FIELD(HOST_GS_BASE, host_gs_base),
813 FIELD(HOST_TR_BASE, host_tr_base),
814 FIELD(HOST_GDTR_BASE, host_gdtr_base),
815 FIELD(HOST_IDTR_BASE, host_idtr_base),
816 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
817 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
818 FIELD(HOST_RSP, host_rsp),
819 FIELD(HOST_RIP, host_rip),
820};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300821
822static inline short vmcs_field_to_offset(unsigned long field)
823{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100824 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
825
826 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
827 vmcs_field_to_offset_table[field] == 0)
828 return -ENOENT;
829
Nadav Har'El22bd0352011-05-25 23:05:57 +0300830 return vmcs_field_to_offset_table[field];
831}
832
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300833static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
834{
835 return to_vmx(vcpu)->nested.current_vmcs12;
836}
837
838static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
839{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200840 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800841 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300842 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800843
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300844 return page;
845}
846
847static void nested_release_page(struct page *page)
848{
849 kvm_release_page_dirty(page);
850}
851
852static void nested_release_page_clean(struct page *page)
853{
854 kvm_release_page_clean(page);
855}
856
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300857static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800858static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800859static void kvm_cpu_vmxon(u64 addr);
860static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100861static bool vmx_mpx_supported(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800862static bool vmx_xsaves_supported(void);
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +0200863static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200864static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300865static void vmx_set_segment(struct kvm_vcpu *vcpu,
866 struct kvm_segment *var, int seg);
867static void vmx_get_segment(struct kvm_vcpu *vcpu,
868 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200869static bool guest_state_valid(struct kvm_vcpu *vcpu);
870static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800871static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300872static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300873static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800874static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300875
Avi Kivity6aa8b732006-12-10 02:21:36 -0800876static DEFINE_PER_CPU(struct vmcs *, vmxarea);
877static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300878/*
879 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
880 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
881 */
882static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300883static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800884
Feng Wubf9f6ac2015-09-18 22:29:55 +0800885/*
886 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
887 * can find which vCPU should be waken up.
888 */
889static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
890static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
891
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200892static unsigned long *vmx_io_bitmap_a;
893static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200894static unsigned long *vmx_msr_bitmap_legacy;
895static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800896static unsigned long *vmx_msr_bitmap_legacy_x2apic;
897static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800898static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300899static unsigned long *vmx_vmread_bitmap;
900static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300901
Avi Kivity110312c2010-12-21 12:54:20 +0200902static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200903static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200904
Sheng Yang2384d2b2008-01-17 15:14:33 +0800905static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
906static DEFINE_SPINLOCK(vmx_vpid_lock);
907
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300908static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800909 int size;
910 int order;
911 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300912 u32 pin_based_exec_ctrl;
913 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800914 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300915 u32 vmexit_ctrl;
916 u32 vmentry_ctrl;
917} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800918
Hannes Ederefff9e52008-11-28 17:02:06 +0100919static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800920 u32 ept;
921 u32 vpid;
922} vmx_capability;
923
Avi Kivity6aa8b732006-12-10 02:21:36 -0800924#define VMX_SEGMENT_FIELD(seg) \
925 [VCPU_SREG_##seg] = { \
926 .selector = GUEST_##seg##_SELECTOR, \
927 .base = GUEST_##seg##_BASE, \
928 .limit = GUEST_##seg##_LIMIT, \
929 .ar_bytes = GUEST_##seg##_AR_BYTES, \
930 }
931
Mathias Krause772e0312012-08-30 01:30:19 +0200932static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800933 unsigned selector;
934 unsigned base;
935 unsigned limit;
936 unsigned ar_bytes;
937} kvm_vmx_segment_fields[] = {
938 VMX_SEGMENT_FIELD(CS),
939 VMX_SEGMENT_FIELD(DS),
940 VMX_SEGMENT_FIELD(ES),
941 VMX_SEGMENT_FIELD(FS),
942 VMX_SEGMENT_FIELD(GS),
943 VMX_SEGMENT_FIELD(SS),
944 VMX_SEGMENT_FIELD(TR),
945 VMX_SEGMENT_FIELD(LDTR),
946};
947
Avi Kivity26bb0982009-09-07 11:14:12 +0300948static u64 host_efer;
949
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300950static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
951
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300952/*
Brian Gerst8c065852010-07-17 09:03:26 -0400953 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300954 * away by decrementing the array size.
955 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800956static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800957#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300958 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800959#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400960 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800961};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800962
Gui Jianfeng31299942010-03-15 17:29:09 +0800963static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964{
965 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
966 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100967 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800968}
969
Gui Jianfeng31299942010-03-15 17:29:09 +0800970static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300971{
972 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
973 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100974 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300975}
976
Gui Jianfeng31299942010-03-15 17:29:09 +0800977static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500978{
979 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
980 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100981 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500982}
983
Gui Jianfeng31299942010-03-15 17:29:09 +0800984static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800985{
986 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
987 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
988}
989
Gui Jianfeng31299942010-03-15 17:29:09 +0800990static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800991{
992 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
993 INTR_INFO_VALID_MASK)) ==
994 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
995}
996
Gui Jianfeng31299942010-03-15 17:29:09 +0800997static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800998{
Sheng Yang04547152009-04-01 15:52:31 +0800999 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001000}
1001
Gui Jianfeng31299942010-03-15 17:29:09 +08001002static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001003{
Sheng Yang04547152009-04-01 15:52:31 +08001004 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001005}
1006
Paolo Bonzini35754c92015-07-29 12:05:37 +02001007static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001008{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001009 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001010}
1011
Gui Jianfeng31299942010-03-15 17:29:09 +08001012static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001013{
Sheng Yang04547152009-04-01 15:52:31 +08001014 return vmcs_config.cpu_based_exec_ctrl &
1015 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001016}
1017
Avi Kivity774ead32007-12-26 13:57:04 +02001018static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001019{
Sheng Yang04547152009-04-01 15:52:31 +08001020 return vmcs_config.cpu_based_2nd_exec_ctrl &
1021 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1022}
1023
Yang Zhang8d146952013-01-25 10:18:50 +08001024static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1025{
1026 return vmcs_config.cpu_based_2nd_exec_ctrl &
1027 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1028}
1029
Yang Zhang83d4c282013-01-25 10:18:49 +08001030static inline bool cpu_has_vmx_apic_register_virt(void)
1031{
1032 return vmcs_config.cpu_based_2nd_exec_ctrl &
1033 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1034}
1035
Yang Zhangc7c9c562013-01-25 10:18:51 +08001036static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1037{
1038 return vmcs_config.cpu_based_2nd_exec_ctrl &
1039 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1040}
1041
Yang Zhang01e439b2013-04-11 19:25:12 +08001042static inline bool cpu_has_vmx_posted_intr(void)
1043{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001044 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1045 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001046}
1047
1048static inline bool cpu_has_vmx_apicv(void)
1049{
1050 return cpu_has_vmx_apic_register_virt() &&
1051 cpu_has_vmx_virtual_intr_delivery() &&
1052 cpu_has_vmx_posted_intr();
1053}
1054
Sheng Yang04547152009-04-01 15:52:31 +08001055static inline bool cpu_has_vmx_flexpriority(void)
1056{
1057 return cpu_has_vmx_tpr_shadow() &&
1058 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001059}
1060
Marcelo Tosattie7997942009-06-11 12:07:40 -03001061static inline bool cpu_has_vmx_ept_execute_only(void)
1062{
Gui Jianfeng31299942010-03-15 17:29:09 +08001063 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001064}
1065
Marcelo Tosattie7997942009-06-11 12:07:40 -03001066static inline bool cpu_has_vmx_ept_2m_page(void)
1067{
Gui Jianfeng31299942010-03-15 17:29:09 +08001068 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001069}
1070
Sheng Yang878403b2010-01-05 19:02:29 +08001071static inline bool cpu_has_vmx_ept_1g_page(void)
1072{
Gui Jianfeng31299942010-03-15 17:29:09 +08001073 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001074}
1075
Sheng Yang4bc9b982010-06-02 14:05:24 +08001076static inline bool cpu_has_vmx_ept_4levels(void)
1077{
1078 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1079}
1080
Xudong Hao83c3a332012-05-28 19:33:35 +08001081static inline bool cpu_has_vmx_ept_ad_bits(void)
1082{
1083 return vmx_capability.ept & VMX_EPT_AD_BIT;
1084}
1085
Gui Jianfeng31299942010-03-15 17:29:09 +08001086static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001087{
Gui Jianfeng31299942010-03-15 17:29:09 +08001088 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001089}
1090
Gui Jianfeng31299942010-03-15 17:29:09 +08001091static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001092{
Gui Jianfeng31299942010-03-15 17:29:09 +08001093 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001094}
1095
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001096static inline bool cpu_has_vmx_invvpid_single(void)
1097{
1098 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1099}
1100
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001101static inline bool cpu_has_vmx_invvpid_global(void)
1102{
1103 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1104}
1105
Gui Jianfeng31299942010-03-15 17:29:09 +08001106static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001107{
Sheng Yang04547152009-04-01 15:52:31 +08001108 return vmcs_config.cpu_based_2nd_exec_ctrl &
1109 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001110}
1111
Gui Jianfeng31299942010-03-15 17:29:09 +08001112static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001113{
1114 return vmcs_config.cpu_based_2nd_exec_ctrl &
1115 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1116}
1117
Gui Jianfeng31299942010-03-15 17:29:09 +08001118static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001119{
1120 return vmcs_config.cpu_based_2nd_exec_ctrl &
1121 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1122}
1123
Paolo Bonzini35754c92015-07-29 12:05:37 +02001124static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001125{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001126 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001127}
1128
Gui Jianfeng31299942010-03-15 17:29:09 +08001129static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001130{
Sheng Yang04547152009-04-01 15:52:31 +08001131 return vmcs_config.cpu_based_2nd_exec_ctrl &
1132 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001133}
1134
Gui Jianfeng31299942010-03-15 17:29:09 +08001135static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001136{
1137 return vmcs_config.cpu_based_2nd_exec_ctrl &
1138 SECONDARY_EXEC_RDTSCP;
1139}
1140
Mao, Junjiead756a12012-07-02 01:18:48 +00001141static inline bool cpu_has_vmx_invpcid(void)
1142{
1143 return vmcs_config.cpu_based_2nd_exec_ctrl &
1144 SECONDARY_EXEC_ENABLE_INVPCID;
1145}
1146
Gui Jianfeng31299942010-03-15 17:29:09 +08001147static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001148{
1149 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1150}
1151
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001152static inline bool cpu_has_vmx_wbinvd_exit(void)
1153{
1154 return vmcs_config.cpu_based_2nd_exec_ctrl &
1155 SECONDARY_EXEC_WBINVD_EXITING;
1156}
1157
Abel Gordonabc4fc52013-04-18 14:35:25 +03001158static inline bool cpu_has_vmx_shadow_vmcs(void)
1159{
1160 u64 vmx_msr;
1161 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1162 /* check if the cpu supports writing r/o exit information fields */
1163 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1164 return false;
1165
1166 return vmcs_config.cpu_based_2nd_exec_ctrl &
1167 SECONDARY_EXEC_SHADOW_VMCS;
1168}
1169
Kai Huang843e4332015-01-28 10:54:28 +08001170static inline bool cpu_has_vmx_pml(void)
1171{
1172 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1173}
1174
Sheng Yang04547152009-04-01 15:52:31 +08001175static inline bool report_flexpriority(void)
1176{
1177 return flexpriority_enabled;
1178}
1179
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001180static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1181{
1182 return vmcs12->cpu_based_vm_exec_control & bit;
1183}
1184
1185static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1186{
1187 return (vmcs12->cpu_based_vm_exec_control &
1188 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1189 (vmcs12->secondary_vm_exec_control & bit);
1190}
1191
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001192static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001193{
1194 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1195}
1196
Jan Kiszkaf4124502014-03-07 20:03:13 +01001197static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1198{
1199 return vmcs12->pin_based_vm_exec_control &
1200 PIN_BASED_VMX_PREEMPTION_TIMER;
1201}
1202
Nadav Har'El155a97a2013-08-05 11:07:16 +03001203static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1204{
1205 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1206}
1207
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001208static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1209{
1210 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1211 vmx_xsaves_supported();
1212}
1213
Wincy Vanf2b93282015-02-03 23:56:03 +08001214static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1215{
1216 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1217}
1218
Wanpeng Li5c614b32015-10-13 09:18:36 -07001219static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1220{
1221 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1222}
1223
Wincy Van82f0dd42015-02-03 23:57:18 +08001224static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1225{
1226 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1227}
1228
Wincy Van608406e2015-02-03 23:57:51 +08001229static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1230{
1231 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1232}
1233
Wincy Van705699a2015-02-03 23:58:17 +08001234static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1235{
1236 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1237}
1238
Nadav Har'El644d7112011-05-25 23:12:35 +03001239static inline bool is_exception(u32 intr_info)
1240{
1241 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1242 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1243}
1244
Jan Kiszka533558b2014-01-04 18:47:20 +01001245static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1246 u32 exit_intr_info,
1247 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001248static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1249 struct vmcs12 *vmcs12,
1250 u32 reason, unsigned long qualification);
1251
Rusty Russell8b9cf982007-07-30 16:31:43 +10001252static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001253{
1254 int i;
1255
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001256 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001257 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001258 return i;
1259 return -1;
1260}
1261
Sheng Yang2384d2b2008-01-17 15:14:33 +08001262static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1263{
1264 struct {
1265 u64 vpid : 16;
1266 u64 rsvd : 48;
1267 u64 gva;
1268 } operand = { vpid, 0, gva };
1269
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001270 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001271 /* CF==1 or ZF==1 --> rc = -1 */
1272 "; ja 1f ; ud2 ; 1:"
1273 : : "a"(&operand), "c"(ext) : "cc", "memory");
1274}
1275
Sheng Yang14394422008-04-28 12:24:45 +08001276static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1277{
1278 struct {
1279 u64 eptp, gpa;
1280 } operand = {eptp, gpa};
1281
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001282 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001283 /* CF==1 or ZF==1 --> rc = -1 */
1284 "; ja 1f ; ud2 ; 1:\n"
1285 : : "a" (&operand), "c" (ext) : "cc", "memory");
1286}
1287
Avi Kivity26bb0982009-09-07 11:14:12 +03001288static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001289{
1290 int i;
1291
Rusty Russell8b9cf982007-07-30 16:31:43 +10001292 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001293 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001294 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001295 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001296}
1297
Avi Kivity6aa8b732006-12-10 02:21:36 -08001298static void vmcs_clear(struct vmcs *vmcs)
1299{
1300 u64 phys_addr = __pa(vmcs);
1301 u8 error;
1302
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001303 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001304 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001305 : "cc", "memory");
1306 if (error)
1307 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1308 vmcs, phys_addr);
1309}
1310
Nadav Har'Eld462b812011-05-24 15:26:10 +03001311static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1312{
1313 vmcs_clear(loaded_vmcs->vmcs);
1314 loaded_vmcs->cpu = -1;
1315 loaded_vmcs->launched = 0;
1316}
1317
Dongxiao Xu7725b892010-05-11 18:29:38 +08001318static void vmcs_load(struct vmcs *vmcs)
1319{
1320 u64 phys_addr = __pa(vmcs);
1321 u8 error;
1322
1323 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001324 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001325 : "cc", "memory");
1326 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001327 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001328 vmcs, phys_addr);
1329}
1330
Dave Young2965faa2015-09-09 15:38:55 -07001331#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001332/*
1333 * This bitmap is used to indicate whether the vmclear
1334 * operation is enabled on all cpus. All disabled by
1335 * default.
1336 */
1337static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1338
1339static inline void crash_enable_local_vmclear(int cpu)
1340{
1341 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1342}
1343
1344static inline void crash_disable_local_vmclear(int cpu)
1345{
1346 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1347}
1348
1349static inline int crash_local_vmclear_enabled(int cpu)
1350{
1351 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1352}
1353
1354static void crash_vmclear_local_loaded_vmcss(void)
1355{
1356 int cpu = raw_smp_processor_id();
1357 struct loaded_vmcs *v;
1358
1359 if (!crash_local_vmclear_enabled(cpu))
1360 return;
1361
1362 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1363 loaded_vmcss_on_cpu_link)
1364 vmcs_clear(v->vmcs);
1365}
1366#else
1367static inline void crash_enable_local_vmclear(int cpu) { }
1368static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001369#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001370
Nadav Har'Eld462b812011-05-24 15:26:10 +03001371static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001372{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001373 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001374 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001375
Nadav Har'Eld462b812011-05-24 15:26:10 +03001376 if (loaded_vmcs->cpu != cpu)
1377 return; /* vcpu migration can race with cpu offline */
1378 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001379 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001380 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001381 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001382
1383 /*
1384 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1385 * is before setting loaded_vmcs->vcpu to -1 which is done in
1386 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1387 * then adds the vmcs into percpu list before it is deleted.
1388 */
1389 smp_wmb();
1390
Nadav Har'Eld462b812011-05-24 15:26:10 +03001391 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001392 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001393}
1394
Nadav Har'Eld462b812011-05-24 15:26:10 +03001395static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001396{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001397 int cpu = loaded_vmcs->cpu;
1398
1399 if (cpu != -1)
1400 smp_call_function_single(cpu,
1401 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001402}
1403
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001404static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001405{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001406 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001407 return;
1408
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001409 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001410 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001411}
1412
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001413static inline void vpid_sync_vcpu_global(void)
1414{
1415 if (cpu_has_vmx_invvpid_global())
1416 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1417}
1418
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001419static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001420{
1421 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001422 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001423 else
1424 vpid_sync_vcpu_global();
1425}
1426
Sheng Yang14394422008-04-28 12:24:45 +08001427static inline void ept_sync_global(void)
1428{
1429 if (cpu_has_vmx_invept_global())
1430 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1431}
1432
1433static inline void ept_sync_context(u64 eptp)
1434{
Avi Kivity089d0342009-03-23 18:26:32 +02001435 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001436 if (cpu_has_vmx_invept_context())
1437 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1438 else
1439 ept_sync_global();
1440 }
1441}
1442
Avi Kivity96304212011-05-15 10:13:13 -04001443static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001444{
Avi Kivity5e520e62011-05-15 10:13:12 -04001445 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001446
Avi Kivity5e520e62011-05-15 10:13:12 -04001447 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1448 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001449 return value;
1450}
1451
Avi Kivity96304212011-05-15 10:13:13 -04001452static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001453{
1454 return vmcs_readl(field);
1455}
1456
Avi Kivity96304212011-05-15 10:13:13 -04001457static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001458{
1459 return vmcs_readl(field);
1460}
1461
Avi Kivity96304212011-05-15 10:13:13 -04001462static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001463{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001464#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001465 return vmcs_readl(field);
1466#else
1467 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1468#endif
1469}
1470
Avi Kivitye52de1b2007-01-05 16:36:56 -08001471static noinline void vmwrite_error(unsigned long field, unsigned long value)
1472{
1473 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1474 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1475 dump_stack();
1476}
1477
Avi Kivity6aa8b732006-12-10 02:21:36 -08001478static void vmcs_writel(unsigned long field, unsigned long value)
1479{
1480 u8 error;
1481
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001482 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001483 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001484 if (unlikely(error))
1485 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001486}
1487
1488static void vmcs_write16(unsigned long field, u16 value)
1489{
1490 vmcs_writel(field, value);
1491}
1492
1493static void vmcs_write32(unsigned long field, u32 value)
1494{
1495 vmcs_writel(field, value);
1496}
1497
1498static void vmcs_write64(unsigned long field, u64 value)
1499{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001500 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001501#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001502 asm volatile ("");
1503 vmcs_writel(field+1, value >> 32);
1504#endif
1505}
1506
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001507static void vmcs_clear_bits(unsigned long field, u32 mask)
1508{
1509 vmcs_writel(field, vmcs_readl(field) & ~mask);
1510}
1511
1512static void vmcs_set_bits(unsigned long field, u32 mask)
1513{
1514 vmcs_writel(field, vmcs_readl(field) | mask);
1515}
1516
Gleb Natapov2961e8762013-11-25 15:37:13 +02001517static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1518{
1519 vmcs_write32(VM_ENTRY_CONTROLS, val);
1520 vmx->vm_entry_controls_shadow = val;
1521}
1522
1523static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1524{
1525 if (vmx->vm_entry_controls_shadow != val)
1526 vm_entry_controls_init(vmx, val);
1527}
1528
1529static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1530{
1531 return vmx->vm_entry_controls_shadow;
1532}
1533
1534
1535static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1536{
1537 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1538}
1539
1540static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1541{
1542 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1543}
1544
1545static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1546{
1547 vmcs_write32(VM_EXIT_CONTROLS, val);
1548 vmx->vm_exit_controls_shadow = val;
1549}
1550
1551static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1552{
1553 if (vmx->vm_exit_controls_shadow != val)
1554 vm_exit_controls_init(vmx, val);
1555}
1556
1557static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1558{
1559 return vmx->vm_exit_controls_shadow;
1560}
1561
1562
1563static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1564{
1565 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1566}
1567
1568static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1569{
1570 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1571}
1572
Avi Kivity2fb92db2011-04-27 19:42:18 +03001573static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1574{
1575 vmx->segment_cache.bitmask = 0;
1576}
1577
1578static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1579 unsigned field)
1580{
1581 bool ret;
1582 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1583
1584 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1585 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1586 vmx->segment_cache.bitmask = 0;
1587 }
1588 ret = vmx->segment_cache.bitmask & mask;
1589 vmx->segment_cache.bitmask |= mask;
1590 return ret;
1591}
1592
1593static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1594{
1595 u16 *p = &vmx->segment_cache.seg[seg].selector;
1596
1597 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1598 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1599 return *p;
1600}
1601
1602static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1603{
1604 ulong *p = &vmx->segment_cache.seg[seg].base;
1605
1606 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1607 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1608 return *p;
1609}
1610
1611static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1612{
1613 u32 *p = &vmx->segment_cache.seg[seg].limit;
1614
1615 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1616 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1617 return *p;
1618}
1619
1620static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1621{
1622 u32 *p = &vmx->segment_cache.seg[seg].ar;
1623
1624 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1625 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1626 return *p;
1627}
1628
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001629static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1630{
1631 u32 eb;
1632
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001633 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1634 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1635 if ((vcpu->guest_debug &
1636 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1637 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1638 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001639 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001640 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001641 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001642 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001643 if (vcpu->fpu_active)
1644 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001645
1646 /* When we are running a nested L2 guest and L1 specified for it a
1647 * certain exception bitmap, we must trap the same exceptions and pass
1648 * them to L1. When running L2, we will only handle the exceptions
1649 * specified above if L1 did not want them.
1650 */
1651 if (is_guest_mode(vcpu))
1652 eb |= get_vmcs12(vcpu)->exception_bitmap;
1653
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001654 vmcs_write32(EXCEPTION_BITMAP, eb);
1655}
1656
Gleb Natapov2961e8762013-11-25 15:37:13 +02001657static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1658 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001659{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001660 vm_entry_controls_clearbit(vmx, entry);
1661 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001662}
1663
Avi Kivity61d2ef22010-04-28 16:40:38 +03001664static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1665{
1666 unsigned i;
1667 struct msr_autoload *m = &vmx->msr_autoload;
1668
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001669 switch (msr) {
1670 case MSR_EFER:
1671 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001672 clear_atomic_switch_msr_special(vmx,
1673 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001674 VM_EXIT_LOAD_IA32_EFER);
1675 return;
1676 }
1677 break;
1678 case MSR_CORE_PERF_GLOBAL_CTRL:
1679 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001680 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001681 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1682 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1683 return;
1684 }
1685 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001686 }
1687
Avi Kivity61d2ef22010-04-28 16:40:38 +03001688 for (i = 0; i < m->nr; ++i)
1689 if (m->guest[i].index == msr)
1690 break;
1691
1692 if (i == m->nr)
1693 return;
1694 --m->nr;
1695 m->guest[i] = m->guest[m->nr];
1696 m->host[i] = m->host[m->nr];
1697 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1698 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1699}
1700
Gleb Natapov2961e8762013-11-25 15:37:13 +02001701static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1702 unsigned long entry, unsigned long exit,
1703 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1704 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001705{
1706 vmcs_write64(guest_val_vmcs, guest_val);
1707 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001708 vm_entry_controls_setbit(vmx, entry);
1709 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001710}
1711
Avi Kivity61d2ef22010-04-28 16:40:38 +03001712static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1713 u64 guest_val, u64 host_val)
1714{
1715 unsigned i;
1716 struct msr_autoload *m = &vmx->msr_autoload;
1717
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001718 switch (msr) {
1719 case MSR_EFER:
1720 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001721 add_atomic_switch_msr_special(vmx,
1722 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001723 VM_EXIT_LOAD_IA32_EFER,
1724 GUEST_IA32_EFER,
1725 HOST_IA32_EFER,
1726 guest_val, host_val);
1727 return;
1728 }
1729 break;
1730 case MSR_CORE_PERF_GLOBAL_CTRL:
1731 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001732 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001733 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1734 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1735 GUEST_IA32_PERF_GLOBAL_CTRL,
1736 HOST_IA32_PERF_GLOBAL_CTRL,
1737 guest_val, host_val);
1738 return;
1739 }
1740 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001741 }
1742
Avi Kivity61d2ef22010-04-28 16:40:38 +03001743 for (i = 0; i < m->nr; ++i)
1744 if (m->guest[i].index == msr)
1745 break;
1746
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001747 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001748 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001749 "Can't add msr %x\n", msr);
1750 return;
1751 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001752 ++m->nr;
1753 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1754 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1755 }
1756
1757 m->guest[i].index = msr;
1758 m->guest[i].value = guest_val;
1759 m->host[i].index = msr;
1760 m->host[i].value = host_val;
1761}
1762
Avi Kivity33ed6322007-05-02 16:54:03 +03001763static void reload_tss(void)
1764{
Avi Kivity33ed6322007-05-02 16:54:03 +03001765 /*
1766 * VT restores TR but not its size. Useless.
1767 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001768 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001769 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001770
Avi Kivityd3591922010-07-26 18:32:39 +03001771 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001772 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1773 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001774}
1775
Avi Kivity92c0d902009-10-29 11:00:16 +02001776static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001777{
Roel Kluin3a34a882009-08-04 02:08:45 -07001778 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001779 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001780
Avi Kivityf6801df2010-01-21 15:31:50 +02001781 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001782
Avi Kivity51c6cf62007-08-29 03:48:05 +03001783 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001784 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001785 * outside long mode
1786 */
1787 ignore_bits = EFER_NX | EFER_SCE;
1788#ifdef CONFIG_X86_64
1789 ignore_bits |= EFER_LMA | EFER_LME;
1790 /* SCE is meaningful only in long mode on Intel */
1791 if (guest_efer & EFER_LMA)
1792 ignore_bits &= ~(u64)EFER_SCE;
1793#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001794 guest_efer &= ~ignore_bits;
1795 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001796 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001797 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001798
1799 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001800
1801 /*
1802 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1803 * On CPUs that support "load IA32_EFER", always switch EFER
1804 * atomically, since it's faster than switching it manually.
1805 */
1806 if (cpu_has_load_ia32_efer ||
1807 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001808 guest_efer = vmx->vcpu.arch.efer;
1809 if (!(guest_efer & EFER_LMA))
1810 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001811 if (guest_efer != host_efer)
1812 add_atomic_switch_msr(vmx, MSR_EFER,
1813 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001814 return false;
1815 }
1816
Avi Kivity26bb0982009-09-07 11:14:12 +03001817 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001818}
1819
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001820static unsigned long segment_base(u16 selector)
1821{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001822 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001823 struct desc_struct *d;
1824 unsigned long table_base;
1825 unsigned long v;
1826
1827 if (!(selector & ~3))
1828 return 0;
1829
Avi Kivityd3591922010-07-26 18:32:39 +03001830 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001831
1832 if (selector & 4) { /* from ldt */
1833 u16 ldt_selector = kvm_read_ldt();
1834
1835 if (!(ldt_selector & ~3))
1836 return 0;
1837
1838 table_base = segment_base(ldt_selector);
1839 }
1840 d = (struct desc_struct *)(table_base + (selector & ~7));
1841 v = get_desc_base(d);
1842#ifdef CONFIG_X86_64
1843 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1844 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1845#endif
1846 return v;
1847}
1848
1849static inline unsigned long kvm_read_tr_base(void)
1850{
1851 u16 tr;
1852 asm("str %0" : "=g"(tr));
1853 return segment_base(tr);
1854}
1855
Avi Kivity04d2cc72007-09-10 18:10:54 +03001856static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001857{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001858 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001859 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001860
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001861 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001862 return;
1863
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001864 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001865 /*
1866 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1867 * allow segment selectors with cpl > 0 or ti == 1.
1868 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001869 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001870 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001871 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001872 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001873 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001874 vmx->host_state.fs_reload_needed = 0;
1875 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001876 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001877 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001878 }
Avi Kivity9581d442010-10-19 16:46:55 +02001879 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001880 if (!(vmx->host_state.gs_sel & 7))
1881 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001882 else {
1883 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001884 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001885 }
1886
1887#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001888 savesegment(ds, vmx->host_state.ds_sel);
1889 savesegment(es, vmx->host_state.es_sel);
1890#endif
1891
1892#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001893 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1894 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1895#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001896 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1897 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001898#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001899
1900#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001901 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1902 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001903 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001904#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001905 if (boot_cpu_has(X86_FEATURE_MPX))
1906 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001907 for (i = 0; i < vmx->save_nmsrs; ++i)
1908 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001909 vmx->guest_msrs[i].data,
1910 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001911}
1912
Avi Kivitya9b21b62008-06-24 11:48:49 +03001913static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001914{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001915 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001916 return;
1917
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001918 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001919 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001920#ifdef CONFIG_X86_64
1921 if (is_long_mode(&vmx->vcpu))
1922 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1923#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001924 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001925 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001926#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001927 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001928#else
1929 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001930#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001931 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001932 if (vmx->host_state.fs_reload_needed)
1933 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001934#ifdef CONFIG_X86_64
1935 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1936 loadsegment(ds, vmx->host_state.ds_sel);
1937 loadsegment(es, vmx->host_state.es_sel);
1938 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001939#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001940 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001941#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001942 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001943#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001944 if (vmx->host_state.msr_host_bndcfgs)
1945 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001946 /*
1947 * If the FPU is not active (through the host task or
1948 * the guest vcpu), then restore the cr0.TS bit.
1949 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02001950 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001951 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05001952 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001953}
1954
Avi Kivitya9b21b62008-06-24 11:48:49 +03001955static void vmx_load_host_state(struct vcpu_vmx *vmx)
1956{
1957 preempt_disable();
1958 __vmx_load_host_state(vmx);
1959 preempt_enable();
1960}
1961
Feng Wu28b835d2015-09-18 22:29:54 +08001962static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1963{
1964 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1965 struct pi_desc old, new;
1966 unsigned int dest;
1967
1968 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
1969 !irq_remapping_cap(IRQ_POSTING_CAP))
1970 return;
1971
1972 do {
1973 old.control = new.control = pi_desc->control;
1974
1975 /*
1976 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
1977 * are two possible cases:
1978 * 1. After running 'pre_block', context switch
1979 * happened. For this case, 'sn' was set in
1980 * vmx_vcpu_put(), so we need to clear it here.
1981 * 2. After running 'pre_block', we were blocked,
1982 * and woken up by some other guy. For this case,
1983 * we don't need to do anything, 'pi_post_block'
1984 * will do everything for us. However, we cannot
1985 * check whether it is case #1 or case #2 here
1986 * (maybe, not needed), so we also clear sn here,
1987 * I think it is not a big deal.
1988 */
1989 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
1990 if (vcpu->cpu != cpu) {
1991 dest = cpu_physical_id(cpu);
1992
1993 if (x2apic_enabled())
1994 new.ndst = dest;
1995 else
1996 new.ndst = (dest << 8) & 0xFF00;
1997 }
1998
1999 /* set 'NV' to 'notification vector' */
2000 new.nv = POSTED_INTR_VECTOR;
2001 }
2002
2003 /* Allow posting non-urgent interrupts */
2004 new.sn = 0;
2005 } while (cmpxchg(&pi_desc->control, old.control,
2006 new.control) != old.control);
2007}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002008/*
2009 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2010 * vcpu mutex is already taken.
2011 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002012static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002013{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002014 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002015 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002016
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002017 if (!vmm_exclusive)
2018 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002019 else if (vmx->loaded_vmcs->cpu != cpu)
2020 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002021
Nadav Har'Eld462b812011-05-24 15:26:10 +03002022 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2023 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2024 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002025 }
2026
Nadav Har'Eld462b812011-05-24 15:26:10 +03002027 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05002028 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002029 unsigned long sysenter_esp;
2030
Avi Kivitya8eeb042010-05-10 12:34:53 +03002031 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002032 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002033 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002034
2035 /*
2036 * Read loaded_vmcs->cpu should be before fetching
2037 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2038 * See the comments in __loaded_vmcs_clear().
2039 */
2040 smp_rmb();
2041
Nadav Har'Eld462b812011-05-24 15:26:10 +03002042 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2043 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002044 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002045 local_irq_enable();
2046
Avi Kivity6aa8b732006-12-10 02:21:36 -08002047 /*
2048 * Linux uses per-cpu TSS and GDT, so set these when switching
2049 * processors.
2050 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002051 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002052 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002053
2054 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2055 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03002056 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002057 }
Feng Wu28b835d2015-09-18 22:29:54 +08002058
2059 vmx_vcpu_pi_load(vcpu, cpu);
2060}
2061
2062static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2063{
2064 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2065
2066 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2067 !irq_remapping_cap(IRQ_POSTING_CAP))
2068 return;
2069
2070 /* Set SN when the vCPU is preempted */
2071 if (vcpu->preempted)
2072 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002073}
2074
2075static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2076{
Feng Wu28b835d2015-09-18 22:29:54 +08002077 vmx_vcpu_pi_put(vcpu);
2078
Avi Kivitya9b21b62008-06-24 11:48:49 +03002079 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002080 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002081 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2082 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002083 kvm_cpu_vmxoff();
2084 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002085}
2086
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002087static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2088{
Avi Kivity81231c62010-01-24 16:26:40 +02002089 ulong cr0;
2090
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002091 if (vcpu->fpu_active)
2092 return;
2093 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002094 cr0 = vmcs_readl(GUEST_CR0);
2095 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2096 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2097 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002098 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002099 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002100 if (is_guest_mode(vcpu))
2101 vcpu->arch.cr0_guest_owned_bits &=
2102 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002103 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002104}
2105
Avi Kivityedcafe32009-12-30 18:07:40 +02002106static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2107
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002108/*
2109 * Return the cr0 value that a nested guest would read. This is a combination
2110 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2111 * its hypervisor (cr0_read_shadow).
2112 */
2113static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2114{
2115 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2116 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2117}
2118static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2119{
2120 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2121 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2122}
2123
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002124static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2125{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002126 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2127 * set this *before* calling this function.
2128 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002129 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002130 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002131 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002132 vcpu->arch.cr0_guest_owned_bits = 0;
2133 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002134 if (is_guest_mode(vcpu)) {
2135 /*
2136 * L1's specified read shadow might not contain the TS bit,
2137 * so now that we turned on shadowing of this bit, we need to
2138 * set this bit of the shadow. Like in nested_vmx_run we need
2139 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2140 * up-to-date here because we just decached cr0.TS (and we'll
2141 * only update vmcs12->guest_cr0 on nested exit).
2142 */
2143 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2144 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2145 (vcpu->arch.cr0 & X86_CR0_TS);
2146 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2147 } else
2148 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002149}
2150
Avi Kivity6aa8b732006-12-10 02:21:36 -08002151static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2152{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002153 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002154
Avi Kivity6de12732011-03-07 12:51:22 +02002155 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2156 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2157 rflags = vmcs_readl(GUEST_RFLAGS);
2158 if (to_vmx(vcpu)->rmode.vm86_active) {
2159 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2160 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2161 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2162 }
2163 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002164 }
Avi Kivity6de12732011-03-07 12:51:22 +02002165 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002166}
2167
2168static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2169{
Avi Kivity6de12732011-03-07 12:51:22 +02002170 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2171 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002172 if (to_vmx(vcpu)->rmode.vm86_active) {
2173 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002174 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002175 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002176 vmcs_writel(GUEST_RFLAGS, rflags);
2177}
2178
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002179static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002180{
2181 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2182 int ret = 0;
2183
2184 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002185 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002186 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002187 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002188
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002189 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002190}
2191
2192static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2193{
2194 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2195 u32 interruptibility = interruptibility_old;
2196
2197 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2198
Jan Kiszka48005f62010-02-19 19:38:07 +01002199 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002200 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002201 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002202 interruptibility |= GUEST_INTR_STATE_STI;
2203
2204 if ((interruptibility != interruptibility_old))
2205 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2206}
2207
Avi Kivity6aa8b732006-12-10 02:21:36 -08002208static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2209{
2210 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002211
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002212 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002213 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002214 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002215
Glauber Costa2809f5d2009-05-12 16:21:05 -04002216 /* skipping an emulated instruction also counts */
2217 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002218}
2219
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002220/*
2221 * KVM wants to inject page-faults which it got to the guest. This function
2222 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002223 */
Gleb Natapove011c662013-09-25 12:51:35 +03002224static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002225{
2226 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2227
Gleb Natapove011c662013-09-25 12:51:35 +03002228 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002229 return 0;
2230
Jan Kiszka533558b2014-01-04 18:47:20 +01002231 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2232 vmcs_read32(VM_EXIT_INTR_INFO),
2233 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002234 return 1;
2235}
2236
Avi Kivity298101d2007-11-25 13:41:11 +02002237static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002238 bool has_error_code, u32 error_code,
2239 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002240{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002241 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002242 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002243
Gleb Natapove011c662013-09-25 12:51:35 +03002244 if (!reinject && is_guest_mode(vcpu) &&
2245 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002246 return;
2247
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002248 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002249 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002250 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2251 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002252
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002253 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002254 int inc_eip = 0;
2255 if (kvm_exception_is_soft(nr))
2256 inc_eip = vcpu->arch.event_exit_inst_len;
2257 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002258 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002259 return;
2260 }
2261
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002262 if (kvm_exception_is_soft(nr)) {
2263 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2264 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002265 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2266 } else
2267 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2268
2269 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002270}
2271
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002272static bool vmx_rdtscp_supported(void)
2273{
2274 return cpu_has_vmx_rdtscp();
2275}
2276
Mao, Junjiead756a12012-07-02 01:18:48 +00002277static bool vmx_invpcid_supported(void)
2278{
2279 return cpu_has_vmx_invpcid() && enable_ept;
2280}
2281
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282/*
Eddie Donga75beee2007-05-17 18:55:15 +03002283 * Swap MSR entry in host/guest MSR entry array.
2284 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002285static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002286{
Avi Kivity26bb0982009-09-07 11:14:12 +03002287 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002288
2289 tmp = vmx->guest_msrs[to];
2290 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2291 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002292}
2293
Yang Zhang8d146952013-01-25 10:18:50 +08002294static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2295{
2296 unsigned long *msr_bitmap;
2297
Wincy Van670125b2015-03-04 14:31:56 +08002298 if (is_guest_mode(vcpu))
2299 msr_bitmap = vmx_msr_bitmap_nested;
Jan Kiszka8a9781f2015-05-04 08:32:32 +02002300 else if (vcpu->arch.apic_base & X2APIC_ENABLE) {
Yang Zhang8d146952013-01-25 10:18:50 +08002301 if (is_long_mode(vcpu))
2302 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2303 else
2304 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2305 } else {
2306 if (is_long_mode(vcpu))
2307 msr_bitmap = vmx_msr_bitmap_longmode;
2308 else
2309 msr_bitmap = vmx_msr_bitmap_legacy;
2310 }
2311
2312 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2313}
2314
Eddie Donga75beee2007-05-17 18:55:15 +03002315/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002316 * Set up the vmcs to automatically save and restore system
2317 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2318 * mode, as fiddling with msrs is very expensive.
2319 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002320static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002321{
Avi Kivity26bb0982009-09-07 11:14:12 +03002322 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002323
Eddie Donga75beee2007-05-17 18:55:15 +03002324 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002325#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002326 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002327 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002328 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002329 move_msr_up(vmx, index, save_nmsrs++);
2330 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002331 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002332 move_msr_up(vmx, index, save_nmsrs++);
2333 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002334 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002335 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002336 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002337 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002338 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002339 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002340 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002341 * if efer.sce is enabled.
2342 */
Brian Gerst8c065852010-07-17 09:03:26 -04002343 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002344 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002345 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002346 }
Eddie Donga75beee2007-05-17 18:55:15 +03002347#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002348 index = __find_msr_index(vmx, MSR_EFER);
2349 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002350 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002351
Avi Kivity26bb0982009-09-07 11:14:12 +03002352 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002353
Yang Zhang8d146952013-01-25 10:18:50 +08002354 if (cpu_has_vmx_msr_bitmap())
2355 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002356}
2357
2358/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002359 * reads and returns guest's timestamp counter "register"
2360 * guest_tsc = host_tsc + tsc_offset -- 21.3
2361 */
2362static u64 guest_read_tsc(void)
2363{
2364 u64 host_tsc, tsc_offset;
2365
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002366 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002367 tsc_offset = vmcs_read64(TSC_OFFSET);
2368 return host_tsc + tsc_offset;
2369}
2370
2371/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002372 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2373 * counter, even if a nested guest (L2) is currently running.
2374 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002375static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002376{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002377 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002378
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002379 tsc_offset = is_guest_mode(vcpu) ?
2380 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2381 vmcs_read64(TSC_OFFSET);
2382 return host_tsc + tsc_offset;
2383}
2384
Will Auldba904632012-11-29 12:42:50 -08002385static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2386{
2387 return vmcs_read64(TSC_OFFSET);
2388}
2389
Joerg Roedel4051b182011-03-25 09:44:49 +01002390/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002391 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002392 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002393static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002394{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002395 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002396 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002397 * We're here if L1 chose not to trap WRMSR to TSC. According
2398 * to the spec, this should set L1's TSC; The offset that L1
2399 * set for L2 remains unchanged, and still needs to be added
2400 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002401 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002402 struct vmcs12 *vmcs12;
2403 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2404 /* recalculate vmcs02.TSC_OFFSET: */
2405 vmcs12 = get_vmcs12(vcpu);
2406 vmcs_write64(TSC_OFFSET, offset +
2407 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2408 vmcs12->tsc_offset : 0));
2409 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002410 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2411 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002412 vmcs_write64(TSC_OFFSET, offset);
2413 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002414}
2415
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002416static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002417{
2418 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002419
Zachary Amsdene48672f2010-08-19 22:07:23 -10002420 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002421 if (is_guest_mode(vcpu)) {
2422 /* Even when running L2, the adjustment needs to apply to L1 */
2423 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002424 } else
2425 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2426 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002427}
2428
Nadav Har'El801d3422011-05-25 23:02:23 +03002429static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2430{
2431 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2432 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2433}
2434
2435/*
2436 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2437 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2438 * all guests if the "nested" module option is off, and can also be disabled
2439 * for a single guest by disabling its VMX cpuid bit.
2440 */
2441static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2442{
2443 return nested && guest_cpuid_has_vmx(vcpu);
2444}
2445
Avi Kivity6aa8b732006-12-10 02:21:36 -08002446/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002447 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2448 * returned for the various VMX controls MSRs when nested VMX is enabled.
2449 * The same values should also be used to verify that vmcs12 control fields are
2450 * valid during nested entry from L1 to L2.
2451 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2452 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2453 * bit in the high half is on if the corresponding bit in the control field
2454 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002455 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002456static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002457{
2458 /*
2459 * Note that as a general rule, the high half of the MSRs (bits in
2460 * the control fields which may be 1) should be initialized by the
2461 * intersection of the underlying hardware's MSR (i.e., features which
2462 * can be supported) and the list of features we want to expose -
2463 * because they are known to be properly supported in our code.
2464 * Also, usually, the low half of the MSRs (bits which must be 1) can
2465 * be set to 0, meaning that L1 may turn off any of these bits. The
2466 * reason is that if one of these bits is necessary, it will appear
2467 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2468 * fields of vmcs01 and vmcs02, will turn these bits off - and
2469 * nested_vmx_exit_handled() will not pass related exits to L1.
2470 * These rules have exceptions below.
2471 */
2472
2473 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002474 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002475 vmx->nested.nested_vmx_pinbased_ctls_low,
2476 vmx->nested.nested_vmx_pinbased_ctls_high);
2477 vmx->nested.nested_vmx_pinbased_ctls_low |=
2478 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2479 vmx->nested.nested_vmx_pinbased_ctls_high &=
2480 PIN_BASED_EXT_INTR_MASK |
2481 PIN_BASED_NMI_EXITING |
2482 PIN_BASED_VIRTUAL_NMIS;
2483 vmx->nested.nested_vmx_pinbased_ctls_high |=
2484 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002485 PIN_BASED_VMX_PREEMPTION_TIMER;
Paolo Bonzini35754c92015-07-29 12:05:37 +02002486 if (vmx_cpu_uses_apicv(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002487 vmx->nested.nested_vmx_pinbased_ctls_high |=
2488 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002489
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002490 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002491 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002492 vmx->nested.nested_vmx_exit_ctls_low,
2493 vmx->nested.nested_vmx_exit_ctls_high);
2494 vmx->nested.nested_vmx_exit_ctls_low =
2495 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002496
Wincy Vanb9c237b2015-02-03 23:56:30 +08002497 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002498#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002499 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002500#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002501 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002502 vmx->nested.nested_vmx_exit_ctls_high |=
2503 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002504 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002505 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2506
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002507 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002508 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002509
Jan Kiszka2996fca2014-06-16 13:59:43 +02002510 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002511 vmx->nested.nested_vmx_true_exit_ctls_low =
2512 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002513 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2514
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002515 /* entry controls */
2516 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002517 vmx->nested.nested_vmx_entry_ctls_low,
2518 vmx->nested.nested_vmx_entry_ctls_high);
2519 vmx->nested.nested_vmx_entry_ctls_low =
2520 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2521 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002522#ifdef CONFIG_X86_64
2523 VM_ENTRY_IA32E_MODE |
2524#endif
2525 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002526 vmx->nested.nested_vmx_entry_ctls_high |=
2527 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002528 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002529 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002530
Jan Kiszka2996fca2014-06-16 13:59:43 +02002531 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002532 vmx->nested.nested_vmx_true_entry_ctls_low =
2533 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002534 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2535
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002536 /* cpu-based controls */
2537 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002538 vmx->nested.nested_vmx_procbased_ctls_low,
2539 vmx->nested.nested_vmx_procbased_ctls_high);
2540 vmx->nested.nested_vmx_procbased_ctls_low =
2541 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2542 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002543 CPU_BASED_VIRTUAL_INTR_PENDING |
2544 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002545 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2546 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2547 CPU_BASED_CR3_STORE_EXITING |
2548#ifdef CONFIG_X86_64
2549 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2550#endif
2551 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002552 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2553 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2554 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2555 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002556 /*
2557 * We can allow some features even when not supported by the
2558 * hardware. For example, L1 can specify an MSR bitmap - and we
2559 * can use it to avoid exits to L1 - even when L0 runs L2
2560 * without MSR bitmaps.
2561 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002562 vmx->nested.nested_vmx_procbased_ctls_high |=
2563 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002564 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002565
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002566 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002567 vmx->nested.nested_vmx_true_procbased_ctls_low =
2568 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002569 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2570
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002571 /* secondary cpu-based controls */
2572 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002573 vmx->nested.nested_vmx_secondary_ctls_low,
2574 vmx->nested.nested_vmx_secondary_ctls_high);
2575 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2576 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002577 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002578 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002579 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002580 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002581 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002582 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002583 SECONDARY_EXEC_WBINVD_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002584 SECONDARY_EXEC_XSAVES |
2585 SECONDARY_EXEC_PCOMMIT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002586
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002587 if (enable_ept) {
2588 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002589 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002590 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002591 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002592 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2593 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002594 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002595 /*
Bandan Das4b855072014-04-19 18:17:44 -04002596 * For nested guests, we don't do anything specific
2597 * for single context invalidation. Hence, only advertise
2598 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002599 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002600 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002601 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002602 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002603
Wanpeng Li089d7b62015-10-13 09:18:37 -07002604 if (enable_vpid)
2605 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
2606 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2607 else
2608 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002609
Radim Krčmář0790ec12015-03-17 14:02:32 +01002610 if (enable_unrestricted_guest)
2611 vmx->nested.nested_vmx_secondary_ctls_high |=
2612 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2613
Jan Kiszkac18911a2013-03-13 16:06:41 +01002614 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002615 rdmsr(MSR_IA32_VMX_MISC,
2616 vmx->nested.nested_vmx_misc_low,
2617 vmx->nested.nested_vmx_misc_high);
2618 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2619 vmx->nested.nested_vmx_misc_low |=
2620 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002621 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002622 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002623}
2624
2625static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2626{
2627 /*
2628 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2629 */
2630 return ((control & high) | low) == control;
2631}
2632
2633static inline u64 vmx_control_msr(u32 low, u32 high)
2634{
2635 return low | ((u64)high << 32);
2636}
2637
Jan Kiszkacae50132014-01-04 18:47:22 +01002638/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002639static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2640{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002641 struct vcpu_vmx *vmx = to_vmx(vcpu);
2642
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002643 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002644 case MSR_IA32_VMX_BASIC:
2645 /*
2646 * This MSR reports some information about VMX support. We
2647 * should return information about the VMX we emulate for the
2648 * guest, and the VMCS structure we give it - not about the
2649 * VMX support of the underlying hardware.
2650 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002651 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002652 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2653 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2654 break;
2655 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2656 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002657 *pdata = vmx_control_msr(
2658 vmx->nested.nested_vmx_pinbased_ctls_low,
2659 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002660 break;
2661 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002662 *pdata = vmx_control_msr(
2663 vmx->nested.nested_vmx_true_procbased_ctls_low,
2664 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002665 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002666 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002667 *pdata = vmx_control_msr(
2668 vmx->nested.nested_vmx_procbased_ctls_low,
2669 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002670 break;
2671 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002672 *pdata = vmx_control_msr(
2673 vmx->nested.nested_vmx_true_exit_ctls_low,
2674 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002675 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002676 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002677 *pdata = vmx_control_msr(
2678 vmx->nested.nested_vmx_exit_ctls_low,
2679 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002680 break;
2681 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002682 *pdata = vmx_control_msr(
2683 vmx->nested.nested_vmx_true_entry_ctls_low,
2684 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002685 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002686 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002687 *pdata = vmx_control_msr(
2688 vmx->nested.nested_vmx_entry_ctls_low,
2689 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002690 break;
2691 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002692 *pdata = vmx_control_msr(
2693 vmx->nested.nested_vmx_misc_low,
2694 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002695 break;
2696 /*
2697 * These MSRs specify bits which the guest must keep fixed (on or off)
2698 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2699 * We picked the standard core2 setting.
2700 */
2701#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2702#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2703 case MSR_IA32_VMX_CR0_FIXED0:
2704 *pdata = VMXON_CR0_ALWAYSON;
2705 break;
2706 case MSR_IA32_VMX_CR0_FIXED1:
2707 *pdata = -1ULL;
2708 break;
2709 case MSR_IA32_VMX_CR4_FIXED0:
2710 *pdata = VMXON_CR4_ALWAYSON;
2711 break;
2712 case MSR_IA32_VMX_CR4_FIXED1:
2713 *pdata = -1ULL;
2714 break;
2715 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002716 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002717 break;
2718 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002719 *pdata = vmx_control_msr(
2720 vmx->nested.nested_vmx_secondary_ctls_low,
2721 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002722 break;
2723 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002724 /* Currently, no nested vpid support */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002725 *pdata = vmx->nested.nested_vmx_ept_caps |
2726 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002727 break;
2728 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002729 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002730 }
2731
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002732 return 0;
2733}
2734
2735/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002736 * Reads an msr value (of 'msr_index') into 'pdata'.
2737 * Returns 0 on success, non-0 otherwise.
2738 * Assumes vcpu_load() was already called.
2739 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002740static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002741{
Avi Kivity26bb0982009-09-07 11:14:12 +03002742 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002743
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002744 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002745#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002746 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002747 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002748 break;
2749 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002750 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002751 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002752 case MSR_KERNEL_GS_BASE:
2753 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002754 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002755 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002756#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002757 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002758 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302759 case MSR_IA32_TSC:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002760 msr_info->data = guest_read_tsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002761 break;
2762 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002763 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764 break;
2765 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002766 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002767 break;
2768 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002769 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002770 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002771 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002772 if (!vmx_mpx_supported())
2773 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002774 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002775 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002776 case MSR_IA32_FEATURE_CONTROL:
2777 if (!nested_vmx_allowed(vcpu))
2778 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002779 msr_info->data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002780 break;
2781 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2782 if (!nested_vmx_allowed(vcpu))
2783 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002784 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002785 case MSR_IA32_XSS:
2786 if (!vmx_xsaves_supported())
2787 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002788 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08002789 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002790 case MSR_TSC_AUX:
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002791 if (!guest_cpuid_has_rdtscp(vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002792 return 1;
2793 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002794 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002795 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002796 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002797 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002798 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002799 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002800 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002801 }
2802
Avi Kivity6aa8b732006-12-10 02:21:36 -08002803 return 0;
2804}
2805
Jan Kiszkacae50132014-01-04 18:47:22 +01002806static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2807
Avi Kivity6aa8b732006-12-10 02:21:36 -08002808/*
2809 * Writes msr value into into the appropriate "register".
2810 * Returns 0 on success, non-0 otherwise.
2811 * Assumes vcpu_load() was already called.
2812 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002813static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002814{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002815 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002816 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002817 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002818 u32 msr_index = msr_info->index;
2819 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002820
Avi Kivity6aa8b732006-12-10 02:21:36 -08002821 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002822 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002823 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002824 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002825#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002826 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002827 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002828 vmcs_writel(GUEST_FS_BASE, data);
2829 break;
2830 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002831 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002832 vmcs_writel(GUEST_GS_BASE, data);
2833 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002834 case MSR_KERNEL_GS_BASE:
2835 vmx_load_host_state(vmx);
2836 vmx->msr_guest_kernel_gs_base = data;
2837 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002838#endif
2839 case MSR_IA32_SYSENTER_CS:
2840 vmcs_write32(GUEST_SYSENTER_CS, data);
2841 break;
2842 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002843 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002844 break;
2845 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002846 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002847 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002848 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002849 if (!vmx_mpx_supported())
2850 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002851 vmcs_write64(GUEST_BNDCFGS, data);
2852 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302853 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002854 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002855 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002856 case MSR_IA32_CR_PAT:
2857 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03002858 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2859 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002860 vmcs_write64(GUEST_IA32_PAT, data);
2861 vcpu->arch.pat = data;
2862 break;
2863 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002864 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002865 break;
Will Auldba904632012-11-29 12:42:50 -08002866 case MSR_IA32_TSC_ADJUST:
2867 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002868 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002869 case MSR_IA32_FEATURE_CONTROL:
2870 if (!nested_vmx_allowed(vcpu) ||
2871 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2872 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2873 return 1;
2874 vmx->nested.msr_ia32_feature_control = data;
2875 if (msr_info->host_initiated && data == 0)
2876 vmx_leave_nested(vcpu);
2877 break;
2878 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2879 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08002880 case MSR_IA32_XSS:
2881 if (!vmx_xsaves_supported())
2882 return 1;
2883 /*
2884 * The only supported bit as of Skylake is bit 8, but
2885 * it is not supported on KVM.
2886 */
2887 if (data != 0)
2888 return 1;
2889 vcpu->arch.ia32_xss = data;
2890 if (vcpu->arch.ia32_xss != host_xss)
2891 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
2892 vcpu->arch.ia32_xss, host_xss);
2893 else
2894 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
2895 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002896 case MSR_TSC_AUX:
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002897 if (!guest_cpuid_has_rdtscp(vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002898 return 1;
2899 /* Check reserved bit, higher 32 bits should be zero */
2900 if ((data >> 32) != 0)
2901 return 1;
2902 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002903 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002904 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002905 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002906 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002907 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002908 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2909 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002910 ret = kvm_set_shared_msr(msr->index, msr->data,
2911 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002912 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002913 if (ret)
2914 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002915 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002916 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002917 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002918 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002919 }
2920
Eddie Dong2cc51562007-05-21 07:28:09 +03002921 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002922}
2923
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002924static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002925{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002926 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2927 switch (reg) {
2928 case VCPU_REGS_RSP:
2929 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2930 break;
2931 case VCPU_REGS_RIP:
2932 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2933 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002934 case VCPU_EXREG_PDPTR:
2935 if (enable_ept)
2936 ept_save_pdptrs(vcpu);
2937 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002938 default:
2939 break;
2940 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002941}
2942
Avi Kivity6aa8b732006-12-10 02:21:36 -08002943static __init int cpu_has_kvm_support(void)
2944{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002945 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002946}
2947
2948static __init int vmx_disabled_by_bios(void)
2949{
2950 u64 msr;
2951
2952 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002953 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002954 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002955 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2956 && tboot_enabled())
2957 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002958 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002959 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002960 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002961 && !tboot_enabled()) {
2962 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002963 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002964 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002965 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002966 /* launched w/o TXT and VMX disabled */
2967 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2968 && !tboot_enabled())
2969 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002970 }
2971
2972 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002973}
2974
Dongxiao Xu7725b892010-05-11 18:29:38 +08002975static void kvm_cpu_vmxon(u64 addr)
2976{
2977 asm volatile (ASM_VMX_VMXON_RAX
2978 : : "a"(&addr), "m"(addr)
2979 : "memory", "cc");
2980}
2981
Radim Krčmář13a34e02014-08-28 15:13:03 +02002982static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002983{
2984 int cpu = raw_smp_processor_id();
2985 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002986 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002987
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002988 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002989 return -EBUSY;
2990
Nadav Har'Eld462b812011-05-24 15:26:10 +03002991 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002992 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2993 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002994
2995 /*
2996 * Now we can enable the vmclear operation in kdump
2997 * since the loaded_vmcss_on_cpu list on this cpu
2998 * has been initialized.
2999 *
3000 * Though the cpu is not in VMX operation now, there
3001 * is no problem to enable the vmclear operation
3002 * for the loaded_vmcss_on_cpu list is empty!
3003 */
3004 crash_enable_local_vmclear(cpu);
3005
Avi Kivity6aa8b732006-12-10 02:21:36 -08003006 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003007
3008 test_bits = FEATURE_CONTROL_LOCKED;
3009 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3010 if (tboot_enabled())
3011 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3012
3013 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003014 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003015 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3016 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003017 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003018
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003019 if (vmm_exclusive) {
3020 kvm_cpu_vmxon(phys_addr);
3021 ept_sync_global();
3022 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003023
Christoph Lameter89cbc762014-08-17 12:30:40 -05003024 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003025
Alexander Graf10474ae2009-09-15 11:37:46 +02003026 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027}
3028
Nadav Har'Eld462b812011-05-24 15:26:10 +03003029static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003030{
3031 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003032 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003033
Nadav Har'Eld462b812011-05-24 15:26:10 +03003034 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3035 loaded_vmcss_on_cpu_link)
3036 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003037}
3038
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003039
3040/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3041 * tricks.
3042 */
3043static void kvm_cpu_vmxoff(void)
3044{
3045 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003046}
3047
Radim Krčmář13a34e02014-08-28 15:13:03 +02003048static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003049{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003050 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003051 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003052 kvm_cpu_vmxoff();
3053 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003054 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003055}
3056
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003057static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003058 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003059{
3060 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003061 u32 ctl = ctl_min | ctl_opt;
3062
3063 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3064
3065 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3066 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3067
3068 /* Ensure minimum (required) set of control bits are supported. */
3069 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003070 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003071
3072 *result = ctl;
3073 return 0;
3074}
3075
Avi Kivity110312c2010-12-21 12:54:20 +02003076static __init bool allow_1_setting(u32 msr, u32 ctl)
3077{
3078 u32 vmx_msr_low, vmx_msr_high;
3079
3080 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3081 return vmx_msr_high & ctl;
3082}
3083
Yang, Sheng002c7f72007-07-31 14:23:01 +03003084static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003085{
3086 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003087 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003088 u32 _pin_based_exec_control = 0;
3089 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003090 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003091 u32 _vmexit_control = 0;
3092 u32 _vmentry_control = 0;
3093
Raghavendra K T10166742012-02-07 23:19:20 +05303094 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003095#ifdef CONFIG_X86_64
3096 CPU_BASED_CR8_LOAD_EXITING |
3097 CPU_BASED_CR8_STORE_EXITING |
3098#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003099 CPU_BASED_CR3_LOAD_EXITING |
3100 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003101 CPU_BASED_USE_IO_BITMAPS |
3102 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003103 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003104 CPU_BASED_MWAIT_EXITING |
3105 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003106 CPU_BASED_INVLPG_EXITING |
3107 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003108
Sheng Yangf78e0e22007-10-29 09:40:42 +08003109 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003110 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003111 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003112 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3113 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003114 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003115#ifdef CONFIG_X86_64
3116 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3117 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3118 ~CPU_BASED_CR8_STORE_EXITING;
3119#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003120 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003121 min2 = 0;
3122 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003123 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003124 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003125 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003126 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003127 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003128 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003129 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003130 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003131 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003132 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003133 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003134 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003135 SECONDARY_EXEC_ENABLE_PML |
3136 SECONDARY_EXEC_PCOMMIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08003137 if (adjust_vmx_controls(min2, opt2,
3138 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003139 &_cpu_based_2nd_exec_control) < 0)
3140 return -EIO;
3141 }
3142#ifndef CONFIG_X86_64
3143 if (!(_cpu_based_2nd_exec_control &
3144 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3145 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3146#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003147
3148 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3149 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003150 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003151 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3152 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003153
Sheng Yangd56f5462008-04-25 10:13:16 +08003154 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003155 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3156 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003157 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3158 CPU_BASED_CR3_STORE_EXITING |
3159 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003160 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3161 vmx_capability.ept, vmx_capability.vpid);
3162 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003163
Paolo Bonzini81908bf2014-02-21 10:32:27 +01003164 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003165#ifdef CONFIG_X86_64
3166 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3167#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003168 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003169 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003170 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3171 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003172 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003173
Yang Zhang01e439b2013-04-11 19:25:12 +08003174 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3175 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
3176 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3177 &_pin_based_exec_control) < 0)
3178 return -EIO;
3179
3180 if (!(_cpu_based_2nd_exec_control &
3181 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
3182 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
3183 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3184
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003185 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003186 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003187 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3188 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003189 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003190
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003191 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003192
3193 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3194 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003195 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003196
3197#ifdef CONFIG_X86_64
3198 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3199 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003200 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003201#endif
3202
3203 /* Require Write-Back (WB) memory type for VMCS accesses. */
3204 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003205 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003206
Yang, Sheng002c7f72007-07-31 14:23:01 +03003207 vmcs_conf->size = vmx_msr_high & 0x1fff;
3208 vmcs_conf->order = get_order(vmcs_config.size);
3209 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003210
Yang, Sheng002c7f72007-07-31 14:23:01 +03003211 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3212 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003213 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003214 vmcs_conf->vmexit_ctrl = _vmexit_control;
3215 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003216
Avi Kivity110312c2010-12-21 12:54:20 +02003217 cpu_has_load_ia32_efer =
3218 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3219 VM_ENTRY_LOAD_IA32_EFER)
3220 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3221 VM_EXIT_LOAD_IA32_EFER);
3222
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003223 cpu_has_load_perf_global_ctrl =
3224 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3225 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3226 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3227 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3228
3229 /*
3230 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
3231 * but due to arrata below it can't be used. Workaround is to use
3232 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3233 *
3234 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3235 *
3236 * AAK155 (model 26)
3237 * AAP115 (model 30)
3238 * AAT100 (model 37)
3239 * BC86,AAY89,BD102 (model 44)
3240 * BA97 (model 46)
3241 *
3242 */
3243 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3244 switch (boot_cpu_data.x86_model) {
3245 case 26:
3246 case 30:
3247 case 37:
3248 case 44:
3249 case 46:
3250 cpu_has_load_perf_global_ctrl = false;
3251 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3252 "does not work properly. Using workaround\n");
3253 break;
3254 default:
3255 break;
3256 }
3257 }
3258
Wanpeng Li20300092014-12-02 19:14:59 +08003259 if (cpu_has_xsaves)
3260 rdmsrl(MSR_IA32_XSS, host_xss);
3261
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003262 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003263}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003264
3265static struct vmcs *alloc_vmcs_cpu(int cpu)
3266{
3267 int node = cpu_to_node(cpu);
3268 struct page *pages;
3269 struct vmcs *vmcs;
3270
Vlastimil Babka96db8002015-09-08 15:03:50 -07003271 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003272 if (!pages)
3273 return NULL;
3274 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003275 memset(vmcs, 0, vmcs_config.size);
3276 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003277 return vmcs;
3278}
3279
3280static struct vmcs *alloc_vmcs(void)
3281{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003282 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003283}
3284
3285static void free_vmcs(struct vmcs *vmcs)
3286{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003287 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003288}
3289
Nadav Har'Eld462b812011-05-24 15:26:10 +03003290/*
3291 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3292 */
3293static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3294{
3295 if (!loaded_vmcs->vmcs)
3296 return;
3297 loaded_vmcs_clear(loaded_vmcs);
3298 free_vmcs(loaded_vmcs->vmcs);
3299 loaded_vmcs->vmcs = NULL;
3300}
3301
Sam Ravnborg39959582007-06-01 00:47:13 -07003302static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303{
3304 int cpu;
3305
Zachary Amsden3230bb42009-09-29 11:38:37 -10003306 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003307 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003308 per_cpu(vmxarea, cpu) = NULL;
3309 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310}
3311
Bandan Dasfe2b2012014-04-21 15:20:14 -04003312static void init_vmcs_shadow_fields(void)
3313{
3314 int i, j;
3315
3316 /* No checks for read only fields yet */
3317
3318 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3319 switch (shadow_read_write_fields[i]) {
3320 case GUEST_BNDCFGS:
3321 if (!vmx_mpx_supported())
3322 continue;
3323 break;
3324 default:
3325 break;
3326 }
3327
3328 if (j < i)
3329 shadow_read_write_fields[j] =
3330 shadow_read_write_fields[i];
3331 j++;
3332 }
3333 max_shadow_read_write_fields = j;
3334
3335 /* shadowed fields guest access without vmexit */
3336 for (i = 0; i < max_shadow_read_write_fields; i++) {
3337 clear_bit(shadow_read_write_fields[i],
3338 vmx_vmwrite_bitmap);
3339 clear_bit(shadow_read_write_fields[i],
3340 vmx_vmread_bitmap);
3341 }
3342 for (i = 0; i < max_shadow_read_only_fields; i++)
3343 clear_bit(shadow_read_only_fields[i],
3344 vmx_vmread_bitmap);
3345}
3346
Avi Kivity6aa8b732006-12-10 02:21:36 -08003347static __init int alloc_kvm_area(void)
3348{
3349 int cpu;
3350
Zachary Amsden3230bb42009-09-29 11:38:37 -10003351 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003352 struct vmcs *vmcs;
3353
3354 vmcs = alloc_vmcs_cpu(cpu);
3355 if (!vmcs) {
3356 free_kvm_area();
3357 return -ENOMEM;
3358 }
3359
3360 per_cpu(vmxarea, cpu) = vmcs;
3361 }
3362 return 0;
3363}
3364
Gleb Natapov14168782013-01-21 15:36:49 +02003365static bool emulation_required(struct kvm_vcpu *vcpu)
3366{
3367 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3368}
3369
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003370static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003371 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003372{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003373 if (!emulate_invalid_guest_state) {
3374 /*
3375 * CS and SS RPL should be equal during guest entry according
3376 * to VMX spec, but in reality it is not always so. Since vcpu
3377 * is in the middle of the transition from real mode to
3378 * protected mode it is safe to assume that RPL 0 is a good
3379 * default value.
3380 */
3381 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003382 save->selector &= ~SEGMENT_RPL_MASK;
3383 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003384 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003385 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003386 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003387}
3388
3389static void enter_pmode(struct kvm_vcpu *vcpu)
3390{
3391 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003392 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003393
Gleb Natapovd99e4152012-12-20 16:57:45 +02003394 /*
3395 * Update real mode segment cache. It may be not up-to-date if sement
3396 * register was written while vcpu was in a guest mode.
3397 */
3398 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3399 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3400 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3401 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3402 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3403 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3404
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003405 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003406
Avi Kivity2fb92db2011-04-27 19:42:18 +03003407 vmx_segment_cache_clear(vmx);
3408
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003409 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003410
3411 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003412 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3413 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003414 vmcs_writel(GUEST_RFLAGS, flags);
3415
Rusty Russell66aee912007-07-17 23:34:16 +10003416 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3417 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003418
3419 update_exception_bitmap(vcpu);
3420
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003421 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3422 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3423 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3424 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3425 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3426 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003427}
3428
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003429static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003430{
Mathias Krause772e0312012-08-30 01:30:19 +02003431 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003432 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003433
Gleb Natapovd99e4152012-12-20 16:57:45 +02003434 var.dpl = 0x3;
3435 if (seg == VCPU_SREG_CS)
3436 var.type = 0x3;
3437
3438 if (!emulate_invalid_guest_state) {
3439 var.selector = var.base >> 4;
3440 var.base = var.base & 0xffff0;
3441 var.limit = 0xffff;
3442 var.g = 0;
3443 var.db = 0;
3444 var.present = 1;
3445 var.s = 1;
3446 var.l = 0;
3447 var.unusable = 0;
3448 var.type = 0x3;
3449 var.avl = 0;
3450 if (save->base & 0xf)
3451 printk_once(KERN_WARNING "kvm: segment base is not "
3452 "paragraph aligned when entering "
3453 "protected mode (seg=%d)", seg);
3454 }
3455
3456 vmcs_write16(sf->selector, var.selector);
3457 vmcs_write32(sf->base, var.base);
3458 vmcs_write32(sf->limit, var.limit);
3459 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003460}
3461
3462static void enter_rmode(struct kvm_vcpu *vcpu)
3463{
3464 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003465 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003466
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003467 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3468 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3469 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3470 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3471 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003472 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3473 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003474
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003475 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003476
Gleb Natapov776e58e2011-03-13 12:34:27 +02003477 /*
3478 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003479 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003480 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003481 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003482 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3483 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003484
Avi Kivity2fb92db2011-04-27 19:42:18 +03003485 vmx_segment_cache_clear(vmx);
3486
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003487 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003488 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003489 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3490
3491 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003492 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003493
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003494 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003495
3496 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003497 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003498 update_exception_bitmap(vcpu);
3499
Gleb Natapovd99e4152012-12-20 16:57:45 +02003500 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3501 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3502 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3503 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3504 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3505 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003506
Eddie Dong8668a3c2007-10-10 14:26:45 +08003507 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003508}
3509
Amit Shah401d10d2009-02-20 22:53:37 +05303510static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3511{
3512 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003513 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3514
3515 if (!msr)
3516 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303517
Avi Kivity44ea2b12009-09-06 15:55:37 +03003518 /*
3519 * Force kernel_gs_base reloading before EFER changes, as control
3520 * of this msr depends on is_long_mode().
3521 */
3522 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003523 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303524 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003525 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303526 msr->data = efer;
3527 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003528 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303529
3530 msr->data = efer & ~EFER_LME;
3531 }
3532 setup_msrs(vmx);
3533}
3534
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003535#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003536
3537static void enter_lmode(struct kvm_vcpu *vcpu)
3538{
3539 u32 guest_tr_ar;
3540
Avi Kivity2fb92db2011-04-27 19:42:18 +03003541 vmx_segment_cache_clear(to_vmx(vcpu));
3542
Avi Kivity6aa8b732006-12-10 02:21:36 -08003543 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003544 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003545 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3546 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003547 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003548 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3549 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003550 }
Avi Kivityda38f432010-07-06 11:30:49 +03003551 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003552}
3553
3554static void exit_lmode(struct kvm_vcpu *vcpu)
3555{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003556 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003557 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003558}
3559
3560#endif
3561
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003562static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003563{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003564 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003565 if (enable_ept) {
3566 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3567 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003568 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003569 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003570}
3571
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003572static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3573{
3574 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3575}
3576
Avi Kivitye8467fd2009-12-29 18:43:06 +02003577static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3578{
3579 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3580
3581 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3582 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3583}
3584
Avi Kivityaff48ba2010-12-05 18:56:11 +02003585static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3586{
3587 if (enable_ept && is_paging(vcpu))
3588 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3589 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3590}
3591
Anthony Liguori25c4c272007-04-27 09:29:21 +03003592static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003593{
Avi Kivityfc78f512009-12-07 12:16:48 +02003594 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3595
3596 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3597 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003598}
3599
Sheng Yang14394422008-04-28 12:24:45 +08003600static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3601{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003602 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3603
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003604 if (!test_bit(VCPU_EXREG_PDPTR,
3605 (unsigned long *)&vcpu->arch.regs_dirty))
3606 return;
3607
Sheng Yang14394422008-04-28 12:24:45 +08003608 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003609 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3610 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3611 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3612 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003613 }
3614}
3615
Avi Kivity8f5d5492009-05-31 18:41:29 +03003616static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3617{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003618 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3619
Avi Kivity8f5d5492009-05-31 18:41:29 +03003620 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003621 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3622 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3623 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3624 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003625 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003626
3627 __set_bit(VCPU_EXREG_PDPTR,
3628 (unsigned long *)&vcpu->arch.regs_avail);
3629 __set_bit(VCPU_EXREG_PDPTR,
3630 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003631}
3632
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003633static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003634
3635static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3636 unsigned long cr0,
3637 struct kvm_vcpu *vcpu)
3638{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003639 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3640 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003641 if (!(cr0 & X86_CR0_PG)) {
3642 /* From paging/starting to nonpaging */
3643 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003644 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003645 (CPU_BASED_CR3_LOAD_EXITING |
3646 CPU_BASED_CR3_STORE_EXITING));
3647 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003648 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003649 } else if (!is_paging(vcpu)) {
3650 /* From nonpaging to paging */
3651 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003652 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003653 ~(CPU_BASED_CR3_LOAD_EXITING |
3654 CPU_BASED_CR3_STORE_EXITING));
3655 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003656 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003657 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003658
3659 if (!(cr0 & X86_CR0_WP))
3660 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003661}
3662
Avi Kivity6aa8b732006-12-10 02:21:36 -08003663static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3664{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003665 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003666 unsigned long hw_cr0;
3667
Gleb Natapov50378782013-02-04 16:00:28 +02003668 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003669 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003670 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003671 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003672 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003673
Gleb Natapov218e7632013-01-21 15:36:45 +02003674 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3675 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003676
Gleb Natapov218e7632013-01-21 15:36:45 +02003677 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3678 enter_rmode(vcpu);
3679 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003680
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003681#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003682 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003683 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003684 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003685 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003686 exit_lmode(vcpu);
3687 }
3688#endif
3689
Avi Kivity089d0342009-03-23 18:26:32 +02003690 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003691 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3692
Avi Kivity02daab22009-12-30 12:40:26 +02003693 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003694 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003695
Avi Kivity6aa8b732006-12-10 02:21:36 -08003696 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003697 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003698 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003699
3700 /* depends on vcpu->arch.cr0 to be set to a new value */
3701 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003702}
3703
Sheng Yang14394422008-04-28 12:24:45 +08003704static u64 construct_eptp(unsigned long root_hpa)
3705{
3706 u64 eptp;
3707
3708 /* TODO write the value reading from MSR */
3709 eptp = VMX_EPT_DEFAULT_MT |
3710 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003711 if (enable_ept_ad_bits)
3712 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003713 eptp |= (root_hpa & PAGE_MASK);
3714
3715 return eptp;
3716}
3717
Avi Kivity6aa8b732006-12-10 02:21:36 -08003718static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3719{
Sheng Yang14394422008-04-28 12:24:45 +08003720 unsigned long guest_cr3;
3721 u64 eptp;
3722
3723 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003724 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003725 eptp = construct_eptp(cr3);
3726 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003727 if (is_paging(vcpu) || is_guest_mode(vcpu))
3728 guest_cr3 = kvm_read_cr3(vcpu);
3729 else
3730 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003731 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003732 }
3733
Sheng Yang2384d2b2008-01-17 15:14:33 +08003734 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003735 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003736}
3737
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003738static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003739{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003740 /*
3741 * Pass through host's Machine Check Enable value to hw_cr4, which
3742 * is in force while we are in guest mode. Do not let guests control
3743 * this bit, even if host CR4.MCE == 0.
3744 */
3745 unsigned long hw_cr4 =
3746 (cr4_read_shadow() & X86_CR4_MCE) |
3747 (cr4 & ~X86_CR4_MCE) |
3748 (to_vmx(vcpu)->rmode.vm86_active ?
3749 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003750
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003751 if (cr4 & X86_CR4_VMXE) {
3752 /*
3753 * To use VMXON (and later other VMX instructions), a guest
3754 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3755 * So basically the check on whether to allow nested VMX
3756 * is here.
3757 */
3758 if (!nested_vmx_allowed(vcpu))
3759 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003760 }
3761 if (to_vmx(vcpu)->nested.vmxon &&
3762 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003763 return 1;
3764
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003765 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003766 if (enable_ept) {
3767 if (!is_paging(vcpu)) {
3768 hw_cr4 &= ~X86_CR4_PAE;
3769 hw_cr4 |= X86_CR4_PSE;
3770 } else if (!(cr4 & X86_CR4_PAE)) {
3771 hw_cr4 &= ~X86_CR4_PAE;
3772 }
3773 }
Sheng Yang14394422008-04-28 12:24:45 +08003774
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003775 if (!enable_unrestricted_guest && !is_paging(vcpu))
3776 /*
3777 * SMEP/SMAP is disabled if CPU is in non-paging mode in
3778 * hardware. However KVM always uses paging mode without
3779 * unrestricted guest.
3780 * To emulate this behavior, SMEP/SMAP needs to be manually
3781 * disabled when guest switches to non-paging mode.
3782 */
3783 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
3784
Sheng Yang14394422008-04-28 12:24:45 +08003785 vmcs_writel(CR4_READ_SHADOW, cr4);
3786 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003787 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003788}
3789
Avi Kivity6aa8b732006-12-10 02:21:36 -08003790static void vmx_get_segment(struct kvm_vcpu *vcpu,
3791 struct kvm_segment *var, int seg)
3792{
Avi Kivitya9179492011-01-03 14:28:52 +02003793 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003794 u32 ar;
3795
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003796 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003797 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003798 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003799 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003800 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003801 var->base = vmx_read_guest_seg_base(vmx, seg);
3802 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3803 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003804 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003805 var->base = vmx_read_guest_seg_base(vmx, seg);
3806 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3807 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3808 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003809 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003810 var->type = ar & 15;
3811 var->s = (ar >> 4) & 1;
3812 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003813 /*
3814 * Some userspaces do not preserve unusable property. Since usable
3815 * segment has to be present according to VMX spec we can use present
3816 * property to amend userspace bug by making unusable segment always
3817 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3818 * segment as unusable.
3819 */
3820 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003821 var->avl = (ar >> 12) & 1;
3822 var->l = (ar >> 13) & 1;
3823 var->db = (ar >> 14) & 1;
3824 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003825}
3826
Avi Kivitya9179492011-01-03 14:28:52 +02003827static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3828{
Avi Kivitya9179492011-01-03 14:28:52 +02003829 struct kvm_segment s;
3830
3831 if (to_vmx(vcpu)->rmode.vm86_active) {
3832 vmx_get_segment(vcpu, &s, seg);
3833 return s.base;
3834 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003835 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003836}
3837
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003838static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003839{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003840 struct vcpu_vmx *vmx = to_vmx(vcpu);
3841
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003842 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003843 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003844 else {
3845 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003846 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003847 }
Avi Kivity69c73022011-03-07 15:26:44 +02003848}
3849
Avi Kivity653e3102007-05-07 10:55:37 +03003850static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003851{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003852 u32 ar;
3853
Avi Kivityf0495f92012-06-07 17:06:10 +03003854 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003855 ar = 1 << 16;
3856 else {
3857 ar = var->type & 15;
3858 ar |= (var->s & 1) << 4;
3859 ar |= (var->dpl & 3) << 5;
3860 ar |= (var->present & 1) << 7;
3861 ar |= (var->avl & 1) << 12;
3862 ar |= (var->l & 1) << 13;
3863 ar |= (var->db & 1) << 14;
3864 ar |= (var->g & 1) << 15;
3865 }
Avi Kivity653e3102007-05-07 10:55:37 +03003866
3867 return ar;
3868}
3869
3870static void vmx_set_segment(struct kvm_vcpu *vcpu,
3871 struct kvm_segment *var, int seg)
3872{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003873 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003874 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003875
Avi Kivity2fb92db2011-04-27 19:42:18 +03003876 vmx_segment_cache_clear(vmx);
3877
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003878 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3879 vmx->rmode.segs[seg] = *var;
3880 if (seg == VCPU_SREG_TR)
3881 vmcs_write16(sf->selector, var->selector);
3882 else if (var->s)
3883 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003884 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003885 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003886
Avi Kivity653e3102007-05-07 10:55:37 +03003887 vmcs_writel(sf->base, var->base);
3888 vmcs_write32(sf->limit, var->limit);
3889 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003890
3891 /*
3892 * Fix the "Accessed" bit in AR field of segment registers for older
3893 * qemu binaries.
3894 * IA32 arch specifies that at the time of processor reset the
3895 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003896 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003897 * state vmexit when "unrestricted guest" mode is turned on.
3898 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3899 * tree. Newer qemu binaries with that qemu fix would not need this
3900 * kvm hack.
3901 */
3902 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003903 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003904
Gleb Natapovf924d662012-12-12 19:10:55 +02003905 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003906
3907out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003908 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003909}
3910
Avi Kivity6aa8b732006-12-10 02:21:36 -08003911static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3912{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003913 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003914
3915 *db = (ar >> 14) & 1;
3916 *l = (ar >> 13) & 1;
3917}
3918
Gleb Natapov89a27f42010-02-16 10:51:48 +02003919static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003920{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003921 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3922 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003923}
3924
Gleb Natapov89a27f42010-02-16 10:51:48 +02003925static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003926{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003927 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3928 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003929}
3930
Gleb Natapov89a27f42010-02-16 10:51:48 +02003931static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003932{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003933 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3934 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003935}
3936
Gleb Natapov89a27f42010-02-16 10:51:48 +02003937static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003938{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003939 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3940 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003941}
3942
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003943static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3944{
3945 struct kvm_segment var;
3946 u32 ar;
3947
3948 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003949 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003950 if (seg == VCPU_SREG_CS)
3951 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003952 ar = vmx_segment_access_rights(&var);
3953
3954 if (var.base != (var.selector << 4))
3955 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003956 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003957 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003958 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003959 return false;
3960
3961 return true;
3962}
3963
3964static bool code_segment_valid(struct kvm_vcpu *vcpu)
3965{
3966 struct kvm_segment cs;
3967 unsigned int cs_rpl;
3968
3969 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003970 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003971
Avi Kivity1872a3f2009-01-04 23:26:52 +02003972 if (cs.unusable)
3973 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003974 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003975 return false;
3976 if (!cs.s)
3977 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003978 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003979 if (cs.dpl > cs_rpl)
3980 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003981 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003982 if (cs.dpl != cs_rpl)
3983 return false;
3984 }
3985 if (!cs.present)
3986 return false;
3987
3988 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3989 return true;
3990}
3991
3992static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3993{
3994 struct kvm_segment ss;
3995 unsigned int ss_rpl;
3996
3997 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003998 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003999
Avi Kivity1872a3f2009-01-04 23:26:52 +02004000 if (ss.unusable)
4001 return true;
4002 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004003 return false;
4004 if (!ss.s)
4005 return false;
4006 if (ss.dpl != ss_rpl) /* DPL != RPL */
4007 return false;
4008 if (!ss.present)
4009 return false;
4010
4011 return true;
4012}
4013
4014static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4015{
4016 struct kvm_segment var;
4017 unsigned int rpl;
4018
4019 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004020 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004021
Avi Kivity1872a3f2009-01-04 23:26:52 +02004022 if (var.unusable)
4023 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004024 if (!var.s)
4025 return false;
4026 if (!var.present)
4027 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004028 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004029 if (var.dpl < rpl) /* DPL < RPL */
4030 return false;
4031 }
4032
4033 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4034 * rights flags
4035 */
4036 return true;
4037}
4038
4039static bool tr_valid(struct kvm_vcpu *vcpu)
4040{
4041 struct kvm_segment tr;
4042
4043 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4044
Avi Kivity1872a3f2009-01-04 23:26:52 +02004045 if (tr.unusable)
4046 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004047 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004048 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004049 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004050 return false;
4051 if (!tr.present)
4052 return false;
4053
4054 return true;
4055}
4056
4057static bool ldtr_valid(struct kvm_vcpu *vcpu)
4058{
4059 struct kvm_segment ldtr;
4060
4061 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4062
Avi Kivity1872a3f2009-01-04 23:26:52 +02004063 if (ldtr.unusable)
4064 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004065 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004066 return false;
4067 if (ldtr.type != 2)
4068 return false;
4069 if (!ldtr.present)
4070 return false;
4071
4072 return true;
4073}
4074
4075static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4076{
4077 struct kvm_segment cs, ss;
4078
4079 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4080 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4081
Nadav Amitb32a9912015-03-29 16:33:04 +03004082 return ((cs.selector & SEGMENT_RPL_MASK) ==
4083 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004084}
4085
4086/*
4087 * Check if guest state is valid. Returns true if valid, false if
4088 * not.
4089 * We assume that registers are always usable
4090 */
4091static bool guest_state_valid(struct kvm_vcpu *vcpu)
4092{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004093 if (enable_unrestricted_guest)
4094 return true;
4095
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004096 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004097 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004098 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4099 return false;
4100 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4101 return false;
4102 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4103 return false;
4104 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4105 return false;
4106 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4107 return false;
4108 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4109 return false;
4110 } else {
4111 /* protected mode guest state checks */
4112 if (!cs_ss_rpl_check(vcpu))
4113 return false;
4114 if (!code_segment_valid(vcpu))
4115 return false;
4116 if (!stack_segment_valid(vcpu))
4117 return false;
4118 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4119 return false;
4120 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4121 return false;
4122 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4123 return false;
4124 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4125 return false;
4126 if (!tr_valid(vcpu))
4127 return false;
4128 if (!ldtr_valid(vcpu))
4129 return false;
4130 }
4131 /* TODO:
4132 * - Add checks on RIP
4133 * - Add checks on RFLAGS
4134 */
4135
4136 return true;
4137}
4138
Mike Dayd77c26f2007-10-08 09:02:08 -04004139static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004140{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004141 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004142 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004143 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004144
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004145 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004146 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004147 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4148 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004149 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004150 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004151 r = kvm_write_guest_page(kvm, fn++, &data,
4152 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004153 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004154 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004155 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4156 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004157 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004158 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4159 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004160 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004161 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004162 r = kvm_write_guest_page(kvm, fn, &data,
4163 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4164 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004165out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004166 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004167 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004168}
4169
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004170static int init_rmode_identity_map(struct kvm *kvm)
4171{
Tang Chenf51770e2014-09-16 18:41:59 +08004172 int i, idx, r = 0;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004173 pfn_t identity_map_pfn;
4174 u32 tmp;
4175
Avi Kivity089d0342009-03-23 18:26:32 +02004176 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004177 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004178
4179 /* Protect kvm->arch.ept_identity_pagetable_done. */
4180 mutex_lock(&kvm->slots_lock);
4181
Tang Chenf51770e2014-09-16 18:41:59 +08004182 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004183 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004184
Sheng Yangb927a3c2009-07-21 10:42:48 +08004185 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004186
4187 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004188 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004189 goto out2;
4190
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004191 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004192 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4193 if (r < 0)
4194 goto out;
4195 /* Set up identity-mapping pagetable for EPT in real mode */
4196 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4197 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4198 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4199 r = kvm_write_guest_page(kvm, identity_map_pfn,
4200 &tmp, i * sizeof(tmp), sizeof(tmp));
4201 if (r < 0)
4202 goto out;
4203 }
4204 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004205
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004206out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004207 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004208
4209out2:
4210 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004211 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004212}
4213
Avi Kivity6aa8b732006-12-10 02:21:36 -08004214static void seg_setup(int seg)
4215{
Mathias Krause772e0312012-08-30 01:30:19 +02004216 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004217 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004218
4219 vmcs_write16(sf->selector, 0);
4220 vmcs_writel(sf->base, 0);
4221 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004222 ar = 0x93;
4223 if (seg == VCPU_SREG_CS)
4224 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004225
4226 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004227}
4228
Sheng Yangf78e0e22007-10-29 09:40:42 +08004229static int alloc_apic_access_page(struct kvm *kvm)
4230{
Xiao Guangrong44841412012-09-07 14:14:20 +08004231 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004232 int r = 0;
4233
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004234 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004235 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004236 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004237 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4238 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004239 if (r)
4240 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004241
Tang Chen73a6d942014-09-11 13:38:00 +08004242 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004243 if (is_error_page(page)) {
4244 r = -EFAULT;
4245 goto out;
4246 }
4247
Tang Chenc24ae0d2014-09-24 15:57:58 +08004248 /*
4249 * Do not pin the page in memory, so that memory hot-unplug
4250 * is able to migrate it.
4251 */
4252 put_page(page);
4253 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004254out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004255 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004256 return r;
4257}
4258
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004259static int alloc_identity_pagetable(struct kvm *kvm)
4260{
Tang Chena255d472014-09-16 18:41:58 +08004261 /* Called with kvm->slots_lock held. */
4262
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004263 int r = 0;
4264
Tang Chena255d472014-09-16 18:41:58 +08004265 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4266
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004267 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4268 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004269
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004270 return r;
4271}
4272
Wanpeng Li991e7a02015-09-16 17:30:05 +08004273static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004274{
4275 int vpid;
4276
Avi Kivity919818a2009-03-23 18:01:29 +02004277 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004278 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004279 spin_lock(&vmx_vpid_lock);
4280 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004281 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004282 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004283 else
4284 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004285 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004286 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004287}
4288
Wanpeng Li991e7a02015-09-16 17:30:05 +08004289static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004290{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004291 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004292 return;
4293 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004294 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004295 spin_unlock(&vmx_vpid_lock);
4296}
4297
Yang Zhang8d146952013-01-25 10:18:50 +08004298#define MSR_TYPE_R 1
4299#define MSR_TYPE_W 2
4300static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4301 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004302{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004303 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004304
4305 if (!cpu_has_vmx_msr_bitmap())
4306 return;
4307
4308 /*
4309 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4310 * have the write-low and read-high bitmap offsets the wrong way round.
4311 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4312 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004313 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004314 if (type & MSR_TYPE_R)
4315 /* read-low */
4316 __clear_bit(msr, msr_bitmap + 0x000 / f);
4317
4318 if (type & MSR_TYPE_W)
4319 /* write-low */
4320 __clear_bit(msr, msr_bitmap + 0x800 / f);
4321
Sheng Yang25c5f222008-03-28 13:18:56 +08004322 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4323 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004324 if (type & MSR_TYPE_R)
4325 /* read-high */
4326 __clear_bit(msr, msr_bitmap + 0x400 / f);
4327
4328 if (type & MSR_TYPE_W)
4329 /* write-high */
4330 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4331
4332 }
4333}
4334
4335static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4336 u32 msr, int type)
4337{
4338 int f = sizeof(unsigned long);
4339
4340 if (!cpu_has_vmx_msr_bitmap())
4341 return;
4342
4343 /*
4344 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4345 * have the write-low and read-high bitmap offsets the wrong way round.
4346 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4347 */
4348 if (msr <= 0x1fff) {
4349 if (type & MSR_TYPE_R)
4350 /* read-low */
4351 __set_bit(msr, msr_bitmap + 0x000 / f);
4352
4353 if (type & MSR_TYPE_W)
4354 /* write-low */
4355 __set_bit(msr, msr_bitmap + 0x800 / f);
4356
4357 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4358 msr &= 0x1fff;
4359 if (type & MSR_TYPE_R)
4360 /* read-high */
4361 __set_bit(msr, msr_bitmap + 0x400 / f);
4362
4363 if (type & MSR_TYPE_W)
4364 /* write-high */
4365 __set_bit(msr, msr_bitmap + 0xc00 / f);
4366
Sheng Yang25c5f222008-03-28 13:18:56 +08004367 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004368}
4369
Wincy Vanf2b93282015-02-03 23:56:03 +08004370/*
4371 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4372 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4373 */
4374static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4375 unsigned long *msr_bitmap_nested,
4376 u32 msr, int type)
4377{
4378 int f = sizeof(unsigned long);
4379
4380 if (!cpu_has_vmx_msr_bitmap()) {
4381 WARN_ON(1);
4382 return;
4383 }
4384
4385 /*
4386 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4387 * have the write-low and read-high bitmap offsets the wrong way round.
4388 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4389 */
4390 if (msr <= 0x1fff) {
4391 if (type & MSR_TYPE_R &&
4392 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4393 /* read-low */
4394 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4395
4396 if (type & MSR_TYPE_W &&
4397 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4398 /* write-low */
4399 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4400
4401 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4402 msr &= 0x1fff;
4403 if (type & MSR_TYPE_R &&
4404 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4405 /* read-high */
4406 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4407
4408 if (type & MSR_TYPE_W &&
4409 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4410 /* write-high */
4411 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4412
4413 }
4414}
4415
Avi Kivity58972972009-02-24 22:26:47 +02004416static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4417{
4418 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004419 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4420 msr, MSR_TYPE_R | MSR_TYPE_W);
4421 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4422 msr, MSR_TYPE_R | MSR_TYPE_W);
4423}
4424
4425static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4426{
4427 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4428 msr, MSR_TYPE_R);
4429 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4430 msr, MSR_TYPE_R);
4431}
4432
4433static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4434{
4435 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4436 msr, MSR_TYPE_R);
4437 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4438 msr, MSR_TYPE_R);
4439}
4440
4441static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4442{
4443 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4444 msr, MSR_TYPE_W);
4445 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4446 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004447}
4448
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004449static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu)
4450{
Paolo Bonzini35754c92015-07-29 12:05:37 +02004451 return enable_apicv && lapic_in_kernel(vcpu);
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004452}
4453
Wincy Van705699a2015-02-03 23:58:17 +08004454static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4455{
4456 struct vcpu_vmx *vmx = to_vmx(vcpu);
4457 int max_irr;
4458 void *vapic_page;
4459 u16 status;
4460
4461 if (vmx->nested.pi_desc &&
4462 vmx->nested.pi_pending) {
4463 vmx->nested.pi_pending = false;
4464 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4465 return 0;
4466
4467 max_irr = find_last_bit(
4468 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4469
4470 if (max_irr == 256)
4471 return 0;
4472
4473 vapic_page = kmap(vmx->nested.virtual_apic_page);
4474 if (!vapic_page) {
4475 WARN_ON(1);
4476 return -ENOMEM;
4477 }
4478 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4479 kunmap(vmx->nested.virtual_apic_page);
4480
4481 status = vmcs_read16(GUEST_INTR_STATUS);
4482 if ((u8)max_irr > ((u8)status & 0xff)) {
4483 status &= ~0xff;
4484 status |= (u8)max_irr;
4485 vmcs_write16(GUEST_INTR_STATUS, status);
4486 }
4487 }
4488 return 0;
4489}
4490
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004491static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4492{
4493#ifdef CONFIG_SMP
4494 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004495 struct vcpu_vmx *vmx = to_vmx(vcpu);
4496
4497 /*
4498 * Currently, we don't support urgent interrupt,
4499 * all interrupts are recognized as non-urgent
4500 * interrupt, so we cannot post interrupts when
4501 * 'SN' is set.
4502 *
4503 * If the vcpu is in guest mode, it means it is
4504 * running instead of being scheduled out and
4505 * waiting in the run queue, and that's the only
4506 * case when 'SN' is set currently, warning if
4507 * 'SN' is set.
4508 */
4509 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4510
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004511 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4512 POSTED_INTR_VECTOR);
4513 return true;
4514 }
4515#endif
4516 return false;
4517}
4518
Wincy Van705699a2015-02-03 23:58:17 +08004519static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4520 int vector)
4521{
4522 struct vcpu_vmx *vmx = to_vmx(vcpu);
4523
4524 if (is_guest_mode(vcpu) &&
4525 vector == vmx->nested.posted_intr_nv) {
4526 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004527 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004528 /*
4529 * If a posted intr is not recognized by hardware,
4530 * we will accomplish it in the next vmentry.
4531 */
4532 vmx->nested.pi_pending = true;
4533 kvm_make_request(KVM_REQ_EVENT, vcpu);
4534 return 0;
4535 }
4536 return -1;
4537}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004538/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004539 * Send interrupt to vcpu via posted interrupt way.
4540 * 1. If target vcpu is running(non-root mode), send posted interrupt
4541 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4542 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4543 * interrupt from PIR in next vmentry.
4544 */
4545static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4546{
4547 struct vcpu_vmx *vmx = to_vmx(vcpu);
4548 int r;
4549
Wincy Van705699a2015-02-03 23:58:17 +08004550 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4551 if (!r)
4552 return;
4553
Yang Zhanga20ed542013-04-11 19:25:15 +08004554 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4555 return;
4556
4557 r = pi_test_and_set_on(&vmx->pi_desc);
4558 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004559 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004560 kvm_vcpu_kick(vcpu);
4561}
4562
4563static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4564{
4565 struct vcpu_vmx *vmx = to_vmx(vcpu);
4566
4567 if (!pi_test_and_clear_on(&vmx->pi_desc))
4568 return;
4569
4570 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4571}
4572
4573static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4574{
4575 return;
4576}
4577
Avi Kivity6aa8b732006-12-10 02:21:36 -08004578/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004579 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4580 * will not change in the lifetime of the guest.
4581 * Note that host-state that does change is set elsewhere. E.g., host-state
4582 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4583 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004584static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004585{
4586 u32 low32, high32;
4587 unsigned long tmpl;
4588 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004589 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004590
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004591 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004592 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4593
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004594 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004595 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004596 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4597 vmx->host_state.vmcs_host_cr4 = cr4;
4598
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004599 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004600#ifdef CONFIG_X86_64
4601 /*
4602 * Load null selectors, so we can avoid reloading them in
4603 * __vmx_load_host_state(), in case userspace uses the null selectors
4604 * too (the expected case).
4605 */
4606 vmcs_write16(HOST_DS_SELECTOR, 0);
4607 vmcs_write16(HOST_ES_SELECTOR, 0);
4608#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004609 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4610 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004611#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004612 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4613 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4614
4615 native_store_idt(&dt);
4616 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004617 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004618
Avi Kivity83287ea422012-09-16 15:10:57 +03004619 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004620
4621 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4622 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4623 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4624 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4625
4626 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4627 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4628 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4629 }
4630}
4631
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004632static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4633{
4634 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4635 if (enable_ept)
4636 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004637 if (is_guest_mode(&vmx->vcpu))
4638 vmx->vcpu.arch.cr4_guest_owned_bits &=
4639 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004640 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4641}
4642
Yang Zhang01e439b2013-04-11 19:25:12 +08004643static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4644{
4645 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4646
Paolo Bonzini35754c92015-07-29 12:05:37 +02004647 if (!vmx_cpu_uses_apicv(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004648 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4649 return pin_based_exec_ctrl;
4650}
4651
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004652static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4653{
4654 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004655
4656 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4657 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4658
Paolo Bonzini35754c92015-07-29 12:05:37 +02004659 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004660 exec_control &= ~CPU_BASED_TPR_SHADOW;
4661#ifdef CONFIG_X86_64
4662 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4663 CPU_BASED_CR8_LOAD_EXITING;
4664#endif
4665 }
4666 if (!enable_ept)
4667 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4668 CPU_BASED_CR3_LOAD_EXITING |
4669 CPU_BASED_INVLPG_EXITING;
4670 return exec_control;
4671}
4672
4673static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4674{
4675 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004676 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004677 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4678 if (vmx->vpid == 0)
4679 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4680 if (!enable_ept) {
4681 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4682 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004683 /* Enable INVPCID for non-ept guests may cause performance regression. */
4684 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004685 }
4686 if (!enable_unrestricted_guest)
4687 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4688 if (!ple_gap)
4689 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004690 if (!vmx_cpu_uses_apicv(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004691 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4692 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004693 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004694 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4695 (handle_vmptrld).
4696 We can NOT enable shadow_vmcs here because we don't have yet
4697 a current VMCS12
4698 */
4699 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004700
4701 if (!enable_pml)
4702 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004703
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004704 /* Currently, we allow L1 guest to directly run pcommit instruction. */
4705 exec_control &= ~SECONDARY_EXEC_PCOMMIT;
4706
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004707 return exec_control;
4708}
4709
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004710static void ept_set_mmio_spte_mask(void)
4711{
4712 /*
4713 * EPT Misconfigurations can be generated if the value of bits 2:0
4714 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004715 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004716 * spte.
4717 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004718 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004719}
4720
Wanpeng Lif53cd632014-12-02 19:14:58 +08004721#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004722/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004723 * Sets up the vmcs for emulated real mode.
4724 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004725static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004726{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004727#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004728 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004729#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004730 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004731
Avi Kivity6aa8b732006-12-10 02:21:36 -08004732 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004733 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4734 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004735
Abel Gordon4607c2d2013-04-18 14:35:55 +03004736 if (enable_shadow_vmcs) {
4737 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4738 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4739 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004740 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004741 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004742
Avi Kivity6aa8b732006-12-10 02:21:36 -08004743 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4744
Avi Kivity6aa8b732006-12-10 02:21:36 -08004745 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004746 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004747
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004748 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004749
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004750 if (cpu_has_secondary_exec_ctrls())
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004751 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4752 vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004753
Paolo Bonzini35754c92015-07-29 12:05:37 +02004754 if (vmx_cpu_uses_apicv(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004755 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4756 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4757 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4758 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4759
4760 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004761
4762 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4763 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004764 }
4765
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004766 if (ple_gap) {
4767 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004768 vmx->ple_window = ple_window;
4769 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004770 }
4771
Xiao Guangrongc3707952011-07-12 03:28:04 +08004772 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4773 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004774 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4775
Avi Kivity9581d442010-10-19 16:46:55 +02004776 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4777 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004778 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004779#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004780 rdmsrl(MSR_FS_BASE, a);
4781 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4782 rdmsrl(MSR_GS_BASE, a);
4783 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4784#else
4785 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4786 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4787#endif
4788
Eddie Dong2cc51562007-05-21 07:28:09 +03004789 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4790 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004791 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004792 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004793 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004794
Radim Krčmář74545702015-04-27 15:11:25 +02004795 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4796 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004797
Paolo Bonzini03916db2014-07-24 14:21:57 +02004798 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004799 u32 index = vmx_msr_index[i];
4800 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004801 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004802
4803 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4804 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004805 if (wrmsr_safe(index, data_low, data_high) < 0)
4806 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004807 vmx->guest_msrs[j].index = i;
4808 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004809 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004810 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004811 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004812
Gleb Natapov2961e8762013-11-25 15:37:13 +02004813
4814 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004815
4816 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004817 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004818
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004819 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004820 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004821
Wanpeng Lif53cd632014-12-02 19:14:58 +08004822 if (vmx_xsaves_supported())
4823 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4824
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004825 return 0;
4826}
4827
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004828static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004829{
4830 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004831 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004832 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004833
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004834 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004835
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004836 vmx->soft_vnmi_blocked = 0;
4837
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004838 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004839 kvm_set_cr8(vcpu, 0);
4840
4841 if (!init_event) {
4842 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4843 MSR_IA32_APICBASE_ENABLE;
4844 if (kvm_vcpu_is_reset_bsp(vcpu))
4845 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4846 apic_base_msr.host_initiated = true;
4847 kvm_set_apic_base(vcpu, &apic_base_msr);
4848 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004849
Avi Kivity2fb92db2011-04-27 19:42:18 +03004850 vmx_segment_cache_clear(vmx);
4851
Avi Kivity5706be02008-08-20 15:07:31 +03004852 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004853 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004854 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004855
4856 seg_setup(VCPU_SREG_DS);
4857 seg_setup(VCPU_SREG_ES);
4858 seg_setup(VCPU_SREG_FS);
4859 seg_setup(VCPU_SREG_GS);
4860 seg_setup(VCPU_SREG_SS);
4861
4862 vmcs_write16(GUEST_TR_SELECTOR, 0);
4863 vmcs_writel(GUEST_TR_BASE, 0);
4864 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4865 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4866
4867 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4868 vmcs_writel(GUEST_LDTR_BASE, 0);
4869 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4870 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4871
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004872 if (!init_event) {
4873 vmcs_write32(GUEST_SYSENTER_CS, 0);
4874 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4875 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4876 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4877 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004878
4879 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004880 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004881
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004882 vmcs_writel(GUEST_GDTR_BASE, 0);
4883 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4884
4885 vmcs_writel(GUEST_IDTR_BASE, 0);
4886 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4887
Anthony Liguori443381a2010-12-06 10:53:38 -06004888 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004889 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4890 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4891
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004892 setup_msrs(vmx);
4893
Avi Kivity6aa8b732006-12-10 02:21:36 -08004894 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4895
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004896 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004897 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004898 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004899 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004900 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004901 vmcs_write32(TPR_THRESHOLD, 0);
4902 }
4903
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004904 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004905
Paolo Bonzini35754c92015-07-29 12:05:37 +02004906 if (vmx_cpu_uses_apicv(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004907 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4908
Sheng Yang2384d2b2008-01-17 15:14:33 +08004909 if (vmx->vpid != 0)
4910 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4911
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004912 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
4913 vmx_set_cr0(vcpu, cr0); /* enter rmode */
4914 vmx->vcpu.arch.cr0 = cr0;
4915 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004916 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004917 vmx_fpu_activate(vcpu);
4918 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004919
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004920 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004921}
4922
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004923/*
4924 * In nested virtualization, check if L1 asked to exit on external interrupts.
4925 * For most existing hypervisors, this will always return true.
4926 */
4927static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4928{
4929 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4930 PIN_BASED_EXT_INTR_MASK;
4931}
4932
Bandan Das77b0f5d2014-04-19 18:17:45 -04004933/*
4934 * In nested virtualization, check if L1 has set
4935 * VM_EXIT_ACK_INTR_ON_EXIT
4936 */
4937static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4938{
4939 return get_vmcs12(vcpu)->vm_exit_controls &
4940 VM_EXIT_ACK_INTR_ON_EXIT;
4941}
4942
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004943static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4944{
4945 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4946 PIN_BASED_NMI_EXITING;
4947}
4948
Jan Kiszkac9a79532014-03-07 20:03:15 +01004949static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004950{
4951 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004952
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004953 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4954 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4955 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4956}
4957
Jan Kiszkac9a79532014-03-07 20:03:15 +01004958static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004959{
4960 u32 cpu_based_vm_exec_control;
4961
Jan Kiszkac9a79532014-03-07 20:03:15 +01004962 if (!cpu_has_virtual_nmis() ||
4963 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4964 enable_irq_window(vcpu);
4965 return;
4966 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004967
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004968 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4969 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4970 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4971}
4972
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004973static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004974{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004975 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004976 uint32_t intr;
4977 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004978
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004979 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004980
Avi Kivityfa89a812008-09-01 15:57:51 +03004981 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004982 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004983 int inc_eip = 0;
4984 if (vcpu->arch.interrupt.soft)
4985 inc_eip = vcpu->arch.event_exit_inst_len;
4986 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004987 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004988 return;
4989 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004990 intr = irq | INTR_INFO_VALID_MASK;
4991 if (vcpu->arch.interrupt.soft) {
4992 intr |= INTR_TYPE_SOFT_INTR;
4993 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4994 vmx->vcpu.arch.event_exit_inst_len);
4995 } else
4996 intr |= INTR_TYPE_EXT_INTR;
4997 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004998}
4999
Sheng Yangf08864b2008-05-15 18:23:25 +08005000static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5001{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005002 struct vcpu_vmx *vmx = to_vmx(vcpu);
5003
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005004 if (is_guest_mode(vcpu))
5005 return;
5006
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005007 if (!cpu_has_virtual_nmis()) {
5008 /*
5009 * Tracking the NMI-blocked state in software is built upon
5010 * finding the next open IRQ window. This, in turn, depends on
5011 * well-behaving guests: They have to keep IRQs disabled at
5012 * least as long as the NMI handler runs. Otherwise we may
5013 * cause NMI nesting, maybe breaking the guest. But as this is
5014 * highly unlikely, we can live with the residual risk.
5015 */
5016 vmx->soft_vnmi_blocked = 1;
5017 vmx->vnmi_blocked_time = 0;
5018 }
5019
Jan Kiszka487b3912008-09-26 09:30:56 +02005020 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02005021 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005022 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005023 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005024 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005025 return;
5026 }
Sheng Yangf08864b2008-05-15 18:23:25 +08005027 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5028 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005029}
5030
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005031static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5032{
5033 if (!cpu_has_virtual_nmis())
5034 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005035 if (to_vmx(vcpu)->nmi_known_unmasked)
5036 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005037 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005038}
5039
5040static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5041{
5042 struct vcpu_vmx *vmx = to_vmx(vcpu);
5043
5044 if (!cpu_has_virtual_nmis()) {
5045 if (vmx->soft_vnmi_blocked != masked) {
5046 vmx->soft_vnmi_blocked = masked;
5047 vmx->vnmi_blocked_time = 0;
5048 }
5049 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005050 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005051 if (masked)
5052 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5053 GUEST_INTR_STATE_NMI);
5054 else
5055 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5056 GUEST_INTR_STATE_NMI);
5057 }
5058}
5059
Jan Kiszka2505dc92013-04-14 12:12:47 +02005060static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5061{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005062 if (to_vmx(vcpu)->nested.nested_run_pending)
5063 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005064
Jan Kiszka2505dc92013-04-14 12:12:47 +02005065 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5066 return 0;
5067
5068 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5069 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5070 | GUEST_INTR_STATE_NMI));
5071}
5072
Gleb Natapov78646122009-03-23 12:12:11 +02005073static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5074{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005075 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5076 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005077 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5078 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005079}
5080
Izik Eiduscbc94022007-10-25 00:29:55 +02005081static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5082{
5083 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005084
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005085 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5086 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005087 if (ret)
5088 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005089 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005090 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005091}
5092
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005093static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005094{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005095 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005096 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005097 /*
5098 * Update instruction length as we may reinject the exception
5099 * from user space while in guest debugging mode.
5100 */
5101 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5102 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005103 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005104 return false;
5105 /* fall through */
5106 case DB_VECTOR:
5107 if (vcpu->guest_debug &
5108 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5109 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005110 /* fall through */
5111 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005112 case OF_VECTOR:
5113 case BR_VECTOR:
5114 case UD_VECTOR:
5115 case DF_VECTOR:
5116 case SS_VECTOR:
5117 case GP_VECTOR:
5118 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005119 return true;
5120 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005121 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005122 return false;
5123}
5124
5125static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5126 int vec, u32 err_code)
5127{
5128 /*
5129 * Instruction with address size override prefix opcode 0x67
5130 * Cause the #SS fault with 0 error code in VM86 mode.
5131 */
5132 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5133 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5134 if (vcpu->arch.halt_request) {
5135 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005136 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005137 }
5138 return 1;
5139 }
5140 return 0;
5141 }
5142
5143 /*
5144 * Forward all other exceptions that are valid in real mode.
5145 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5146 * the required debugging infrastructure rework.
5147 */
5148 kvm_queue_exception(vcpu, vec);
5149 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005150}
5151
Andi Kleena0861c02009-06-08 17:37:09 +08005152/*
5153 * Trigger machine check on the host. We assume all the MSRs are already set up
5154 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5155 * We pass a fake environment to the machine check handler because we want
5156 * the guest to be always treated like user space, no matter what context
5157 * it used internally.
5158 */
5159static void kvm_machine_check(void)
5160{
5161#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5162 struct pt_regs regs = {
5163 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5164 .flags = X86_EFLAGS_IF,
5165 };
5166
5167 do_machine_check(&regs, 0);
5168#endif
5169}
5170
Avi Kivity851ba692009-08-24 11:10:17 +03005171static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005172{
5173 /* already handled by vcpu_run */
5174 return 1;
5175}
5176
Avi Kivity851ba692009-08-24 11:10:17 +03005177static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005178{
Avi Kivity1155f762007-11-22 11:30:47 +02005179 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005180 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005181 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005182 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005183 u32 vect_info;
5184 enum emulation_result er;
5185
Avi Kivity1155f762007-11-22 11:30:47 +02005186 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005187 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005188
Andi Kleena0861c02009-06-08 17:37:09 +08005189 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005190 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005191
Jan Kiszkae4a41882008-09-26 09:30:46 +02005192 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005193 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005194
5195 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005196 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005197 return 1;
5198 }
5199
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005200 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005201 if (is_guest_mode(vcpu)) {
5202 kvm_queue_exception(vcpu, UD_VECTOR);
5203 return 1;
5204 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005205 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005206 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005207 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005208 return 1;
5209 }
5210
Avi Kivity6aa8b732006-12-10 02:21:36 -08005211 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005212 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005213 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005214
5215 /*
5216 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5217 * MMIO, it is better to report an internal error.
5218 * See the comments in vmx_handle_exit.
5219 */
5220 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5221 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5222 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5223 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005224 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005225 vcpu->run->internal.data[0] = vect_info;
5226 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005227 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005228 return 0;
5229 }
5230
Avi Kivity6aa8b732006-12-10 02:21:36 -08005231 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005232 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005233 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005234 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005235 trace_kvm_page_fault(cr2, error_code);
5236
Gleb Natapov3298b752009-05-11 13:35:46 +03005237 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005238 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005239 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005240 }
5241
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005242 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005243
5244 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5245 return handle_rmode_exception(vcpu, ex_no, error_code);
5246
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005247 switch (ex_no) {
5248 case DB_VECTOR:
5249 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5250 if (!(vcpu->guest_debug &
5251 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005252 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005253 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005254 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5255 skip_emulated_instruction(vcpu);
5256
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005257 kvm_queue_exception(vcpu, DB_VECTOR);
5258 return 1;
5259 }
5260 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5261 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5262 /* fall through */
5263 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005264 /*
5265 * Update instruction length as we may reinject #BP from
5266 * user space while in guest debugging mode. Reading it for
5267 * #DB as well causes no harm, it is not used in that case.
5268 */
5269 vmx->vcpu.arch.event_exit_inst_len =
5270 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005271 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005272 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005273 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5274 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005275 break;
5276 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005277 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5278 kvm_run->ex.exception = ex_no;
5279 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005280 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005281 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005282 return 0;
5283}
5284
Avi Kivity851ba692009-08-24 11:10:17 +03005285static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005286{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005287 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005288 return 1;
5289}
5290
Avi Kivity851ba692009-08-24 11:10:17 +03005291static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005292{
Avi Kivity851ba692009-08-24 11:10:17 +03005293 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005294 return 0;
5295}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005296
Avi Kivity851ba692009-08-24 11:10:17 +03005297static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005298{
He, Qingbfdaab02007-09-12 14:18:28 +08005299 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005300 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005301 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005302
He, Qingbfdaab02007-09-12 14:18:28 +08005303 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005304 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005305 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005306
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005307 ++vcpu->stat.io_exits;
5308
5309 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005310 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005311
5312 port = exit_qualification >> 16;
5313 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005314 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005315
5316 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005317}
5318
Ingo Molnar102d8322007-02-19 14:37:47 +02005319static void
5320vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5321{
5322 /*
5323 * Patch in the VMCALL instruction:
5324 */
5325 hypercall[0] = 0x0f;
5326 hypercall[1] = 0x01;
5327 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005328}
5329
Wincy Vanb9c237b2015-02-03 23:56:30 +08005330static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005331{
5332 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005333 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005334
Wincy Vanb9c237b2015-02-03 23:56:30 +08005335 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005336 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5337 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5338 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5339 return (val & always_on) == always_on;
5340}
5341
Guo Chao0fa06072012-06-28 15:16:19 +08005342/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005343static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5344{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005345 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005346 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5347 unsigned long orig_val = val;
5348
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005349 /*
5350 * We get here when L2 changed cr0 in a way that did not change
5351 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005352 * but did change L0 shadowed bits. So we first calculate the
5353 * effective cr0 value that L1 would like to write into the
5354 * hardware. It consists of the L2-owned bits from the new
5355 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005356 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005357 val = (val & ~vmcs12->cr0_guest_host_mask) |
5358 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5359
Wincy Vanb9c237b2015-02-03 23:56:30 +08005360 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005361 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005362
5363 if (kvm_set_cr0(vcpu, val))
5364 return 1;
5365 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005366 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005367 } else {
5368 if (to_vmx(vcpu)->nested.vmxon &&
5369 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5370 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005371 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005372 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005373}
5374
5375static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5376{
5377 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005378 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5379 unsigned long orig_val = val;
5380
5381 /* analogously to handle_set_cr0 */
5382 val = (val & ~vmcs12->cr4_guest_host_mask) |
5383 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5384 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005385 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005386 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005387 return 0;
5388 } else
5389 return kvm_set_cr4(vcpu, val);
5390}
5391
5392/* called to set cr0 as approriate for clts instruction exit. */
5393static void handle_clts(struct kvm_vcpu *vcpu)
5394{
5395 if (is_guest_mode(vcpu)) {
5396 /*
5397 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5398 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5399 * just pretend it's off (also in arch.cr0 for fpu_activate).
5400 */
5401 vmcs_writel(CR0_READ_SHADOW,
5402 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5403 vcpu->arch.cr0 &= ~X86_CR0_TS;
5404 } else
5405 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5406}
5407
Avi Kivity851ba692009-08-24 11:10:17 +03005408static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005409{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005410 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005411 int cr;
5412 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005413 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005414
He, Qingbfdaab02007-09-12 14:18:28 +08005415 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005416 cr = exit_qualification & 15;
5417 reg = (exit_qualification >> 8) & 15;
5418 switch ((exit_qualification >> 4) & 3) {
5419 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005420 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005421 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005422 switch (cr) {
5423 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005424 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005425 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005426 return 1;
5427 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005428 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005429 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005430 return 1;
5431 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005432 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005433 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005434 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005435 case 8: {
5436 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005437 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005438 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005439 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005440 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005441 return 1;
5442 if (cr8_prev <= cr8)
5443 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005444 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005445 return 0;
5446 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005447 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005448 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005449 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005450 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005451 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005452 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005453 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005454 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005455 case 1: /*mov from cr*/
5456 switch (cr) {
5457 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005458 val = kvm_read_cr3(vcpu);
5459 kvm_register_write(vcpu, reg, val);
5460 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005461 skip_emulated_instruction(vcpu);
5462 return 1;
5463 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005464 val = kvm_get_cr8(vcpu);
5465 kvm_register_write(vcpu, reg, val);
5466 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005467 skip_emulated_instruction(vcpu);
5468 return 1;
5469 }
5470 break;
5471 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005472 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005473 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005474 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005475
5476 skip_emulated_instruction(vcpu);
5477 return 1;
5478 default:
5479 break;
5480 }
Avi Kivity851ba692009-08-24 11:10:17 +03005481 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005482 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005483 (int)(exit_qualification >> 4) & 3, cr);
5484 return 0;
5485}
5486
Avi Kivity851ba692009-08-24 11:10:17 +03005487static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005488{
He, Qingbfdaab02007-09-12 14:18:28 +08005489 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005490 int dr, dr7, reg;
5491
5492 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5493 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5494
5495 /* First, if DR does not exist, trigger UD */
5496 if (!kvm_require_dr(vcpu, dr))
5497 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005498
Jan Kiszkaf2483412010-01-20 18:20:20 +01005499 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005500 if (!kvm_require_cpl(vcpu, 0))
5501 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005502 dr7 = vmcs_readl(GUEST_DR7);
5503 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005504 /*
5505 * As the vm-exit takes precedence over the debug trap, we
5506 * need to emulate the latter, either for the host or the
5507 * guest debugging itself.
5508 */
5509 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005510 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005511 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005512 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005513 vcpu->run->debug.arch.exception = DB_VECTOR;
5514 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005515 return 0;
5516 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005517 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005518 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005519 kvm_queue_exception(vcpu, DB_VECTOR);
5520 return 1;
5521 }
5522 }
5523
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005524 if (vcpu->guest_debug == 0) {
5525 u32 cpu_based_vm_exec_control;
5526
5527 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5528 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5529 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5530
5531 /*
5532 * No more DR vmexits; force a reload of the debug registers
5533 * and reenter on this instruction. The next vmexit will
5534 * retrieve the full state of the debug registers.
5535 */
5536 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5537 return 1;
5538 }
5539
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005540 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5541 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005542 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005543
5544 if (kvm_get_dr(vcpu, dr, &val))
5545 return 1;
5546 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005547 } else
Nadav Amit57773922014-06-18 17:19:23 +03005548 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005549 return 1;
5550
Avi Kivity6aa8b732006-12-10 02:21:36 -08005551 skip_emulated_instruction(vcpu);
5552 return 1;
5553}
5554
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005555static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5556{
5557 return vcpu->arch.dr6;
5558}
5559
5560static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5561{
5562}
5563
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005564static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5565{
5566 u32 cpu_based_vm_exec_control;
5567
5568 get_debugreg(vcpu->arch.db[0], 0);
5569 get_debugreg(vcpu->arch.db[1], 1);
5570 get_debugreg(vcpu->arch.db[2], 2);
5571 get_debugreg(vcpu->arch.db[3], 3);
5572 get_debugreg(vcpu->arch.dr6, 6);
5573 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5574
5575 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5576
5577 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5578 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5579 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5580}
5581
Gleb Natapov020df072010-04-13 10:05:23 +03005582static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5583{
5584 vmcs_writel(GUEST_DR7, val);
5585}
5586
Avi Kivity851ba692009-08-24 11:10:17 +03005587static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005588{
Avi Kivity06465c52007-02-28 20:46:53 +02005589 kvm_emulate_cpuid(vcpu);
5590 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005591}
5592
Avi Kivity851ba692009-08-24 11:10:17 +03005593static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005594{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005595 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005596 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005597
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005598 msr_info.index = ecx;
5599 msr_info.host_initiated = false;
5600 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005601 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005602 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005603 return 1;
5604 }
5605
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005606 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005607
Avi Kivity6aa8b732006-12-10 02:21:36 -08005608 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005609 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5610 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005611 skip_emulated_instruction(vcpu);
5612 return 1;
5613}
5614
Avi Kivity851ba692009-08-24 11:10:17 +03005615static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005616{
Will Auld8fe8ab42012-11-29 12:42:12 -08005617 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005618 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5619 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5620 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005621
Will Auld8fe8ab42012-11-29 12:42:12 -08005622 msr.data = data;
5623 msr.index = ecx;
5624 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005625 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005626 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005627 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005628 return 1;
5629 }
5630
Avi Kivity59200272010-01-25 19:47:02 +02005631 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005632 skip_emulated_instruction(vcpu);
5633 return 1;
5634}
5635
Avi Kivity851ba692009-08-24 11:10:17 +03005636static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005637{
Avi Kivity3842d132010-07-27 12:30:24 +03005638 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005639 return 1;
5640}
5641
Avi Kivity851ba692009-08-24 11:10:17 +03005642static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005643{
Eddie Dong85f455f2007-07-06 12:20:49 +03005644 u32 cpu_based_vm_exec_control;
5645
5646 /* clear pending irq */
5647 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5648 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5649 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005650
Avi Kivity3842d132010-07-27 12:30:24 +03005651 kvm_make_request(KVM_REQ_EVENT, vcpu);
5652
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005653 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005654 return 1;
5655}
5656
Avi Kivity851ba692009-08-24 11:10:17 +03005657static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005658{
Avi Kivityd3bef152007-06-05 15:53:05 +03005659 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005660}
5661
Avi Kivity851ba692009-08-24 11:10:17 +03005662static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005663{
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005664 kvm_emulate_hypercall(vcpu);
5665 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005666}
5667
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005668static int handle_invd(struct kvm_vcpu *vcpu)
5669{
Andre Przywara51d8b662010-12-21 11:12:02 +01005670 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005671}
5672
Avi Kivity851ba692009-08-24 11:10:17 +03005673static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005674{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005675 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005676
5677 kvm_mmu_invlpg(vcpu, exit_qualification);
5678 skip_emulated_instruction(vcpu);
5679 return 1;
5680}
5681
Avi Kivityfee84b02011-11-10 14:57:25 +02005682static int handle_rdpmc(struct kvm_vcpu *vcpu)
5683{
5684 int err;
5685
5686 err = kvm_rdpmc(vcpu);
5687 kvm_complete_insn_gp(vcpu, err);
5688
5689 return 1;
5690}
5691
Avi Kivity851ba692009-08-24 11:10:17 +03005692static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005693{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005694 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005695 return 1;
5696}
5697
Dexuan Cui2acf9232010-06-10 11:27:12 +08005698static int handle_xsetbv(struct kvm_vcpu *vcpu)
5699{
5700 u64 new_bv = kvm_read_edx_eax(vcpu);
5701 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5702
5703 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5704 skip_emulated_instruction(vcpu);
5705 return 1;
5706}
5707
Wanpeng Lif53cd632014-12-02 19:14:58 +08005708static int handle_xsaves(struct kvm_vcpu *vcpu)
5709{
5710 skip_emulated_instruction(vcpu);
5711 WARN(1, "this should never happen\n");
5712 return 1;
5713}
5714
5715static int handle_xrstors(struct kvm_vcpu *vcpu)
5716{
5717 skip_emulated_instruction(vcpu);
5718 WARN(1, "this should never happen\n");
5719 return 1;
5720}
5721
Avi Kivity851ba692009-08-24 11:10:17 +03005722static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005723{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005724 if (likely(fasteoi)) {
5725 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5726 int access_type, offset;
5727
5728 access_type = exit_qualification & APIC_ACCESS_TYPE;
5729 offset = exit_qualification & APIC_ACCESS_OFFSET;
5730 /*
5731 * Sane guest uses MOV to write EOI, with written value
5732 * not cared. So make a short-circuit here by avoiding
5733 * heavy instruction emulation.
5734 */
5735 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5736 (offset == APIC_EOI)) {
5737 kvm_lapic_set_eoi(vcpu);
5738 skip_emulated_instruction(vcpu);
5739 return 1;
5740 }
5741 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005742 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005743}
5744
Yang Zhangc7c9c562013-01-25 10:18:51 +08005745static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5746{
5747 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5748 int vector = exit_qualification & 0xff;
5749
5750 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5751 kvm_apic_set_eoi_accelerated(vcpu, vector);
5752 return 1;
5753}
5754
Yang Zhang83d4c282013-01-25 10:18:49 +08005755static int handle_apic_write(struct kvm_vcpu *vcpu)
5756{
5757 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5758 u32 offset = exit_qualification & 0xfff;
5759
5760 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5761 kvm_apic_write_nodecode(vcpu, offset);
5762 return 1;
5763}
5764
Avi Kivity851ba692009-08-24 11:10:17 +03005765static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005766{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005767 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005768 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005769 bool has_error_code = false;
5770 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005771 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005772 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005773
5774 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005775 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005776 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005777
5778 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5779
5780 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005781 if (reason == TASK_SWITCH_GATE && idt_v) {
5782 switch (type) {
5783 case INTR_TYPE_NMI_INTR:
5784 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005785 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005786 break;
5787 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005788 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005789 kvm_clear_interrupt_queue(vcpu);
5790 break;
5791 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005792 if (vmx->idt_vectoring_info &
5793 VECTORING_INFO_DELIVER_CODE_MASK) {
5794 has_error_code = true;
5795 error_code =
5796 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5797 }
5798 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005799 case INTR_TYPE_SOFT_EXCEPTION:
5800 kvm_clear_exception_queue(vcpu);
5801 break;
5802 default:
5803 break;
5804 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005805 }
Izik Eidus37817f22008-03-24 23:14:53 +02005806 tss_selector = exit_qualification;
5807
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005808 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5809 type != INTR_TYPE_EXT_INTR &&
5810 type != INTR_TYPE_NMI_INTR))
5811 skip_emulated_instruction(vcpu);
5812
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005813 if (kvm_task_switch(vcpu, tss_selector,
5814 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5815 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005816 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5817 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5818 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005819 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005820 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005821
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005822 /*
5823 * TODO: What about debug traps on tss switch?
5824 * Are we supposed to inject them and update dr6?
5825 */
5826
5827 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005828}
5829
Avi Kivity851ba692009-08-24 11:10:17 +03005830static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005831{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005832 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005833 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005834 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005835 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005836
Sheng Yangf9c617f2009-03-25 10:08:52 +08005837 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005838
Sheng Yang14394422008-04-28 12:24:45 +08005839 gla_validity = (exit_qualification >> 7) & 0x3;
5840 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5841 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5842 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5843 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005844 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005845 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5846 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005847 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5848 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005849 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005850 }
5851
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005852 /*
5853 * EPT violation happened while executing iret from NMI,
5854 * "blocked by NMI" bit has to be set before next VM entry.
5855 * There are errata that may cause this bit to not be set:
5856 * AAK134, BY25.
5857 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005858 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5859 cpu_has_virtual_nmis() &&
5860 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005861 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5862
Sheng Yang14394422008-04-28 12:24:45 +08005863 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005864 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005865
5866 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005867 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005868 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005869 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005870 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005871 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005872
Yang Zhang25d92082013-08-06 12:00:32 +03005873 vcpu->arch.exit_qualification = exit_qualification;
5874
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005875 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005876}
5877
Avi Kivity851ba692009-08-24 11:10:17 +03005878static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005879{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005880 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005881 gpa_t gpa;
5882
5883 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00005884 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005885 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08005886 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005887 return 1;
5888 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005889
Paolo Bonzini450869d2015-11-04 13:41:21 +01005890 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005891 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005892 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5893 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005894
5895 if (unlikely(ret == RET_MMIO_PF_INVALID))
5896 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5897
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005898 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005899 return 1;
5900
5901 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005902 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005903
Avi Kivity851ba692009-08-24 11:10:17 +03005904 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5905 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005906
5907 return 0;
5908}
5909
Avi Kivity851ba692009-08-24 11:10:17 +03005910static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005911{
5912 u32 cpu_based_vm_exec_control;
5913
5914 /* clear pending NMI */
5915 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5916 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5917 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5918 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005919 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005920
5921 return 1;
5922}
5923
Mohammed Gamal80ced182009-09-01 12:48:18 +02005924static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005925{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005926 struct vcpu_vmx *vmx = to_vmx(vcpu);
5927 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005928 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005929 u32 cpu_exec_ctrl;
5930 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005931 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005932
5933 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5934 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005935
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005936 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005937 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005938 return handle_interrupt_window(&vmx->vcpu);
5939
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005940 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5941 return 1;
5942
Gleb Natapov991eebf2013-04-11 12:10:51 +03005943 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005944
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005945 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005946 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005947 ret = 0;
5948 goto out;
5949 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005950
Avi Kivityde5f70e2012-06-12 20:22:28 +03005951 if (err != EMULATE_DONE) {
5952 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5953 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5954 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005955 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005956 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005957
Gleb Natapov8d76c492013-05-08 18:38:44 +03005958 if (vcpu->arch.halt_request) {
5959 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005960 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005961 goto out;
5962 }
5963
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005964 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005965 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005966 if (need_resched())
5967 schedule();
5968 }
5969
Mohammed Gamal80ced182009-09-01 12:48:18 +02005970out:
5971 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005972}
5973
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005974static int __grow_ple_window(int val)
5975{
5976 if (ple_window_grow < 1)
5977 return ple_window;
5978
5979 val = min(val, ple_window_actual_max);
5980
5981 if (ple_window_grow < ple_window)
5982 val *= ple_window_grow;
5983 else
5984 val += ple_window_grow;
5985
5986 return val;
5987}
5988
5989static int __shrink_ple_window(int val, int modifier, int minimum)
5990{
5991 if (modifier < 1)
5992 return ple_window;
5993
5994 if (modifier < ple_window)
5995 val /= modifier;
5996 else
5997 val -= modifier;
5998
5999 return max(val, minimum);
6000}
6001
6002static void grow_ple_window(struct kvm_vcpu *vcpu)
6003{
6004 struct vcpu_vmx *vmx = to_vmx(vcpu);
6005 int old = vmx->ple_window;
6006
6007 vmx->ple_window = __grow_ple_window(old);
6008
6009 if (vmx->ple_window != old)
6010 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006011
6012 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006013}
6014
6015static void shrink_ple_window(struct kvm_vcpu *vcpu)
6016{
6017 struct vcpu_vmx *vmx = to_vmx(vcpu);
6018 int old = vmx->ple_window;
6019
6020 vmx->ple_window = __shrink_ple_window(old,
6021 ple_window_shrink, ple_window);
6022
6023 if (vmx->ple_window != old)
6024 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006025
6026 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006027}
6028
6029/*
6030 * ple_window_actual_max is computed to be one grow_ple_window() below
6031 * ple_window_max. (See __grow_ple_window for the reason.)
6032 * This prevents overflows, because ple_window_max is int.
6033 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6034 * this process.
6035 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6036 */
6037static void update_ple_window_actual_max(void)
6038{
6039 ple_window_actual_max =
6040 __shrink_ple_window(max(ple_window_max, ple_window),
6041 ple_window_grow, INT_MIN);
6042}
6043
Feng Wubf9f6ac2015-09-18 22:29:55 +08006044/*
6045 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6046 */
6047static void wakeup_handler(void)
6048{
6049 struct kvm_vcpu *vcpu;
6050 int cpu = smp_processor_id();
6051
6052 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6053 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6054 blocked_vcpu_list) {
6055 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6056
6057 if (pi_test_on(pi_desc) == 1)
6058 kvm_vcpu_kick(vcpu);
6059 }
6060 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6061}
6062
Tiejun Chenf2c76482014-10-28 10:14:47 +08006063static __init int hardware_setup(void)
6064{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006065 int r = -ENOMEM, i, msr;
6066
6067 rdmsrl_safe(MSR_EFER, &host_efer);
6068
6069 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6070 kvm_define_shared_msr(i, vmx_msr_index[i]);
6071
6072 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6073 if (!vmx_io_bitmap_a)
6074 return r;
6075
6076 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6077 if (!vmx_io_bitmap_b)
6078 goto out;
6079
6080 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6081 if (!vmx_msr_bitmap_legacy)
6082 goto out1;
6083
6084 vmx_msr_bitmap_legacy_x2apic =
6085 (unsigned long *)__get_free_page(GFP_KERNEL);
6086 if (!vmx_msr_bitmap_legacy_x2apic)
6087 goto out2;
6088
6089 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6090 if (!vmx_msr_bitmap_longmode)
6091 goto out3;
6092
6093 vmx_msr_bitmap_longmode_x2apic =
6094 (unsigned long *)__get_free_page(GFP_KERNEL);
6095 if (!vmx_msr_bitmap_longmode_x2apic)
6096 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08006097
6098 if (nested) {
6099 vmx_msr_bitmap_nested =
6100 (unsigned long *)__get_free_page(GFP_KERNEL);
6101 if (!vmx_msr_bitmap_nested)
6102 goto out5;
6103 }
6104
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006105 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6106 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006107 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006108
6109 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6110 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006111 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006112
6113 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6114 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6115
6116 /*
6117 * Allow direct access to the PC debug port (it is often used for I/O
6118 * delays, but the vmexits simply slow things down).
6119 */
6120 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6121 clear_bit(0x80, vmx_io_bitmap_a);
6122
6123 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6124
6125 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6126 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08006127 if (nested)
6128 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006129
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006130 if (setup_vmcs_config(&vmcs_config) < 0) {
6131 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006132 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006133 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006134
6135 if (boot_cpu_has(X86_FEATURE_NX))
6136 kvm_enable_efer_bits(EFER_NX);
6137
6138 if (!cpu_has_vmx_vpid())
6139 enable_vpid = 0;
6140 if (!cpu_has_vmx_shadow_vmcs())
6141 enable_shadow_vmcs = 0;
6142 if (enable_shadow_vmcs)
6143 init_vmcs_shadow_fields();
6144
6145 if (!cpu_has_vmx_ept() ||
6146 !cpu_has_vmx_ept_4levels()) {
6147 enable_ept = 0;
6148 enable_unrestricted_guest = 0;
6149 enable_ept_ad_bits = 0;
6150 }
6151
6152 if (!cpu_has_vmx_ept_ad_bits())
6153 enable_ept_ad_bits = 0;
6154
6155 if (!cpu_has_vmx_unrestricted_guest())
6156 enable_unrestricted_guest = 0;
6157
Paolo Bonziniad15a292015-01-30 16:18:49 +01006158 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006159 flexpriority_enabled = 0;
6160
Paolo Bonziniad15a292015-01-30 16:18:49 +01006161 /*
6162 * set_apic_access_page_addr() is used to reload apic access
6163 * page upon invalidation. No need to do anything if not
6164 * using the APIC_ACCESS_ADDR VMCS field.
6165 */
6166 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006167 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006168
6169 if (!cpu_has_vmx_tpr_shadow())
6170 kvm_x86_ops->update_cr8_intercept = NULL;
6171
6172 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6173 kvm_disable_largepages();
6174
6175 if (!cpu_has_vmx_ple())
6176 ple_gap = 0;
6177
6178 if (!cpu_has_vmx_apicv())
6179 enable_apicv = 0;
6180
6181 if (enable_apicv)
6182 kvm_x86_ops->update_cr8_intercept = NULL;
6183 else {
6184 kvm_x86_ops->hwapic_irr_update = NULL;
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01006185 kvm_x86_ops->hwapic_isr_update = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006186 kvm_x86_ops->deliver_posted_interrupt = NULL;
6187 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
6188 }
6189
Tiejun Chenbaa03522014-12-23 16:21:11 +08006190 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6191 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6192 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6193 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6194 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6195 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6196 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6197
6198 memcpy(vmx_msr_bitmap_legacy_x2apic,
6199 vmx_msr_bitmap_legacy, PAGE_SIZE);
6200 memcpy(vmx_msr_bitmap_longmode_x2apic,
6201 vmx_msr_bitmap_longmode, PAGE_SIZE);
6202
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006203 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6204
Tiejun Chenbaa03522014-12-23 16:21:11 +08006205 if (enable_apicv) {
6206 for (msr = 0x800; msr <= 0x8ff; msr++)
6207 vmx_disable_intercept_msr_read_x2apic(msr);
6208
6209 /* According SDM, in x2apic mode, the whole id reg is used.
6210 * But in KVM, it only use the highest eight bits. Need to
6211 * intercept it */
6212 vmx_enable_intercept_msr_read_x2apic(0x802);
6213 /* TMCCT */
6214 vmx_enable_intercept_msr_read_x2apic(0x839);
6215 /* TPR */
6216 vmx_disable_intercept_msr_write_x2apic(0x808);
6217 /* EOI */
6218 vmx_disable_intercept_msr_write_x2apic(0x80b);
6219 /* SELF-IPI */
6220 vmx_disable_intercept_msr_write_x2apic(0x83f);
6221 }
6222
6223 if (enable_ept) {
6224 kvm_mmu_set_mask_ptes(0ull,
6225 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6226 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6227 0ull, VMX_EPT_EXECUTABLE_MASK);
6228 ept_set_mmio_spte_mask();
6229 kvm_enable_tdp();
6230 } else
6231 kvm_disable_tdp();
6232
6233 update_ple_window_actual_max();
6234
Kai Huang843e4332015-01-28 10:54:28 +08006235 /*
6236 * Only enable PML when hardware supports PML feature, and both EPT
6237 * and EPT A/D bit features are enabled -- PML depends on them to work.
6238 */
6239 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6240 enable_pml = 0;
6241
6242 if (!enable_pml) {
6243 kvm_x86_ops->slot_enable_log_dirty = NULL;
6244 kvm_x86_ops->slot_disable_log_dirty = NULL;
6245 kvm_x86_ops->flush_log_dirty = NULL;
6246 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6247 }
6248
Feng Wubf9f6ac2015-09-18 22:29:55 +08006249 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6250
Tiejun Chenf2c76482014-10-28 10:14:47 +08006251 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006252
Wincy Van3af18d92015-02-03 23:49:31 +08006253out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006254 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006255out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006256 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006257out6:
6258 if (nested)
6259 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006260out5:
6261 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6262out4:
6263 free_page((unsigned long)vmx_msr_bitmap_longmode);
6264out3:
6265 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6266out2:
6267 free_page((unsigned long)vmx_msr_bitmap_legacy);
6268out1:
6269 free_page((unsigned long)vmx_io_bitmap_b);
6270out:
6271 free_page((unsigned long)vmx_io_bitmap_a);
6272
6273 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006274}
6275
6276static __exit void hardware_unsetup(void)
6277{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006278 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6279 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6280 free_page((unsigned long)vmx_msr_bitmap_legacy);
6281 free_page((unsigned long)vmx_msr_bitmap_longmode);
6282 free_page((unsigned long)vmx_io_bitmap_b);
6283 free_page((unsigned long)vmx_io_bitmap_a);
6284 free_page((unsigned long)vmx_vmwrite_bitmap);
6285 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006286 if (nested)
6287 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006288
Tiejun Chenf2c76482014-10-28 10:14:47 +08006289 free_kvm_area();
6290}
6291
Avi Kivity6aa8b732006-12-10 02:21:36 -08006292/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006293 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6294 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6295 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006296static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006297{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006298 if (ple_gap)
6299 grow_ple_window(vcpu);
6300
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006301 skip_emulated_instruction(vcpu);
6302 kvm_vcpu_on_spin(vcpu);
6303
6304 return 1;
6305}
6306
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006307static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006308{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006309 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006310 return 1;
6311}
6312
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006313static int handle_mwait(struct kvm_vcpu *vcpu)
6314{
6315 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6316 return handle_nop(vcpu);
6317}
6318
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006319static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6320{
6321 return 1;
6322}
6323
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006324static int handle_monitor(struct kvm_vcpu *vcpu)
6325{
6326 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6327 return handle_nop(vcpu);
6328}
6329
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006330/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006331 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6332 * We could reuse a single VMCS for all the L2 guests, but we also want the
6333 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6334 * allows keeping them loaded on the processor, and in the future will allow
6335 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6336 * every entry if they never change.
6337 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6338 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6339 *
6340 * The following functions allocate and free a vmcs02 in this pool.
6341 */
6342
6343/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6344static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6345{
6346 struct vmcs02_list *item;
6347 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6348 if (item->vmptr == vmx->nested.current_vmptr) {
6349 list_move(&item->list, &vmx->nested.vmcs02_pool);
6350 return &item->vmcs02;
6351 }
6352
6353 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6354 /* Recycle the least recently used VMCS. */
6355 item = list_entry(vmx->nested.vmcs02_pool.prev,
6356 struct vmcs02_list, list);
6357 item->vmptr = vmx->nested.current_vmptr;
6358 list_move(&item->list, &vmx->nested.vmcs02_pool);
6359 return &item->vmcs02;
6360 }
6361
6362 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006363 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006364 if (!item)
6365 return NULL;
6366 item->vmcs02.vmcs = alloc_vmcs();
6367 if (!item->vmcs02.vmcs) {
6368 kfree(item);
6369 return NULL;
6370 }
6371 loaded_vmcs_init(&item->vmcs02);
6372 item->vmptr = vmx->nested.current_vmptr;
6373 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6374 vmx->nested.vmcs02_num++;
6375 return &item->vmcs02;
6376}
6377
6378/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6379static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6380{
6381 struct vmcs02_list *item;
6382 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6383 if (item->vmptr == vmptr) {
6384 free_loaded_vmcs(&item->vmcs02);
6385 list_del(&item->list);
6386 kfree(item);
6387 vmx->nested.vmcs02_num--;
6388 return;
6389 }
6390}
6391
6392/*
6393 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006394 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6395 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006396 */
6397static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6398{
6399 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006400
6401 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006402 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006403 /*
6404 * Something will leak if the above WARN triggers. Better than
6405 * a use-after-free.
6406 */
6407 if (vmx->loaded_vmcs == &item->vmcs02)
6408 continue;
6409
6410 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006411 list_del(&item->list);
6412 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006413 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006414 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006415}
6416
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006417/*
6418 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6419 * set the success or error code of an emulated VMX instruction, as specified
6420 * by Vol 2B, VMX Instruction Reference, "Conventions".
6421 */
6422static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6423{
6424 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6425 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6426 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6427}
6428
6429static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6430{
6431 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6432 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6433 X86_EFLAGS_SF | X86_EFLAGS_OF))
6434 | X86_EFLAGS_CF);
6435}
6436
Abel Gordon145c28d2013-04-18 14:36:55 +03006437static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006438 u32 vm_instruction_error)
6439{
6440 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6441 /*
6442 * failValid writes the error number to the current VMCS, which
6443 * can't be done there isn't a current VMCS.
6444 */
6445 nested_vmx_failInvalid(vcpu);
6446 return;
6447 }
6448 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6449 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6450 X86_EFLAGS_SF | X86_EFLAGS_OF))
6451 | X86_EFLAGS_ZF);
6452 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6453 /*
6454 * We don't need to force a shadow sync because
6455 * VM_INSTRUCTION_ERROR is not shadowed
6456 */
6457}
Abel Gordon145c28d2013-04-18 14:36:55 +03006458
Wincy Vanff651cb2014-12-11 08:52:58 +03006459static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6460{
6461 /* TODO: not to reset guest simply here. */
6462 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6463 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6464}
6465
Jan Kiszkaf4124502014-03-07 20:03:13 +01006466static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6467{
6468 struct vcpu_vmx *vmx =
6469 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6470
6471 vmx->nested.preemption_timer_expired = true;
6472 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6473 kvm_vcpu_kick(&vmx->vcpu);
6474
6475 return HRTIMER_NORESTART;
6476}
6477
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006478/*
Bandan Das19677e32014-05-06 02:19:15 -04006479 * Decode the memory-address operand of a vmx instruction, as recorded on an
6480 * exit caused by such an instruction (run by a guest hypervisor).
6481 * On success, returns 0. When the operand is invalid, returns 1 and throws
6482 * #UD or #GP.
6483 */
6484static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6485 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006486 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006487{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006488 gva_t off;
6489 bool exn;
6490 struct kvm_segment s;
6491
Bandan Das19677e32014-05-06 02:19:15 -04006492 /*
6493 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6494 * Execution", on an exit, vmx_instruction_info holds most of the
6495 * addressing components of the operand. Only the displacement part
6496 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6497 * For how an actual address is calculated from all these components,
6498 * refer to Vol. 1, "Operand Addressing".
6499 */
6500 int scaling = vmx_instruction_info & 3;
6501 int addr_size = (vmx_instruction_info >> 7) & 7;
6502 bool is_reg = vmx_instruction_info & (1u << 10);
6503 int seg_reg = (vmx_instruction_info >> 15) & 7;
6504 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6505 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6506 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6507 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6508
6509 if (is_reg) {
6510 kvm_queue_exception(vcpu, UD_VECTOR);
6511 return 1;
6512 }
6513
6514 /* Addr = segment_base + offset */
6515 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006516 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006517 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006518 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006519 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006520 off += kvm_register_read(vcpu, index_reg)<<scaling;
6521 vmx_get_segment(vcpu, &s, seg_reg);
6522 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006523
6524 if (addr_size == 1) /* 32 bit */
6525 *ret &= 0xffffffff;
6526
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006527 /* Checks for #GP/#SS exceptions. */
6528 exn = false;
6529 if (is_protmode(vcpu)) {
6530 /* Protected mode: apply checks for segment validity in the
6531 * following order:
6532 * - segment type check (#GP(0) may be thrown)
6533 * - usability check (#GP(0)/#SS(0))
6534 * - limit check (#GP(0)/#SS(0))
6535 */
6536 if (wr)
6537 /* #GP(0) if the destination operand is located in a
6538 * read-only data segment or any code segment.
6539 */
6540 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6541 else
6542 /* #GP(0) if the source operand is located in an
6543 * execute-only code segment
6544 */
6545 exn = ((s.type & 0xa) == 8);
6546 }
6547 if (exn) {
6548 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6549 return 1;
6550 }
6551 if (is_long_mode(vcpu)) {
6552 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6553 * non-canonical form. This is an only check for long mode.
6554 */
6555 exn = is_noncanonical_address(*ret);
6556 } else if (is_protmode(vcpu)) {
6557 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6558 */
6559 exn = (s.unusable != 0);
6560 /* Protected mode: #GP(0)/#SS(0) if the memory
6561 * operand is outside the segment limit.
6562 */
6563 exn = exn || (off + sizeof(u64) > s.limit);
6564 }
6565 if (exn) {
6566 kvm_queue_exception_e(vcpu,
6567 seg_reg == VCPU_SREG_SS ?
6568 SS_VECTOR : GP_VECTOR,
6569 0);
6570 return 1;
6571 }
6572
Bandan Das19677e32014-05-06 02:19:15 -04006573 return 0;
6574}
6575
6576/*
Bandan Das3573e222014-05-06 02:19:16 -04006577 * This function performs the various checks including
6578 * - if it's 4KB aligned
6579 * - No bits beyond the physical address width are set
6580 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006581 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006582 */
Bandan Das4291b582014-05-06 02:19:18 -04006583static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6584 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006585{
6586 gva_t gva;
6587 gpa_t vmptr;
6588 struct x86_exception e;
6589 struct page *page;
6590 struct vcpu_vmx *vmx = to_vmx(vcpu);
6591 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6592
6593 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006594 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006595 return 1;
6596
6597 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6598 sizeof(vmptr), &e)) {
6599 kvm_inject_page_fault(vcpu, &e);
6600 return 1;
6601 }
6602
6603 switch (exit_reason) {
6604 case EXIT_REASON_VMON:
6605 /*
6606 * SDM 3: 24.11.5
6607 * The first 4 bytes of VMXON region contain the supported
6608 * VMCS revision identifier
6609 *
6610 * Note - IA32_VMX_BASIC[48] will never be 1
6611 * for the nested case;
6612 * which replaces physical address width with 32
6613 *
6614 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006615 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006616 nested_vmx_failInvalid(vcpu);
6617 skip_emulated_instruction(vcpu);
6618 return 1;
6619 }
6620
6621 page = nested_get_page(vcpu, vmptr);
6622 if (page == NULL ||
6623 *(u32 *)kmap(page) != VMCS12_REVISION) {
6624 nested_vmx_failInvalid(vcpu);
6625 kunmap(page);
6626 skip_emulated_instruction(vcpu);
6627 return 1;
6628 }
6629 kunmap(page);
6630 vmx->nested.vmxon_ptr = vmptr;
6631 break;
Bandan Das4291b582014-05-06 02:19:18 -04006632 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006633 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006634 nested_vmx_failValid(vcpu,
6635 VMXERR_VMCLEAR_INVALID_ADDRESS);
6636 skip_emulated_instruction(vcpu);
6637 return 1;
6638 }
Bandan Das3573e222014-05-06 02:19:16 -04006639
Bandan Das4291b582014-05-06 02:19:18 -04006640 if (vmptr == vmx->nested.vmxon_ptr) {
6641 nested_vmx_failValid(vcpu,
6642 VMXERR_VMCLEAR_VMXON_POINTER);
6643 skip_emulated_instruction(vcpu);
6644 return 1;
6645 }
6646 break;
6647 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006648 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006649 nested_vmx_failValid(vcpu,
6650 VMXERR_VMPTRLD_INVALID_ADDRESS);
6651 skip_emulated_instruction(vcpu);
6652 return 1;
6653 }
6654
6655 if (vmptr == vmx->nested.vmxon_ptr) {
6656 nested_vmx_failValid(vcpu,
6657 VMXERR_VMCLEAR_VMXON_POINTER);
6658 skip_emulated_instruction(vcpu);
6659 return 1;
6660 }
6661 break;
Bandan Das3573e222014-05-06 02:19:16 -04006662 default:
6663 return 1; /* shouldn't happen */
6664 }
6665
Bandan Das4291b582014-05-06 02:19:18 -04006666 if (vmpointer)
6667 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006668 return 0;
6669}
6670
6671/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006672 * Emulate the VMXON instruction.
6673 * Currently, we just remember that VMX is active, and do not save or even
6674 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6675 * do not currently need to store anything in that guest-allocated memory
6676 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6677 * argument is different from the VMXON pointer (which the spec says they do).
6678 */
6679static int handle_vmon(struct kvm_vcpu *vcpu)
6680{
6681 struct kvm_segment cs;
6682 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006683 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006684 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6685 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006686
6687 /* The Intel VMX Instruction Reference lists a bunch of bits that
6688 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6689 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6690 * Otherwise, we should fail with #UD. We test these now:
6691 */
6692 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6693 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6694 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6695 kvm_queue_exception(vcpu, UD_VECTOR);
6696 return 1;
6697 }
6698
6699 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6700 if (is_long_mode(vcpu) && !cs.l) {
6701 kvm_queue_exception(vcpu, UD_VECTOR);
6702 return 1;
6703 }
6704
6705 if (vmx_get_cpl(vcpu)) {
6706 kvm_inject_gp(vcpu, 0);
6707 return 1;
6708 }
Bandan Das3573e222014-05-06 02:19:16 -04006709
Bandan Das4291b582014-05-06 02:19:18 -04006710 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006711 return 1;
6712
Abel Gordon145c28d2013-04-18 14:36:55 +03006713 if (vmx->nested.vmxon) {
6714 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6715 skip_emulated_instruction(vcpu);
6716 return 1;
6717 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006718
6719 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6720 != VMXON_NEEDED_FEATURES) {
6721 kvm_inject_gp(vcpu, 0);
6722 return 1;
6723 }
6724
Abel Gordon8de48832013-04-18 14:37:25 +03006725 if (enable_shadow_vmcs) {
6726 shadow_vmcs = alloc_vmcs();
6727 if (!shadow_vmcs)
6728 return -ENOMEM;
6729 /* mark vmcs as shadow */
6730 shadow_vmcs->revision_id |= (1u << 31);
6731 /* init shadow vmcs */
6732 vmcs_clear(shadow_vmcs);
6733 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6734 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006735
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006736 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6737 vmx->nested.vmcs02_num = 0;
6738
Jan Kiszkaf4124502014-03-07 20:03:13 +01006739 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6740 HRTIMER_MODE_REL);
6741 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6742
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006743 vmx->nested.vmxon = true;
6744
6745 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006746 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006747 return 1;
6748}
6749
6750/*
6751 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6752 * for running VMX instructions (except VMXON, whose prerequisites are
6753 * slightly different). It also specifies what exception to inject otherwise.
6754 */
6755static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6756{
6757 struct kvm_segment cs;
6758 struct vcpu_vmx *vmx = to_vmx(vcpu);
6759
6760 if (!vmx->nested.vmxon) {
6761 kvm_queue_exception(vcpu, UD_VECTOR);
6762 return 0;
6763 }
6764
6765 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6766 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6767 (is_long_mode(vcpu) && !cs.l)) {
6768 kvm_queue_exception(vcpu, UD_VECTOR);
6769 return 0;
6770 }
6771
6772 if (vmx_get_cpl(vcpu)) {
6773 kvm_inject_gp(vcpu, 0);
6774 return 0;
6775 }
6776
6777 return 1;
6778}
6779
Abel Gordone7953d72013-04-18 14:37:55 +03006780static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6781{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006782 if (vmx->nested.current_vmptr == -1ull)
6783 return;
6784
6785 /* current_vmptr and current_vmcs12 are always set/reset together */
6786 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6787 return;
6788
Abel Gordon012f83c2013-04-18 14:39:25 +03006789 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006790 /* copy to memory all shadowed fields in case
6791 they were modified */
6792 copy_shadow_to_vmcs12(vmx);
6793 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08006794 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
6795 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006796 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006797 }
Wincy Van705699a2015-02-03 23:58:17 +08006798 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03006799 kunmap(vmx->nested.current_vmcs12_page);
6800 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006801 vmx->nested.current_vmptr = -1ull;
6802 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006803}
6804
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006805/*
6806 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6807 * just stops using VMX.
6808 */
6809static void free_nested(struct vcpu_vmx *vmx)
6810{
6811 if (!vmx->nested.vmxon)
6812 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006813
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006814 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07006815 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006816 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006817 if (enable_shadow_vmcs)
6818 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006819 /* Unpin physical memory we referred to in current vmcs02 */
6820 if (vmx->nested.apic_access_page) {
6821 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006822 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006823 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006824 if (vmx->nested.virtual_apic_page) {
6825 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006826 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006827 }
Wincy Van705699a2015-02-03 23:58:17 +08006828 if (vmx->nested.pi_desc_page) {
6829 kunmap(vmx->nested.pi_desc_page);
6830 nested_release_page(vmx->nested.pi_desc_page);
6831 vmx->nested.pi_desc_page = NULL;
6832 vmx->nested.pi_desc = NULL;
6833 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006834
6835 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006836}
6837
6838/* Emulate the VMXOFF instruction */
6839static int handle_vmoff(struct kvm_vcpu *vcpu)
6840{
6841 if (!nested_vmx_check_permission(vcpu))
6842 return 1;
6843 free_nested(to_vmx(vcpu));
6844 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006845 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006846 return 1;
6847}
6848
Nadav Har'El27d6c862011-05-25 23:06:59 +03006849/* Emulate the VMCLEAR instruction */
6850static int handle_vmclear(struct kvm_vcpu *vcpu)
6851{
6852 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006853 gpa_t vmptr;
6854 struct vmcs12 *vmcs12;
6855 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006856
6857 if (!nested_vmx_check_permission(vcpu))
6858 return 1;
6859
Bandan Das4291b582014-05-06 02:19:18 -04006860 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006861 return 1;
6862
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006863 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006864 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006865
6866 page = nested_get_page(vcpu, vmptr);
6867 if (page == NULL) {
6868 /*
6869 * For accurate processor emulation, VMCLEAR beyond available
6870 * physical memory should do nothing at all. However, it is
6871 * possible that a nested vmx bug, not a guest hypervisor bug,
6872 * resulted in this case, so let's shut down before doing any
6873 * more damage:
6874 */
6875 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6876 return 1;
6877 }
6878 vmcs12 = kmap(page);
6879 vmcs12->launch_state = 0;
6880 kunmap(page);
6881 nested_release_page(page);
6882
6883 nested_free_vmcs02(vmx, vmptr);
6884
6885 skip_emulated_instruction(vcpu);
6886 nested_vmx_succeed(vcpu);
6887 return 1;
6888}
6889
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006890static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6891
6892/* Emulate the VMLAUNCH instruction */
6893static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6894{
6895 return nested_vmx_run(vcpu, true);
6896}
6897
6898/* Emulate the VMRESUME instruction */
6899static int handle_vmresume(struct kvm_vcpu *vcpu)
6900{
6901
6902 return nested_vmx_run(vcpu, false);
6903}
6904
Nadav Har'El49f705c2011-05-25 23:08:30 +03006905enum vmcs_field_type {
6906 VMCS_FIELD_TYPE_U16 = 0,
6907 VMCS_FIELD_TYPE_U64 = 1,
6908 VMCS_FIELD_TYPE_U32 = 2,
6909 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6910};
6911
6912static inline int vmcs_field_type(unsigned long field)
6913{
6914 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6915 return VMCS_FIELD_TYPE_U32;
6916 return (field >> 13) & 0x3 ;
6917}
6918
6919static inline int vmcs_field_readonly(unsigned long field)
6920{
6921 return (((field >> 10) & 0x3) == 1);
6922}
6923
6924/*
6925 * Read a vmcs12 field. Since these can have varying lengths and we return
6926 * one type, we chose the biggest type (u64) and zero-extend the return value
6927 * to that size. Note that the caller, handle_vmread, might need to use only
6928 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6929 * 64-bit fields are to be returned).
6930 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006931static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
6932 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03006933{
6934 short offset = vmcs_field_to_offset(field);
6935 char *p;
6936
6937 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006938 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006939
6940 p = ((char *)(get_vmcs12(vcpu))) + offset;
6941
6942 switch (vmcs_field_type(field)) {
6943 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6944 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006945 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006946 case VMCS_FIELD_TYPE_U16:
6947 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006948 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006949 case VMCS_FIELD_TYPE_U32:
6950 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006951 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006952 case VMCS_FIELD_TYPE_U64:
6953 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006954 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006955 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006956 WARN_ON(1);
6957 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006958 }
6959}
6960
Abel Gordon20b97fe2013-04-18 14:36:25 +03006961
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006962static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
6963 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03006964 short offset = vmcs_field_to_offset(field);
6965 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6966 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006967 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006968
6969 switch (vmcs_field_type(field)) {
6970 case VMCS_FIELD_TYPE_U16:
6971 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006972 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006973 case VMCS_FIELD_TYPE_U32:
6974 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006975 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006976 case VMCS_FIELD_TYPE_U64:
6977 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006978 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006979 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6980 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006981 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006982 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006983 WARN_ON(1);
6984 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006985 }
6986
6987}
6988
Abel Gordon16f5b902013-04-18 14:38:25 +03006989static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6990{
6991 int i;
6992 unsigned long field;
6993 u64 field_value;
6994 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006995 const unsigned long *fields = shadow_read_write_fields;
6996 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006997
Jan Kiszka282da872014-10-08 18:05:39 +02006998 preempt_disable();
6999
Abel Gordon16f5b902013-04-18 14:38:25 +03007000 vmcs_load(shadow_vmcs);
7001
7002 for (i = 0; i < num_fields; i++) {
7003 field = fields[i];
7004 switch (vmcs_field_type(field)) {
7005 case VMCS_FIELD_TYPE_U16:
7006 field_value = vmcs_read16(field);
7007 break;
7008 case VMCS_FIELD_TYPE_U32:
7009 field_value = vmcs_read32(field);
7010 break;
7011 case VMCS_FIELD_TYPE_U64:
7012 field_value = vmcs_read64(field);
7013 break;
7014 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7015 field_value = vmcs_readl(field);
7016 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007017 default:
7018 WARN_ON(1);
7019 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007020 }
7021 vmcs12_write_any(&vmx->vcpu, field, field_value);
7022 }
7023
7024 vmcs_clear(shadow_vmcs);
7025 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007026
7027 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007028}
7029
Abel Gordonc3114422013-04-18 14:38:55 +03007030static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7031{
Mathias Krausec2bae892013-06-26 20:36:21 +02007032 const unsigned long *fields[] = {
7033 shadow_read_write_fields,
7034 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007035 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007036 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007037 max_shadow_read_write_fields,
7038 max_shadow_read_only_fields
7039 };
7040 int i, q;
7041 unsigned long field;
7042 u64 field_value = 0;
7043 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
7044
7045 vmcs_load(shadow_vmcs);
7046
Mathias Krausec2bae892013-06-26 20:36:21 +02007047 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007048 for (i = 0; i < max_fields[q]; i++) {
7049 field = fields[q][i];
7050 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7051
7052 switch (vmcs_field_type(field)) {
7053 case VMCS_FIELD_TYPE_U16:
7054 vmcs_write16(field, (u16)field_value);
7055 break;
7056 case VMCS_FIELD_TYPE_U32:
7057 vmcs_write32(field, (u32)field_value);
7058 break;
7059 case VMCS_FIELD_TYPE_U64:
7060 vmcs_write64(field, (u64)field_value);
7061 break;
7062 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7063 vmcs_writel(field, (long)field_value);
7064 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007065 default:
7066 WARN_ON(1);
7067 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007068 }
7069 }
7070 }
7071
7072 vmcs_clear(shadow_vmcs);
7073 vmcs_load(vmx->loaded_vmcs->vmcs);
7074}
7075
Nadav Har'El49f705c2011-05-25 23:08:30 +03007076/*
7077 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7078 * used before) all generate the same failure when it is missing.
7079 */
7080static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7081{
7082 struct vcpu_vmx *vmx = to_vmx(vcpu);
7083 if (vmx->nested.current_vmptr == -1ull) {
7084 nested_vmx_failInvalid(vcpu);
7085 skip_emulated_instruction(vcpu);
7086 return 0;
7087 }
7088 return 1;
7089}
7090
7091static int handle_vmread(struct kvm_vcpu *vcpu)
7092{
7093 unsigned long field;
7094 u64 field_value;
7095 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7096 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7097 gva_t gva = 0;
7098
7099 if (!nested_vmx_check_permission(vcpu) ||
7100 !nested_vmx_check_vmcs12(vcpu))
7101 return 1;
7102
7103 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007104 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007105 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007106 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007107 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7108 skip_emulated_instruction(vcpu);
7109 return 1;
7110 }
7111 /*
7112 * Now copy part of this value to register or memory, as requested.
7113 * Note that the number of bits actually copied is 32 or 64 depending
7114 * on the guest's mode (32 or 64 bit), not on the given field's length.
7115 */
7116 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007117 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007118 field_value);
7119 } else {
7120 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007121 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007122 return 1;
7123 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7124 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7125 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7126 }
7127
7128 nested_vmx_succeed(vcpu);
7129 skip_emulated_instruction(vcpu);
7130 return 1;
7131}
7132
7133
7134static int handle_vmwrite(struct kvm_vcpu *vcpu)
7135{
7136 unsigned long field;
7137 gva_t gva;
7138 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7139 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007140 /* The value to write might be 32 or 64 bits, depending on L1's long
7141 * mode, and eventually we need to write that into a field of several
7142 * possible lengths. The code below first zero-extends the value to 64
7143 * bit (field_value), and then copies only the approriate number of
7144 * bits into the vmcs12 field.
7145 */
7146 u64 field_value = 0;
7147 struct x86_exception e;
7148
7149 if (!nested_vmx_check_permission(vcpu) ||
7150 !nested_vmx_check_vmcs12(vcpu))
7151 return 1;
7152
7153 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007154 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007155 (((vmx_instruction_info) >> 3) & 0xf));
7156 else {
7157 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007158 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007159 return 1;
7160 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007161 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007162 kvm_inject_page_fault(vcpu, &e);
7163 return 1;
7164 }
7165 }
7166
7167
Nadav Amit27e6fb52014-06-18 17:19:26 +03007168 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007169 if (vmcs_field_readonly(field)) {
7170 nested_vmx_failValid(vcpu,
7171 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7172 skip_emulated_instruction(vcpu);
7173 return 1;
7174 }
7175
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007176 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007177 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7178 skip_emulated_instruction(vcpu);
7179 return 1;
7180 }
7181
7182 nested_vmx_succeed(vcpu);
7183 skip_emulated_instruction(vcpu);
7184 return 1;
7185}
7186
Nadav Har'El63846662011-05-25 23:07:29 +03007187/* Emulate the VMPTRLD instruction */
7188static int handle_vmptrld(struct kvm_vcpu *vcpu)
7189{
7190 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007191 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007192
7193 if (!nested_vmx_check_permission(vcpu))
7194 return 1;
7195
Bandan Das4291b582014-05-06 02:19:18 -04007196 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007197 return 1;
7198
Nadav Har'El63846662011-05-25 23:07:29 +03007199 if (vmx->nested.current_vmptr != vmptr) {
7200 struct vmcs12 *new_vmcs12;
7201 struct page *page;
7202 page = nested_get_page(vcpu, vmptr);
7203 if (page == NULL) {
7204 nested_vmx_failInvalid(vcpu);
7205 skip_emulated_instruction(vcpu);
7206 return 1;
7207 }
7208 new_vmcs12 = kmap(page);
7209 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7210 kunmap(page);
7211 nested_release_page_clean(page);
7212 nested_vmx_failValid(vcpu,
7213 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7214 skip_emulated_instruction(vcpu);
7215 return 1;
7216 }
Nadav Har'El63846662011-05-25 23:07:29 +03007217
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007218 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007219 vmx->nested.current_vmptr = vmptr;
7220 vmx->nested.current_vmcs12 = new_vmcs12;
7221 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007222 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007223 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7224 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007225 vmcs_write64(VMCS_LINK_POINTER,
7226 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007227 vmx->nested.sync_shadow_vmcs = true;
7228 }
Nadav Har'El63846662011-05-25 23:07:29 +03007229 }
7230
7231 nested_vmx_succeed(vcpu);
7232 skip_emulated_instruction(vcpu);
7233 return 1;
7234}
7235
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007236/* Emulate the VMPTRST instruction */
7237static int handle_vmptrst(struct kvm_vcpu *vcpu)
7238{
7239 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7240 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7241 gva_t vmcs_gva;
7242 struct x86_exception e;
7243
7244 if (!nested_vmx_check_permission(vcpu))
7245 return 1;
7246
7247 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007248 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007249 return 1;
7250 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7251 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7252 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7253 sizeof(u64), &e)) {
7254 kvm_inject_page_fault(vcpu, &e);
7255 return 1;
7256 }
7257 nested_vmx_succeed(vcpu);
7258 skip_emulated_instruction(vcpu);
7259 return 1;
7260}
7261
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007262/* Emulate the INVEPT instruction */
7263static int handle_invept(struct kvm_vcpu *vcpu)
7264{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007265 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007266 u32 vmx_instruction_info, types;
7267 unsigned long type;
7268 gva_t gva;
7269 struct x86_exception e;
7270 struct {
7271 u64 eptp, gpa;
7272 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007273
Wincy Vanb9c237b2015-02-03 23:56:30 +08007274 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7275 SECONDARY_EXEC_ENABLE_EPT) ||
7276 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007277 kvm_queue_exception(vcpu, UD_VECTOR);
7278 return 1;
7279 }
7280
7281 if (!nested_vmx_check_permission(vcpu))
7282 return 1;
7283
7284 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7285 kvm_queue_exception(vcpu, UD_VECTOR);
7286 return 1;
7287 }
7288
7289 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007290 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007291
Wincy Vanb9c237b2015-02-03 23:56:30 +08007292 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007293
7294 if (!(types & (1UL << type))) {
7295 nested_vmx_failValid(vcpu,
7296 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7297 return 1;
7298 }
7299
7300 /* According to the Intel VMX instruction reference, the memory
7301 * operand is read even if it isn't needed (e.g., for type==global)
7302 */
7303 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007304 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007305 return 1;
7306 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7307 sizeof(operand), &e)) {
7308 kvm_inject_page_fault(vcpu, &e);
7309 return 1;
7310 }
7311
7312 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007313 case VMX_EPT_EXTENT_GLOBAL:
7314 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007315 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007316 nested_vmx_succeed(vcpu);
7317 break;
7318 default:
Bandan Das4b855072014-04-19 18:17:44 -04007319 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007320 BUG_ON(1);
7321 break;
7322 }
7323
7324 skip_emulated_instruction(vcpu);
7325 return 1;
7326}
7327
Petr Matouseka642fc32014-09-23 20:22:30 +02007328static int handle_invvpid(struct kvm_vcpu *vcpu)
7329{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007330 struct vcpu_vmx *vmx = to_vmx(vcpu);
7331 u32 vmx_instruction_info;
7332 unsigned long type, types;
7333 gva_t gva;
7334 struct x86_exception e;
7335 int vpid;
7336
7337 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7338 SECONDARY_EXEC_ENABLE_VPID) ||
7339 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7340 kvm_queue_exception(vcpu, UD_VECTOR);
7341 return 1;
7342 }
7343
7344 if (!nested_vmx_check_permission(vcpu))
7345 return 1;
7346
7347 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7348 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7349
7350 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7351
7352 if (!(types & (1UL << type))) {
7353 nested_vmx_failValid(vcpu,
7354 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7355 return 1;
7356 }
7357
7358 /* according to the intel vmx instruction reference, the memory
7359 * operand is read even if it isn't needed (e.g., for type==global)
7360 */
7361 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7362 vmx_instruction_info, false, &gva))
7363 return 1;
7364 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7365 sizeof(u32), &e)) {
7366 kvm_inject_page_fault(vcpu, &e);
7367 return 1;
7368 }
7369
7370 switch (type) {
7371 case VMX_VPID_EXTENT_ALL_CONTEXT:
7372 if (get_vmcs12(vcpu)->virtual_processor_id == 0) {
7373 nested_vmx_failValid(vcpu,
7374 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7375 return 1;
7376 }
Wanpeng Li5c614b32015-10-13 09:18:36 -07007377 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007378 nested_vmx_succeed(vcpu);
7379 break;
7380 default:
7381 /* Trap single context invalidation invvpid calls */
7382 BUG_ON(1);
7383 break;
7384 }
7385
7386 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007387 return 1;
7388}
7389
Kai Huang843e4332015-01-28 10:54:28 +08007390static int handle_pml_full(struct kvm_vcpu *vcpu)
7391{
7392 unsigned long exit_qualification;
7393
7394 trace_kvm_pml_full(vcpu->vcpu_id);
7395
7396 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7397
7398 /*
7399 * PML buffer FULL happened while executing iret from NMI,
7400 * "blocked by NMI" bit has to be set before next VM entry.
7401 */
7402 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7403 cpu_has_virtual_nmis() &&
7404 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7405 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7406 GUEST_INTR_STATE_NMI);
7407
7408 /*
7409 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7410 * here.., and there's no userspace involvement needed for PML.
7411 */
7412 return 1;
7413}
7414
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007415static int handle_pcommit(struct kvm_vcpu *vcpu)
7416{
7417 /* we never catch pcommit instruct for L1 guest. */
7418 WARN_ON(1);
7419 return 1;
7420}
7421
Nadav Har'El0140cae2011-05-25 23:06:28 +03007422/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007423 * The exit handlers return 1 if the exit was handled fully and guest execution
7424 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7425 * to be done to userspace and return 0.
7426 */
Mathias Krause772e0312012-08-30 01:30:19 +02007427static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007428 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7429 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007430 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007431 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007432 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007433 [EXIT_REASON_CR_ACCESS] = handle_cr,
7434 [EXIT_REASON_DR_ACCESS] = handle_dr,
7435 [EXIT_REASON_CPUID] = handle_cpuid,
7436 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7437 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7438 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7439 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007440 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007441 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007442 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007443 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007444 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007445 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007446 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007447 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007448 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007449 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007450 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007451 [EXIT_REASON_VMOFF] = handle_vmoff,
7452 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007453 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7454 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007455 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007456 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007457 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007458 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007459 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007460 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007461 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7462 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007463 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007464 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007465 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007466 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007467 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007468 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007469 [EXIT_REASON_XSAVES] = handle_xsaves,
7470 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007471 [EXIT_REASON_PML_FULL] = handle_pml_full,
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007472 [EXIT_REASON_PCOMMIT] = handle_pcommit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007473};
7474
7475static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007476 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007477
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007478static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7479 struct vmcs12 *vmcs12)
7480{
7481 unsigned long exit_qualification;
7482 gpa_t bitmap, last_bitmap;
7483 unsigned int port;
7484 int size;
7485 u8 b;
7486
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007487 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007488 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007489
7490 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7491
7492 port = exit_qualification >> 16;
7493 size = (exit_qualification & 7) + 1;
7494
7495 last_bitmap = (gpa_t)-1;
7496 b = -1;
7497
7498 while (size > 0) {
7499 if (port < 0x8000)
7500 bitmap = vmcs12->io_bitmap_a;
7501 else if (port < 0x10000)
7502 bitmap = vmcs12->io_bitmap_b;
7503 else
Joe Perches1d804d02015-03-30 16:46:09 -07007504 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007505 bitmap += (port & 0x7fff) / 8;
7506
7507 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007508 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007509 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007510 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007511 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007512
7513 port++;
7514 size--;
7515 last_bitmap = bitmap;
7516 }
7517
Joe Perches1d804d02015-03-30 16:46:09 -07007518 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007519}
7520
Nadav Har'El644d7112011-05-25 23:12:35 +03007521/*
7522 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7523 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7524 * disinterest in the current event (read or write a specific MSR) by using an
7525 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7526 */
7527static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7528 struct vmcs12 *vmcs12, u32 exit_reason)
7529{
7530 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7531 gpa_t bitmap;
7532
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007533 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007534 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007535
7536 /*
7537 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7538 * for the four combinations of read/write and low/high MSR numbers.
7539 * First we need to figure out which of the four to use:
7540 */
7541 bitmap = vmcs12->msr_bitmap;
7542 if (exit_reason == EXIT_REASON_MSR_WRITE)
7543 bitmap += 2048;
7544 if (msr_index >= 0xc0000000) {
7545 msr_index -= 0xc0000000;
7546 bitmap += 1024;
7547 }
7548
7549 /* Then read the msr_index'th bit from this bitmap: */
7550 if (msr_index < 1024*8) {
7551 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007552 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007553 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007554 return 1 & (b >> (msr_index & 7));
7555 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007556 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007557}
7558
7559/*
7560 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7561 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7562 * intercept (via guest_host_mask etc.) the current event.
7563 */
7564static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7565 struct vmcs12 *vmcs12)
7566{
7567 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7568 int cr = exit_qualification & 15;
7569 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007570 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007571
7572 switch ((exit_qualification >> 4) & 3) {
7573 case 0: /* mov to cr */
7574 switch (cr) {
7575 case 0:
7576 if (vmcs12->cr0_guest_host_mask &
7577 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007578 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007579 break;
7580 case 3:
7581 if ((vmcs12->cr3_target_count >= 1 &&
7582 vmcs12->cr3_target_value0 == val) ||
7583 (vmcs12->cr3_target_count >= 2 &&
7584 vmcs12->cr3_target_value1 == val) ||
7585 (vmcs12->cr3_target_count >= 3 &&
7586 vmcs12->cr3_target_value2 == val) ||
7587 (vmcs12->cr3_target_count >= 4 &&
7588 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007589 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007590 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007591 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007592 break;
7593 case 4:
7594 if (vmcs12->cr4_guest_host_mask &
7595 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007596 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007597 break;
7598 case 8:
7599 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007600 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007601 break;
7602 }
7603 break;
7604 case 2: /* clts */
7605 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7606 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007607 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007608 break;
7609 case 1: /* mov from cr */
7610 switch (cr) {
7611 case 3:
7612 if (vmcs12->cpu_based_vm_exec_control &
7613 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007614 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007615 break;
7616 case 8:
7617 if (vmcs12->cpu_based_vm_exec_control &
7618 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007619 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007620 break;
7621 }
7622 break;
7623 case 3: /* lmsw */
7624 /*
7625 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7626 * cr0. Other attempted changes are ignored, with no exit.
7627 */
7628 if (vmcs12->cr0_guest_host_mask & 0xe &
7629 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007630 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007631 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7632 !(vmcs12->cr0_read_shadow & 0x1) &&
7633 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007634 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007635 break;
7636 }
Joe Perches1d804d02015-03-30 16:46:09 -07007637 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007638}
7639
7640/*
7641 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7642 * should handle it ourselves in L0 (and then continue L2). Only call this
7643 * when in is_guest_mode (L2).
7644 */
7645static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7646{
Nadav Har'El644d7112011-05-25 23:12:35 +03007647 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7648 struct vcpu_vmx *vmx = to_vmx(vcpu);
7649 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007650 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007651
Jan Kiszka542060e2014-01-04 18:47:21 +01007652 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7653 vmcs_readl(EXIT_QUALIFICATION),
7654 vmx->idt_vectoring_info,
7655 intr_info,
7656 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7657 KVM_ISA_VMX);
7658
Nadav Har'El644d7112011-05-25 23:12:35 +03007659 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007660 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007661
7662 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007663 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7664 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007665 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007666 }
7667
7668 switch (exit_reason) {
7669 case EXIT_REASON_EXCEPTION_NMI:
7670 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007671 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007672 else if (is_page_fault(intr_info))
7673 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007674 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007675 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007676 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007677 return vmcs12->exception_bitmap &
7678 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7679 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007680 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007681 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007682 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007683 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007684 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007685 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007686 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007687 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007688 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007689 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007690 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007691 return false;
7692 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007693 case EXIT_REASON_HLT:
7694 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7695 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007696 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007697 case EXIT_REASON_INVLPG:
7698 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7699 case EXIT_REASON_RDPMC:
7700 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007701 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007702 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7703 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7704 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7705 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7706 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7707 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007708 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007709 /*
7710 * VMX instructions trap unconditionally. This allows L1 to
7711 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7712 */
Joe Perches1d804d02015-03-30 16:46:09 -07007713 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007714 case EXIT_REASON_CR_ACCESS:
7715 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7716 case EXIT_REASON_DR_ACCESS:
7717 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7718 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007719 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007720 case EXIT_REASON_MSR_READ:
7721 case EXIT_REASON_MSR_WRITE:
7722 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7723 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007724 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007725 case EXIT_REASON_MWAIT_INSTRUCTION:
7726 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007727 case EXIT_REASON_MONITOR_TRAP_FLAG:
7728 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007729 case EXIT_REASON_MONITOR_INSTRUCTION:
7730 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7731 case EXIT_REASON_PAUSE_INSTRUCTION:
7732 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7733 nested_cpu_has2(vmcs12,
7734 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7735 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007736 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007737 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007738 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007739 case EXIT_REASON_APIC_ACCESS:
7740 return nested_cpu_has2(vmcs12,
7741 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007742 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007743 case EXIT_REASON_EOI_INDUCED:
7744 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007745 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007746 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007747 /*
7748 * L0 always deals with the EPT violation. If nested EPT is
7749 * used, and the nested mmu code discovers that the address is
7750 * missing in the guest EPT table (EPT12), the EPT violation
7751 * will be injected with nested_ept_inject_page_fault()
7752 */
Joe Perches1d804d02015-03-30 16:46:09 -07007753 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007754 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007755 /*
7756 * L2 never uses directly L1's EPT, but rather L0's own EPT
7757 * table (shadow on EPT) or a merged EPT table that L0 built
7758 * (EPT on EPT). So any problems with the structure of the
7759 * table is L0's fault.
7760 */
Joe Perches1d804d02015-03-30 16:46:09 -07007761 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007762 case EXIT_REASON_WBINVD:
7763 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7764 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07007765 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08007766 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
7767 /*
7768 * This should never happen, since it is not possible to
7769 * set XSS to a non-zero value---neither in L1 nor in L2.
7770 * If if it were, XSS would have to be checked against
7771 * the XSS exit bitmap in vmcs12.
7772 */
7773 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007774 case EXIT_REASON_PCOMMIT:
7775 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_PCOMMIT);
Nadav Har'El644d7112011-05-25 23:12:35 +03007776 default:
Joe Perches1d804d02015-03-30 16:46:09 -07007777 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007778 }
7779}
7780
Avi Kivity586f9602010-11-18 13:09:54 +02007781static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7782{
7783 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7784 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7785}
7786
Kai Huanga3eaa862015-11-04 13:46:05 +08007787static int vmx_create_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08007788{
7789 struct page *pml_pg;
Kai Huang843e4332015-01-28 10:54:28 +08007790
7791 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
7792 if (!pml_pg)
7793 return -ENOMEM;
7794
7795 vmx->pml_pg = pml_pg;
7796
7797 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
7798 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7799
Kai Huang843e4332015-01-28 10:54:28 +08007800 return 0;
7801}
7802
Kai Huanga3eaa862015-11-04 13:46:05 +08007803static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08007804{
Kai Huanga3eaa862015-11-04 13:46:05 +08007805 if (vmx->pml_pg) {
7806 __free_page(vmx->pml_pg);
7807 vmx->pml_pg = NULL;
7808 }
Kai Huang843e4332015-01-28 10:54:28 +08007809}
7810
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007811static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08007812{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007813 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007814 u64 *pml_buf;
7815 u16 pml_idx;
7816
7817 pml_idx = vmcs_read16(GUEST_PML_INDEX);
7818
7819 /* Do nothing if PML buffer is empty */
7820 if (pml_idx == (PML_ENTITY_NUM - 1))
7821 return;
7822
7823 /* PML index always points to next available PML buffer entity */
7824 if (pml_idx >= PML_ENTITY_NUM)
7825 pml_idx = 0;
7826 else
7827 pml_idx++;
7828
7829 pml_buf = page_address(vmx->pml_pg);
7830 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
7831 u64 gpa;
7832
7833 gpa = pml_buf[pml_idx];
7834 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007835 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08007836 }
7837
7838 /* reset PML index */
7839 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7840}
7841
7842/*
7843 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
7844 * Called before reporting dirty_bitmap to userspace.
7845 */
7846static void kvm_flush_pml_buffers(struct kvm *kvm)
7847{
7848 int i;
7849 struct kvm_vcpu *vcpu;
7850 /*
7851 * We only need to kick vcpu out of guest mode here, as PML buffer
7852 * is flushed at beginning of all VMEXITs, and it's obvious that only
7853 * vcpus running in guest are possible to have unflushed GPAs in PML
7854 * buffer.
7855 */
7856 kvm_for_each_vcpu(i, vcpu, kvm)
7857 kvm_vcpu_kick(vcpu);
7858}
7859
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007860static void vmx_dump_sel(char *name, uint32_t sel)
7861{
7862 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
7863 name, vmcs_read32(sel),
7864 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
7865 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
7866 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
7867}
7868
7869static void vmx_dump_dtsel(char *name, uint32_t limit)
7870{
7871 pr_err("%s limit=0x%08x, base=0x%016lx\n",
7872 name, vmcs_read32(limit),
7873 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
7874}
7875
7876static void dump_vmcs(void)
7877{
7878 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
7879 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
7880 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7881 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
7882 u32 secondary_exec_control = 0;
7883 unsigned long cr4 = vmcs_readl(GUEST_CR4);
7884 u64 efer = vmcs_readl(GUEST_IA32_EFER);
7885 int i, n;
7886
7887 if (cpu_has_secondary_exec_ctrls())
7888 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7889
7890 pr_err("*** Guest State ***\n");
7891 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7892 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
7893 vmcs_readl(CR0_GUEST_HOST_MASK));
7894 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7895 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
7896 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
7897 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
7898 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
7899 {
7900 pr_err("PDPTR0 = 0x%016lx PDPTR1 = 0x%016lx\n",
7901 vmcs_readl(GUEST_PDPTR0), vmcs_readl(GUEST_PDPTR1));
7902 pr_err("PDPTR2 = 0x%016lx PDPTR3 = 0x%016lx\n",
7903 vmcs_readl(GUEST_PDPTR2), vmcs_readl(GUEST_PDPTR3));
7904 }
7905 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
7906 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
7907 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
7908 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
7909 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7910 vmcs_readl(GUEST_SYSENTER_ESP),
7911 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
7912 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
7913 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
7914 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
7915 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
7916 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
7917 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
7918 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
7919 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
7920 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
7921 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
7922 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
7923 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
7924 pr_err("EFER = 0x%016llx PAT = 0x%016lx\n",
7925 efer, vmcs_readl(GUEST_IA32_PAT));
7926 pr_err("DebugCtl = 0x%016lx DebugExceptions = 0x%016lx\n",
7927 vmcs_readl(GUEST_IA32_DEBUGCTL),
7928 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
7929 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
7930 pr_err("PerfGlobCtl = 0x%016lx\n",
7931 vmcs_readl(GUEST_IA32_PERF_GLOBAL_CTRL));
7932 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
7933 pr_err("BndCfgS = 0x%016lx\n", vmcs_readl(GUEST_BNDCFGS));
7934 pr_err("Interruptibility = %08x ActivityState = %08x\n",
7935 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
7936 vmcs_read32(GUEST_ACTIVITY_STATE));
7937 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
7938 pr_err("InterruptStatus = %04x\n",
7939 vmcs_read16(GUEST_INTR_STATUS));
7940
7941 pr_err("*** Host State ***\n");
7942 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
7943 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
7944 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
7945 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
7946 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
7947 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
7948 vmcs_read16(HOST_TR_SELECTOR));
7949 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
7950 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
7951 vmcs_readl(HOST_TR_BASE));
7952 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
7953 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
7954 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
7955 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
7956 vmcs_readl(HOST_CR4));
7957 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7958 vmcs_readl(HOST_IA32_SYSENTER_ESP),
7959 vmcs_read32(HOST_IA32_SYSENTER_CS),
7960 vmcs_readl(HOST_IA32_SYSENTER_EIP));
7961 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
7962 pr_err("EFER = 0x%016lx PAT = 0x%016lx\n",
7963 vmcs_readl(HOST_IA32_EFER), vmcs_readl(HOST_IA32_PAT));
7964 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7965 pr_err("PerfGlobCtl = 0x%016lx\n",
7966 vmcs_readl(HOST_IA32_PERF_GLOBAL_CTRL));
7967
7968 pr_err("*** Control State ***\n");
7969 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
7970 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
7971 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
7972 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
7973 vmcs_read32(EXCEPTION_BITMAP),
7974 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
7975 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
7976 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
7977 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7978 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
7979 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
7980 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
7981 vmcs_read32(VM_EXIT_INTR_INFO),
7982 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7983 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
7984 pr_err(" reason=%08x qualification=%016lx\n",
7985 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
7986 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
7987 vmcs_read32(IDT_VECTORING_INFO_FIELD),
7988 vmcs_read32(IDT_VECTORING_ERROR_CODE));
7989 pr_err("TSC Offset = 0x%016lx\n", vmcs_readl(TSC_OFFSET));
7990 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
7991 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
7992 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
7993 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
7994 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
7995 pr_err("EPT pointer = 0x%016lx\n", vmcs_readl(EPT_POINTER));
7996 n = vmcs_read32(CR3_TARGET_COUNT);
7997 for (i = 0; i + 1 < n; i += 4)
7998 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
7999 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8000 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8001 if (i < n)
8002 pr_err("CR3 target%u=%016lx\n",
8003 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8004 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8005 pr_err("PLE Gap=%08x Window=%08x\n",
8006 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8007 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8008 pr_err("Virtual processor ID = 0x%04x\n",
8009 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8010}
8011
Avi Kivity6aa8b732006-12-10 02:21:36 -08008012/*
8013 * The guest has exited. See if we can fix it or if we need userspace
8014 * assistance.
8015 */
Avi Kivity851ba692009-08-24 11:10:17 +03008016static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008017{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008018 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008019 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008020 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008021
Kai Huang843e4332015-01-28 10:54:28 +08008022 /*
8023 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8024 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8025 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8026 * mode as if vcpus is in root mode, the PML buffer must has been
8027 * flushed already.
8028 */
8029 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008030 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008031
Mohammed Gamal80ced182009-09-01 12:48:18 +02008032 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008033 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008034 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008035
Nadav Har'El644d7112011-05-25 23:12:35 +03008036 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008037 nested_vmx_vmexit(vcpu, exit_reason,
8038 vmcs_read32(VM_EXIT_INTR_INFO),
8039 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008040 return 1;
8041 }
8042
Mohammed Gamal51207022010-05-31 22:40:54 +03008043 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008044 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008045 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8046 vcpu->run->fail_entry.hardware_entry_failure_reason
8047 = exit_reason;
8048 return 0;
8049 }
8050
Avi Kivity29bd8a72007-09-10 17:27:03 +03008051 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008052 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8053 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008054 = vmcs_read32(VM_INSTRUCTION_ERROR);
8055 return 0;
8056 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008057
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008058 /*
8059 * Note:
8060 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8061 * delivery event since it indicates guest is accessing MMIO.
8062 * The vm-exit can be triggered again after return to guest that
8063 * will cause infinite loop.
8064 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008065 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008066 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008067 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008068 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8069 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8070 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8071 vcpu->run->internal.ndata = 2;
8072 vcpu->run->internal.data[0] = vectoring_info;
8073 vcpu->run->internal.data[1] = exit_reason;
8074 return 0;
8075 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008076
Nadav Har'El644d7112011-05-25 23:12:35 +03008077 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8078 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008079 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008080 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008081 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008082 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008083 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008084 /*
8085 * This CPU don't support us in finding the end of an
8086 * NMI-blocked window if the guest runs with IRQs
8087 * disabled. So we pull the trigger after 1 s of
8088 * futile waiting, but inform the user about this.
8089 */
8090 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8091 "state on VCPU %d after 1 s timeout\n",
8092 __func__, vcpu->vcpu_id);
8093 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008094 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008095 }
8096
Avi Kivity6aa8b732006-12-10 02:21:36 -08008097 if (exit_reason < kvm_vmx_max_exit_handlers
8098 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008099 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008100 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008101 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8102 kvm_queue_exception(vcpu, UD_VECTOR);
8103 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008104 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008105}
8106
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008107static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008108{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008109 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8110
8111 if (is_guest_mode(vcpu) &&
8112 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8113 return;
8114
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008115 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008116 vmcs_write32(TPR_THRESHOLD, 0);
8117 return;
8118 }
8119
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008120 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008121}
8122
Yang Zhang8d146952013-01-25 10:18:50 +08008123static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8124{
8125 u32 sec_exec_control;
8126
8127 /*
8128 * There is not point to enable virtualize x2apic without enable
8129 * apicv
8130 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08008131 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Paolo Bonzini35754c92015-07-29 12:05:37 +02008132 !vmx_cpu_uses_apicv(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008133 return;
8134
Paolo Bonzini35754c92015-07-29 12:05:37 +02008135 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008136 return;
8137
8138 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8139
8140 if (set) {
8141 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8142 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8143 } else {
8144 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8145 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8146 }
8147 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8148
8149 vmx_set_msr_bitmap(vcpu);
8150}
8151
Tang Chen38b99172014-09-24 15:57:54 +08008152static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8153{
8154 struct vcpu_vmx *vmx = to_vmx(vcpu);
8155
8156 /*
8157 * Currently we do not handle the nested case where L2 has an
8158 * APIC access page of its own; that page is still pinned.
8159 * Hence, we skip the case where the VCPU is in guest mode _and_
8160 * L1 prepared an APIC access page for L2.
8161 *
8162 * For the case where L1 and L2 share the same APIC access page
8163 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8164 * in the vmcs12), this function will only update either the vmcs01
8165 * or the vmcs02. If the former, the vmcs02 will be updated by
8166 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8167 * the next L2->L1 exit.
8168 */
8169 if (!is_guest_mode(vcpu) ||
8170 !nested_cpu_has2(vmx->nested.current_vmcs12,
8171 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8172 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8173}
8174
Yang Zhangc7c9c562013-01-25 10:18:51 +08008175static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
8176{
8177 u16 status;
8178 u8 old;
8179
Yang Zhangc7c9c562013-01-25 10:18:51 +08008180 if (isr == -1)
8181 isr = 0;
8182
8183 status = vmcs_read16(GUEST_INTR_STATUS);
8184 old = status >> 8;
8185 if (isr != old) {
8186 status &= 0xff;
8187 status |= isr << 8;
8188 vmcs_write16(GUEST_INTR_STATUS, status);
8189 }
8190}
8191
8192static void vmx_set_rvi(int vector)
8193{
8194 u16 status;
8195 u8 old;
8196
Wei Wang4114c272014-11-05 10:53:43 +08008197 if (vector == -1)
8198 vector = 0;
8199
Yang Zhangc7c9c562013-01-25 10:18:51 +08008200 status = vmcs_read16(GUEST_INTR_STATUS);
8201 old = (u8)status & 0xff;
8202 if ((u8)vector != old) {
8203 status &= ~0xff;
8204 status |= (u8)vector;
8205 vmcs_write16(GUEST_INTR_STATUS, status);
8206 }
8207}
8208
8209static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8210{
Wanpeng Li963fee12014-07-17 19:03:00 +08008211 if (!is_guest_mode(vcpu)) {
8212 vmx_set_rvi(max_irr);
8213 return;
8214 }
8215
Wei Wang4114c272014-11-05 10:53:43 +08008216 if (max_irr == -1)
8217 return;
8218
Wanpeng Li963fee12014-07-17 19:03:00 +08008219 /*
Wei Wang4114c272014-11-05 10:53:43 +08008220 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8221 * handles it.
8222 */
8223 if (nested_exit_on_intr(vcpu))
8224 return;
8225
8226 /*
8227 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008228 * is run without virtual interrupt delivery.
8229 */
8230 if (!kvm_event_needs_reinjection(vcpu) &&
8231 vmx_interrupt_allowed(vcpu)) {
8232 kvm_queue_interrupt(vcpu, max_irr, false);
8233 vmx_inject_irq(vcpu);
8234 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008235}
8236
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008237static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008238{
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008239 u64 *eoi_exit_bitmap = vcpu->arch.eoi_exit_bitmap;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008240 if (!vmx_cpu_uses_apicv(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008241 return;
8242
Yang Zhangc7c9c562013-01-25 10:18:51 +08008243 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8244 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8245 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8246 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8247}
8248
Avi Kivity51aa01d2010-07-20 14:31:20 +03008249static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008250{
Avi Kivity00eba012011-03-07 17:24:54 +02008251 u32 exit_intr_info;
8252
8253 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8254 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8255 return;
8256
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008257 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008258 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008259
8260 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008261 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008262 kvm_machine_check();
8263
Gleb Natapov20f65982009-05-11 13:35:55 +03008264 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008265 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008266 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8267 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008268 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008269 kvm_after_handle_nmi(&vmx->vcpu);
8270 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008271}
Gleb Natapov20f65982009-05-11 13:35:55 +03008272
Yang Zhanga547c6d2013-04-11 19:25:10 +08008273static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8274{
8275 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8276
8277 /*
8278 * If external interrupt exists, IF bit is set in rflags/eflags on the
8279 * interrupt stack frame, and interrupt will be enabled on a return
8280 * from interrupt handler.
8281 */
8282 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8283 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8284 unsigned int vector;
8285 unsigned long entry;
8286 gate_desc *desc;
8287 struct vcpu_vmx *vmx = to_vmx(vcpu);
8288#ifdef CONFIG_X86_64
8289 unsigned long tmp;
8290#endif
8291
8292 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8293 desc = (gate_desc *)vmx->host_idt_base + vector;
8294 entry = gate_offset(*desc);
8295 asm volatile(
8296#ifdef CONFIG_X86_64
8297 "mov %%" _ASM_SP ", %[sp]\n\t"
8298 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8299 "push $%c[ss]\n\t"
8300 "push %[sp]\n\t"
8301#endif
8302 "pushf\n\t"
8303 "orl $0x200, (%%" _ASM_SP ")\n\t"
8304 __ASM_SIZE(push) " $%c[cs]\n\t"
8305 "call *%[entry]\n\t"
8306 :
8307#ifdef CONFIG_X86_64
8308 [sp]"=&r"(tmp)
8309#endif
8310 :
8311 [entry]"r"(entry),
8312 [ss]"i"(__KERNEL_DS),
8313 [cs]"i"(__KERNEL_CS)
8314 );
8315 } else
8316 local_irq_enable();
8317}
8318
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008319static bool vmx_has_high_real_mode_segbase(void)
8320{
8321 return enable_unrestricted_guest || emulate_invalid_guest_state;
8322}
8323
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008324static bool vmx_mpx_supported(void)
8325{
8326 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8327 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8328}
8329
Wanpeng Li55412b22014-12-02 19:21:30 +08008330static bool vmx_xsaves_supported(void)
8331{
8332 return vmcs_config.cpu_based_2nd_exec_ctrl &
8333 SECONDARY_EXEC_XSAVES;
8334}
8335
Avi Kivity51aa01d2010-07-20 14:31:20 +03008336static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8337{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008338 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008339 bool unblock_nmi;
8340 u8 vector;
8341 bool idtv_info_valid;
8342
8343 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008344
Avi Kivitycf393f72008-07-01 16:20:21 +03008345 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008346 if (vmx->nmi_known_unmasked)
8347 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008348 /*
8349 * Can't use vmx->exit_intr_info since we're not sure what
8350 * the exit reason is.
8351 */
8352 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008353 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8354 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8355 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008356 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008357 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8358 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008359 * SDM 3: 23.2.2 (September 2008)
8360 * Bit 12 is undefined in any of the following cases:
8361 * If the VM exit sets the valid bit in the IDT-vectoring
8362 * information field.
8363 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008364 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008365 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8366 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008367 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8368 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008369 else
8370 vmx->nmi_known_unmasked =
8371 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8372 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008373 } else if (unlikely(vmx->soft_vnmi_blocked))
8374 vmx->vnmi_blocked_time +=
8375 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008376}
8377
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008378static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008379 u32 idt_vectoring_info,
8380 int instr_len_field,
8381 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008382{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008383 u8 vector;
8384 int type;
8385 bool idtv_info_valid;
8386
8387 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008388
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008389 vcpu->arch.nmi_injected = false;
8390 kvm_clear_exception_queue(vcpu);
8391 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008392
8393 if (!idtv_info_valid)
8394 return;
8395
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008396 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008397
Avi Kivity668f6122008-07-02 09:28:55 +03008398 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8399 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008400
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008401 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008402 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008403 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008404 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008405 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008406 * Clear bit "block by NMI" before VM entry if a NMI
8407 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008408 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008409 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008410 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008411 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008412 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008413 /* fall through */
8414 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008415 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008416 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008417 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008418 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008419 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008420 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008421 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008422 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008423 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008424 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008425 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008426 break;
8427 default:
8428 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008429 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008430}
8431
Avi Kivity83422e12010-07-20 14:43:23 +03008432static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8433{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008434 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008435 VM_EXIT_INSTRUCTION_LEN,
8436 IDT_VECTORING_ERROR_CODE);
8437}
8438
Avi Kivityb463a6f2010-07-20 15:06:17 +03008439static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8440{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008441 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008442 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8443 VM_ENTRY_INSTRUCTION_LEN,
8444 VM_ENTRY_EXCEPTION_ERROR_CODE);
8445
8446 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8447}
8448
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008449static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8450{
8451 int i, nr_msrs;
8452 struct perf_guest_switch_msr *msrs;
8453
8454 msrs = perf_guest_get_msrs(&nr_msrs);
8455
8456 if (!msrs)
8457 return;
8458
8459 for (i = 0; i < nr_msrs; i++)
8460 if (msrs[i].host == msrs[i].guest)
8461 clear_atomic_switch_msr(vmx, msrs[i].msr);
8462 else
8463 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8464 msrs[i].host);
8465}
8466
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008467static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008468{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008469 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008470 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008471
8472 /* Record the guest's net vcpu time for enforced NMI injections. */
8473 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8474 vmx->entry_time = ktime_get();
8475
8476 /* Don't enter VMX if guest state is invalid, let the exit handler
8477 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008478 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008479 return;
8480
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008481 if (vmx->ple_window_dirty) {
8482 vmx->ple_window_dirty = false;
8483 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8484 }
8485
Abel Gordon012f83c2013-04-18 14:39:25 +03008486 if (vmx->nested.sync_shadow_vmcs) {
8487 copy_vmcs12_to_shadow(vmx);
8488 vmx->nested.sync_shadow_vmcs = false;
8489 }
8490
Avi Kivity104f2262010-11-18 13:12:52 +02008491 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8492 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8493 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8494 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8495
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008496 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008497 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8498 vmcs_writel(HOST_CR4, cr4);
8499 vmx->host_state.vmcs_host_cr4 = cr4;
8500 }
8501
Avi Kivity104f2262010-11-18 13:12:52 +02008502 /* When single-stepping over STI and MOV SS, we must clear the
8503 * corresponding interruptibility bits in the guest state. Otherwise
8504 * vmentry fails as it then expects bit 14 (BS) in pending debug
8505 * exceptions being set, but that's not correct for the guest debugging
8506 * case. */
8507 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8508 vmx_set_interrupt_shadow(vcpu, 0);
8509
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008510 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008511 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008512
Nadav Har'Eld462b812011-05-24 15:26:10 +03008513 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008514 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008515 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008516 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8517 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8518 "push %%" _ASM_CX " \n\t"
8519 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03008520 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008521 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008522 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03008523 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008524 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008525 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8526 "mov %%cr2, %%" _ASM_DX " \n\t"
8527 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008528 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008529 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008530 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008531 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008532 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008533 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008534 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8535 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8536 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8537 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8538 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8539 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008540#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008541 "mov %c[r8](%0), %%r8 \n\t"
8542 "mov %c[r9](%0), %%r9 \n\t"
8543 "mov %c[r10](%0), %%r10 \n\t"
8544 "mov %c[r11](%0), %%r11 \n\t"
8545 "mov %c[r12](%0), %%r12 \n\t"
8546 "mov %c[r13](%0), %%r13 \n\t"
8547 "mov %c[r14](%0), %%r14 \n\t"
8548 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008549#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008550 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008551
Avi Kivity6aa8b732006-12-10 02:21:36 -08008552 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008553 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008554 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008555 "jmp 2f \n\t"
8556 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8557 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008558 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008559 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008560 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008561 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8562 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8563 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8564 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8565 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8566 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8567 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008568#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008569 "mov %%r8, %c[r8](%0) \n\t"
8570 "mov %%r9, %c[r9](%0) \n\t"
8571 "mov %%r10, %c[r10](%0) \n\t"
8572 "mov %%r11, %c[r11](%0) \n\t"
8573 "mov %%r12, %c[r12](%0) \n\t"
8574 "mov %%r13, %c[r13](%0) \n\t"
8575 "mov %%r14, %c[r14](%0) \n\t"
8576 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008577#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008578 "mov %%cr2, %%" _ASM_AX " \n\t"
8579 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008580
Avi Kivityb188c81f2012-09-16 15:10:58 +03008581 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008582 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008583 ".pushsection .rodata \n\t"
8584 ".global vmx_return \n\t"
8585 "vmx_return: " _ASM_PTR " 2b \n\t"
8586 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008587 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008588 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008589 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03008590 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008591 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8592 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8593 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8594 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8595 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8596 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8597 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008598#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008599 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8600 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8601 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8602 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8603 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8604 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8605 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8606 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008607#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008608 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8609 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008610 : "cc", "memory"
8611#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008612 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008613 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008614#else
8615 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008616#endif
8617 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008618
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008619 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8620 if (debugctlmsr)
8621 update_debugctlmsr(debugctlmsr);
8622
Avi Kivityaa67f602012-08-01 16:48:03 +03008623#ifndef CONFIG_X86_64
8624 /*
8625 * The sysexit path does not restore ds/es, so we must set them to
8626 * a reasonable value ourselves.
8627 *
8628 * We can't defer this to vmx_load_host_state() since that function
8629 * may be executed in interrupt context, which saves and restore segments
8630 * around it, nullifying its effect.
8631 */
8632 loadsegment(ds, __USER_DS);
8633 loadsegment(es, __USER_DS);
8634#endif
8635
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008636 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008637 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008638 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008639 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008640 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008641 vcpu->arch.regs_dirty = 0;
8642
Avi Kivity1155f762007-11-22 11:30:47 +02008643 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8644
Nadav Har'Eld462b812011-05-24 15:26:10 +03008645 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008646
Avi Kivity51aa01d2010-07-20 14:31:20 +03008647 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02008648 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008649
Gleb Natapove0b890d2013-09-25 12:51:33 +03008650 /*
8651 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8652 * we did not inject a still-pending event to L1 now because of
8653 * nested_run_pending, we need to re-enable this bit.
8654 */
8655 if (vmx->nested.nested_run_pending)
8656 kvm_make_request(KVM_REQ_EVENT, vcpu);
8657
8658 vmx->nested.nested_run_pending = 0;
8659
Avi Kivity51aa01d2010-07-20 14:31:20 +03008660 vmx_complete_atomic_exit(vmx);
8661 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008662 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008663}
8664
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008665static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8666{
8667 struct vcpu_vmx *vmx = to_vmx(vcpu);
8668 int cpu;
8669
8670 if (vmx->loaded_vmcs == &vmx->vmcs01)
8671 return;
8672
8673 cpu = get_cpu();
8674 vmx->loaded_vmcs = &vmx->vmcs01;
8675 vmx_vcpu_put(vcpu);
8676 vmx_vcpu_load(vcpu, cpu);
8677 vcpu->cpu = cpu;
8678 put_cpu();
8679}
8680
Avi Kivity6aa8b732006-12-10 02:21:36 -08008681static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8682{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008683 struct vcpu_vmx *vmx = to_vmx(vcpu);
8684
Kai Huang843e4332015-01-28 10:54:28 +08008685 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08008686 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08008687 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008688 leave_guest_mode(vcpu);
8689 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02008690 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008691 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008692 kfree(vmx->guest_msrs);
8693 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008694 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008695}
8696
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008697static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008698{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008699 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008700 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008701 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008702
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008703 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008704 return ERR_PTR(-ENOMEM);
8705
Wanpeng Li991e7a02015-09-16 17:30:05 +08008706 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08008707
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008708 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8709 if (err)
8710 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008711
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008712 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02008713 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
8714 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03008715
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008716 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008717 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008718 goto uninit_vcpu;
8719 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008720
Nadav Har'Eld462b812011-05-24 15:26:10 +03008721 vmx->loaded_vmcs = &vmx->vmcs01;
8722 vmx->loaded_vmcs->vmcs = alloc_vmcs();
8723 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008724 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03008725 if (!vmm_exclusive)
8726 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
8727 loaded_vmcs_init(vmx->loaded_vmcs);
8728 if (!vmm_exclusive)
8729 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008730
Avi Kivity15ad7142007-07-11 18:17:21 +03008731 cpu = get_cpu();
8732 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10008733 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10008734 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008735 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03008736 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008737 if (err)
8738 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008739 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008740 err = alloc_apic_access_page(kvm);
8741 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02008742 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008743 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008744
Sheng Yangb927a3c2009-07-21 10:42:48 +08008745 if (enable_ept) {
8746 if (!kvm->arch.ept_identity_map_addr)
8747 kvm->arch.ept_identity_map_addr =
8748 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08008749 err = init_rmode_identity_map(kvm);
8750 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02008751 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08008752 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08008753
Wanpeng Li5c614b32015-10-13 09:18:36 -07008754 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08008755 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07008756 vmx->nested.vpid02 = allocate_vpid();
8757 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08008758
Wincy Van705699a2015-02-03 23:58:17 +08008759 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03008760 vmx->nested.current_vmptr = -1ull;
8761 vmx->nested.current_vmcs12 = NULL;
8762
Kai Huang843e4332015-01-28 10:54:28 +08008763 /*
8764 * If PML is turned on, failure on enabling PML just results in failure
8765 * of creating the vcpu, therefore we can simplify PML logic (by
8766 * avoiding dealing with cases, such as enabling PML partially on vcpus
8767 * for the guest, etc.
8768 */
8769 if (enable_pml) {
Kai Huanga3eaa862015-11-04 13:46:05 +08008770 err = vmx_create_pml_buffer(vmx);
Kai Huang843e4332015-01-28 10:54:28 +08008771 if (err)
8772 goto free_vmcs;
8773 }
8774
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008775 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008776
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008777free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07008778 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08008779 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008780free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008781 kfree(vmx->guest_msrs);
8782uninit_vcpu:
8783 kvm_vcpu_uninit(&vmx->vcpu);
8784free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08008785 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10008786 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008787 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008788}
8789
Yang, Sheng002c7f72007-07-31 14:23:01 +03008790static void __init vmx_check_processor_compat(void *rtn)
8791{
8792 struct vmcs_config vmcs_conf;
8793
8794 *(int *)rtn = 0;
8795 if (setup_vmcs_config(&vmcs_conf) < 0)
8796 *(int *)rtn = -EIO;
8797 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
8798 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
8799 smp_processor_id());
8800 *(int *)rtn = -EIO;
8801 }
8802}
8803
Sheng Yang67253af2008-04-25 10:20:22 +08008804static int get_ept_level(void)
8805{
8806 return VMX_EPT_DEFAULT_GAW + 1;
8807}
8808
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008809static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08008810{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008811 u8 cache;
8812 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008813
Sheng Yang522c68c2009-04-27 20:35:43 +08008814 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02008815 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08008816 * 2. EPT with VT-d:
8817 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02008818 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08008819 * b. VT-d with snooping control feature: snooping control feature of
8820 * VT-d engine can guarantee the cache correctness. Just set it
8821 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08008822 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08008823 * consistent with host MTRR
8824 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02008825 if (is_mmio) {
8826 cache = MTRR_TYPE_UNCACHABLE;
8827 goto exit;
8828 }
8829
8830 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008831 ipat = VMX_EPT_IPAT_BIT;
8832 cache = MTRR_TYPE_WRBACK;
8833 goto exit;
8834 }
8835
8836 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
8837 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02008838 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08008839 cache = MTRR_TYPE_WRBACK;
8840 else
8841 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008842 goto exit;
8843 }
8844
Xiao Guangrongff536042015-06-15 16:55:22 +08008845 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008846
8847exit:
8848 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08008849}
8850
Sheng Yang17cc3932010-01-05 19:02:27 +08008851static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02008852{
Sheng Yang878403b2010-01-05 19:02:29 +08008853 if (enable_ept && !cpu_has_vmx_ept_1g_page())
8854 return PT_DIRECTORY_LEVEL;
8855 else
8856 /* For shadow and EPT supported 1GB page */
8857 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02008858}
8859
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008860static void vmcs_set_secondary_exec_control(u32 new_ctl)
8861{
8862 /*
8863 * These bits in the secondary execution controls field
8864 * are dynamic, the others are mostly based on the hypervisor
8865 * architecture and the guest's CPUID. Do not touch the
8866 * dynamic bits.
8867 */
8868 u32 mask =
8869 SECONDARY_EXEC_SHADOW_VMCS |
8870 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
8871 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8872
8873 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8874
8875 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8876 (new_ctl & ~mask) | (cur_ctl & mask));
8877}
8878
Sheng Yang0e851882009-12-18 16:48:46 +08008879static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
8880{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008881 struct kvm_cpuid_entry2 *best;
8882 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008883 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008884
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008885 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08008886 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
8887 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008888 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08008889
Paolo Bonzini8b972652015-09-15 17:34:42 +02008890 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08008891 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02008892 vmx->nested.nested_vmx_secondary_ctls_high |=
8893 SECONDARY_EXEC_RDTSCP;
8894 else
8895 vmx->nested.nested_vmx_secondary_ctls_high &=
8896 ~SECONDARY_EXEC_RDTSCP;
8897 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008898 }
Mao, Junjiead756a12012-07-02 01:18:48 +00008899
Mao, Junjiead756a12012-07-02 01:18:48 +00008900 /* Exposing INVPCID only when PCID is exposed */
8901 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
8902 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08008903 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
8904 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008905 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08008906
Mao, Junjiead756a12012-07-02 01:18:48 +00008907 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00008908 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00008909 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08008910
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008911 vmcs_set_secondary_exec_control(secondary_exec_ctl);
8912
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08008913 if (static_cpu_has(X86_FEATURE_PCOMMIT) && nested) {
8914 if (guest_cpuid_has_pcommit(vcpu))
8915 vmx->nested.nested_vmx_secondary_ctls_high |=
8916 SECONDARY_EXEC_PCOMMIT;
8917 else
8918 vmx->nested.nested_vmx_secondary_ctls_high &=
8919 ~SECONDARY_EXEC_PCOMMIT;
8920 }
Sheng Yang0e851882009-12-18 16:48:46 +08008921}
8922
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008923static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
8924{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03008925 if (func == 1 && nested)
8926 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008927}
8928
Yang Zhang25d92082013-08-06 12:00:32 +03008929static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
8930 struct x86_exception *fault)
8931{
Jan Kiszka533558b2014-01-04 18:47:20 +01008932 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8933 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03008934
8935 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01008936 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03008937 else
Jan Kiszka533558b2014-01-04 18:47:20 +01008938 exit_reason = EXIT_REASON_EPT_VIOLATION;
8939 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03008940 vmcs12->guest_physical_address = fault->address;
8941}
8942
Nadav Har'El155a97a2013-08-05 11:07:16 +03008943/* Callbacks for nested_ept_init_mmu_context: */
8944
8945static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
8946{
8947 /* return the page table to be shadowed - in our case, EPT12 */
8948 return get_vmcs12(vcpu)->ept_pointer;
8949}
8950
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02008951static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03008952{
Paolo Bonziniad896af2013-10-02 16:56:14 +02008953 WARN_ON(mmu_is_nested(vcpu));
8954 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08008955 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
8956 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008957 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
8958 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
8959 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
8960
8961 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03008962}
8963
8964static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
8965{
8966 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
8967}
8968
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008969static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
8970 u16 error_code)
8971{
8972 bool inequality, bit;
8973
8974 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
8975 inequality =
8976 (error_code & vmcs12->page_fault_error_code_mask) !=
8977 vmcs12->page_fault_error_code_match;
8978 return inequality ^ bit;
8979}
8980
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008981static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
8982 struct x86_exception *fault)
8983{
8984 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8985
8986 WARN_ON(!is_guest_mode(vcpu));
8987
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008988 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01008989 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
8990 vmcs_read32(VM_EXIT_INTR_INFO),
8991 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008992 else
8993 kvm_inject_page_fault(vcpu, fault);
8994}
8995
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008996static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
8997 struct vmcs12 *vmcs12)
8998{
8999 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009000 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009001
9002 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009003 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9004 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009005 return false;
9006
9007 /*
9008 * Translate L1 physical address to host physical
9009 * address for vmcs02. Keep the page pinned, so this
9010 * physical address remains valid. We keep a reference
9011 * to it so we can release it later.
9012 */
9013 if (vmx->nested.apic_access_page) /* shouldn't happen */
9014 nested_release_page(vmx->nested.apic_access_page);
9015 vmx->nested.apic_access_page =
9016 nested_get_page(vcpu, vmcs12->apic_access_addr);
9017 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009018
9019 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009020 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9021 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009022 return false;
9023
9024 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9025 nested_release_page(vmx->nested.virtual_apic_page);
9026 vmx->nested.virtual_apic_page =
9027 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9028
9029 /*
9030 * Failing the vm entry is _not_ what the processor does
9031 * but it's basically the only possibility we have.
9032 * We could still enter the guest if CR8 load exits are
9033 * enabled, CR8 store exits are enabled, and virtualize APIC
9034 * access is disabled; in this case the processor would never
9035 * use the TPR shadow and we could simply clear the bit from
9036 * the execution control. But such a configuration is useless,
9037 * so let's keep the code simple.
9038 */
9039 if (!vmx->nested.virtual_apic_page)
9040 return false;
9041 }
9042
Wincy Van705699a2015-02-03 23:58:17 +08009043 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009044 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9045 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009046 return false;
9047
9048 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9049 kunmap(vmx->nested.pi_desc_page);
9050 nested_release_page(vmx->nested.pi_desc_page);
9051 }
9052 vmx->nested.pi_desc_page =
9053 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9054 if (!vmx->nested.pi_desc_page)
9055 return false;
9056
9057 vmx->nested.pi_desc =
9058 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9059 if (!vmx->nested.pi_desc) {
9060 nested_release_page_clean(vmx->nested.pi_desc_page);
9061 return false;
9062 }
9063 vmx->nested.pi_desc =
9064 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9065 (unsigned long)(vmcs12->posted_intr_desc_addr &
9066 (PAGE_SIZE - 1)));
9067 }
9068
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009069 return true;
9070}
9071
Jan Kiszkaf4124502014-03-07 20:03:13 +01009072static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9073{
9074 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9075 struct vcpu_vmx *vmx = to_vmx(vcpu);
9076
9077 if (vcpu->arch.virtual_tsc_khz == 0)
9078 return;
9079
9080 /* Make sure short timeouts reliably trigger an immediate vmexit.
9081 * hrtimer_start does not guarantee this. */
9082 if (preemption_timeout <= 1) {
9083 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9084 return;
9085 }
9086
9087 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9088 preemption_timeout *= 1000000;
9089 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9090 hrtimer_start(&vmx->nested.preemption_timer,
9091 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9092}
9093
Wincy Van3af18d92015-02-03 23:49:31 +08009094static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9095 struct vmcs12 *vmcs12)
9096{
9097 int maxphyaddr;
9098 u64 addr;
9099
9100 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9101 return 0;
9102
9103 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9104 WARN_ON(1);
9105 return -EINVAL;
9106 }
9107 maxphyaddr = cpuid_maxphyaddr(vcpu);
9108
9109 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9110 ((addr + PAGE_SIZE) >> maxphyaddr))
9111 return -EINVAL;
9112
9113 return 0;
9114}
9115
9116/*
9117 * Merge L0's and L1's MSR bitmap, return false to indicate that
9118 * we do not use the hardware.
9119 */
9120static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9121 struct vmcs12 *vmcs12)
9122{
Wincy Van82f0dd42015-02-03 23:57:18 +08009123 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009124 struct page *page;
9125 unsigned long *msr_bitmap;
9126
9127 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9128 return false;
9129
9130 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9131 if (!page) {
9132 WARN_ON(1);
9133 return false;
9134 }
9135 msr_bitmap = (unsigned long *)kmap(page);
9136 if (!msr_bitmap) {
9137 nested_release_page_clean(page);
9138 WARN_ON(1);
9139 return false;
9140 }
9141
9142 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009143 if (nested_cpu_has_apic_reg_virt(vmcs12))
9144 for (msr = 0x800; msr <= 0x8ff; msr++)
9145 nested_vmx_disable_intercept_for_msr(
9146 msr_bitmap,
9147 vmx_msr_bitmap_nested,
9148 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08009149 /* TPR is allowed */
9150 nested_vmx_disable_intercept_for_msr(msr_bitmap,
9151 vmx_msr_bitmap_nested,
9152 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9153 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009154 if (nested_cpu_has_vid(vmcs12)) {
9155 /* EOI and self-IPI are allowed */
9156 nested_vmx_disable_intercept_for_msr(
9157 msr_bitmap,
9158 vmx_msr_bitmap_nested,
9159 APIC_BASE_MSR + (APIC_EOI >> 4),
9160 MSR_TYPE_W);
9161 nested_vmx_disable_intercept_for_msr(
9162 msr_bitmap,
9163 vmx_msr_bitmap_nested,
9164 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9165 MSR_TYPE_W);
9166 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009167 } else {
9168 /*
9169 * Enable reading intercept of all the x2apic
9170 * MSRs. We should not rely on vmcs12 to do any
9171 * optimizations here, it may have been modified
9172 * by L1.
9173 */
9174 for (msr = 0x800; msr <= 0x8ff; msr++)
9175 __vmx_enable_intercept_for_msr(
9176 vmx_msr_bitmap_nested,
9177 msr,
9178 MSR_TYPE_R);
9179
Wincy Vanf2b93282015-02-03 23:56:03 +08009180 __vmx_enable_intercept_for_msr(
9181 vmx_msr_bitmap_nested,
9182 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08009183 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009184 __vmx_enable_intercept_for_msr(
9185 vmx_msr_bitmap_nested,
9186 APIC_BASE_MSR + (APIC_EOI >> 4),
9187 MSR_TYPE_W);
9188 __vmx_enable_intercept_for_msr(
9189 vmx_msr_bitmap_nested,
9190 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9191 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08009192 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009193 kunmap(page);
9194 nested_release_page_clean(page);
9195
9196 return true;
9197}
9198
9199static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9200 struct vmcs12 *vmcs12)
9201{
Wincy Van82f0dd42015-02-03 23:57:18 +08009202 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009203 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009204 !nested_cpu_has_vid(vmcs12) &&
9205 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009206 return 0;
9207
9208 /*
9209 * If virtualize x2apic mode is enabled,
9210 * virtualize apic access must be disabled.
9211 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009212 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9213 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009214 return -EINVAL;
9215
Wincy Van608406e2015-02-03 23:57:51 +08009216 /*
9217 * If virtual interrupt delivery is enabled,
9218 * we must exit on external interrupts.
9219 */
9220 if (nested_cpu_has_vid(vmcs12) &&
9221 !nested_exit_on_intr(vcpu))
9222 return -EINVAL;
9223
Wincy Van705699a2015-02-03 23:58:17 +08009224 /*
9225 * bits 15:8 should be zero in posted_intr_nv,
9226 * the descriptor address has been already checked
9227 * in nested_get_vmcs12_pages.
9228 */
9229 if (nested_cpu_has_posted_intr(vmcs12) &&
9230 (!nested_cpu_has_vid(vmcs12) ||
9231 !nested_exit_intr_ack_set(vcpu) ||
9232 vmcs12->posted_intr_nv & 0xff00))
9233 return -EINVAL;
9234
Wincy Vanf2b93282015-02-03 23:56:03 +08009235 /* tpr shadow is needed by all apicv features. */
9236 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9237 return -EINVAL;
9238
9239 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009240}
9241
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009242static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9243 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009244 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009245{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009246 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009247 u64 count, addr;
9248
9249 if (vmcs12_read_any(vcpu, count_field, &count) ||
9250 vmcs12_read_any(vcpu, addr_field, &addr)) {
9251 WARN_ON(1);
9252 return -EINVAL;
9253 }
9254 if (count == 0)
9255 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009256 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009257 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9258 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9259 pr_warn_ratelimited(
9260 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9261 addr_field, maxphyaddr, count, addr);
9262 return -EINVAL;
9263 }
9264 return 0;
9265}
9266
9267static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9268 struct vmcs12 *vmcs12)
9269{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009270 if (vmcs12->vm_exit_msr_load_count == 0 &&
9271 vmcs12->vm_exit_msr_store_count == 0 &&
9272 vmcs12->vm_entry_msr_load_count == 0)
9273 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009274 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009275 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009276 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009277 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009278 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009279 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009280 return -EINVAL;
9281 return 0;
9282}
9283
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009284static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9285 struct vmx_msr_entry *e)
9286{
9287 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009288 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009289 return -EINVAL;
9290 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9291 e->index == MSR_IA32_UCODE_REV)
9292 return -EINVAL;
9293 if (e->reserved != 0)
9294 return -EINVAL;
9295 return 0;
9296}
9297
9298static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9299 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009300{
9301 if (e->index == MSR_FS_BASE ||
9302 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009303 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9304 nested_vmx_msr_check_common(vcpu, e))
9305 return -EINVAL;
9306 return 0;
9307}
9308
9309static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9310 struct vmx_msr_entry *e)
9311{
9312 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9313 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009314 return -EINVAL;
9315 return 0;
9316}
9317
9318/*
9319 * Load guest's/host's msr at nested entry/exit.
9320 * return 0 for success, entry index for failure.
9321 */
9322static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9323{
9324 u32 i;
9325 struct vmx_msr_entry e;
9326 struct msr_data msr;
9327
9328 msr.host_initiated = false;
9329 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009330 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9331 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009332 pr_warn_ratelimited(
9333 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9334 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009335 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009336 }
9337 if (nested_vmx_load_msr_check(vcpu, &e)) {
9338 pr_warn_ratelimited(
9339 "%s check failed (%u, 0x%x, 0x%x)\n",
9340 __func__, i, e.index, e.reserved);
9341 goto fail;
9342 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009343 msr.index = e.index;
9344 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009345 if (kvm_set_msr(vcpu, &msr)) {
9346 pr_warn_ratelimited(
9347 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9348 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009349 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009350 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009351 }
9352 return 0;
9353fail:
9354 return i + 1;
9355}
9356
9357static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9358{
9359 u32 i;
9360 struct vmx_msr_entry e;
9361
9362 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009363 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009364 if (kvm_vcpu_read_guest(vcpu,
9365 gpa + i * sizeof(e),
9366 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009367 pr_warn_ratelimited(
9368 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9369 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009370 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009371 }
9372 if (nested_vmx_store_msr_check(vcpu, &e)) {
9373 pr_warn_ratelimited(
9374 "%s check failed (%u, 0x%x, 0x%x)\n",
9375 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009376 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009377 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009378 msr_info.host_initiated = false;
9379 msr_info.index = e.index;
9380 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009381 pr_warn_ratelimited(
9382 "%s cannot read MSR (%u, 0x%x)\n",
9383 __func__, i, e.index);
9384 return -EINVAL;
9385 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009386 if (kvm_vcpu_write_guest(vcpu,
9387 gpa + i * sizeof(e) +
9388 offsetof(struct vmx_msr_entry, value),
9389 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009390 pr_warn_ratelimited(
9391 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009392 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009393 return -EINVAL;
9394 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009395 }
9396 return 0;
9397}
9398
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009399/*
9400 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9401 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009402 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009403 * guest in a way that will both be appropriate to L1's requests, and our
9404 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9405 * function also has additional necessary side-effects, like setting various
9406 * vcpu->arch fields.
9407 */
9408static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9409{
9410 struct vcpu_vmx *vmx = to_vmx(vcpu);
9411 u32 exec_control;
9412
9413 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9414 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9415 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9416 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9417 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9418 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9419 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9420 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9421 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9422 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9423 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9424 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9425 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9426 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9427 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9428 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9429 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9430 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9431 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9432 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9433 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9434 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9435 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9436 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9437 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9438 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9439 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9440 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9441 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9442 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9443 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9444 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9445 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9446 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9447 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9448 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9449
Jan Kiszka2996fca2014-06-16 13:59:43 +02009450 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9451 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9452 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9453 } else {
9454 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9455 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9456 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009457 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9458 vmcs12->vm_entry_intr_info_field);
9459 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9460 vmcs12->vm_entry_exception_error_code);
9461 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9462 vmcs12->vm_entry_instruction_len);
9463 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9464 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009465 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009466 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009467 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9468 vmcs12->guest_pending_dbg_exceptions);
9469 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9470 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9471
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009472 if (nested_cpu_has_xsaves(vmcs12))
9473 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009474 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9475
Jan Kiszkaf4124502014-03-07 20:03:13 +01009476 exec_control = vmcs12->pin_based_vm_exec_control;
9477 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009478 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9479
9480 if (nested_cpu_has_posted_intr(vmcs12)) {
9481 /*
9482 * Note that we use L0's vector here and in
9483 * vmx_deliver_nested_posted_interrupt.
9484 */
9485 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9486 vmx->nested.pi_pending = false;
9487 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
9488 vmcs_write64(POSTED_INTR_DESC_ADDR,
9489 page_to_phys(vmx->nested.pi_desc_page) +
9490 (unsigned long)(vmcs12->posted_intr_desc_addr &
9491 (PAGE_SIZE - 1)));
9492 } else
9493 exec_control &= ~PIN_BASED_POSTED_INTR;
9494
Jan Kiszkaf4124502014-03-07 20:03:13 +01009495 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009496
Jan Kiszkaf4124502014-03-07 20:03:13 +01009497 vmx->nested.preemption_timer_expired = false;
9498 if (nested_cpu_has_preemption_timer(vmcs12))
9499 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009500
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009501 /*
9502 * Whether page-faults are trapped is determined by a combination of
9503 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9504 * If enable_ept, L0 doesn't care about page faults and we should
9505 * set all of these to L1's desires. However, if !enable_ept, L0 does
9506 * care about (at least some) page faults, and because it is not easy
9507 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9508 * to exit on each and every L2 page fault. This is done by setting
9509 * MASK=MATCH=0 and (see below) EB.PF=1.
9510 * Note that below we don't need special code to set EB.PF beyond the
9511 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9512 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9513 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9514 *
9515 * A problem with this approach (when !enable_ept) is that L1 may be
9516 * injected with more page faults than it asked for. This could have
9517 * caused problems, but in practice existing hypervisors don't care.
9518 * To fix this, we will need to emulate the PFEC checking (on the L1
9519 * page tables), using walk_addr(), when injecting PFs to L1.
9520 */
9521 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9522 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9523 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9524 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9525
9526 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009527 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009528
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009529 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009530 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009531 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009532 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009533 SECONDARY_EXEC_APIC_REGISTER_VIRT |
9534 SECONDARY_EXEC_PCOMMIT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009535 if (nested_cpu_has(vmcs12,
9536 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9537 exec_control |= vmcs12->secondary_vm_exec_control;
9538
9539 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9540 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009541 * If translation failed, no matter: This feature asks
9542 * to exit when accessing the given address, and if it
9543 * can never be accessed, this feature won't do
9544 * anything anyway.
9545 */
9546 if (!vmx->nested.apic_access_page)
9547 exec_control &=
9548 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9549 else
9550 vmcs_write64(APIC_ACCESS_ADDR,
9551 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009552 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009553 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009554 exec_control |=
9555 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009556 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009557 }
9558
Wincy Van608406e2015-02-03 23:57:51 +08009559 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9560 vmcs_write64(EOI_EXIT_BITMAP0,
9561 vmcs12->eoi_exit_bitmap0);
9562 vmcs_write64(EOI_EXIT_BITMAP1,
9563 vmcs12->eoi_exit_bitmap1);
9564 vmcs_write64(EOI_EXIT_BITMAP2,
9565 vmcs12->eoi_exit_bitmap2);
9566 vmcs_write64(EOI_EXIT_BITMAP3,
9567 vmcs12->eoi_exit_bitmap3);
9568 vmcs_write16(GUEST_INTR_STATUS,
9569 vmcs12->guest_intr_status);
9570 }
9571
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009572 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9573 }
9574
9575
9576 /*
9577 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9578 * Some constant fields are set here by vmx_set_constant_host_state().
9579 * Other fields are different per CPU, and will be set later when
9580 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9581 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009582 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009583
9584 /*
9585 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9586 * entry, but only if the current (host) sp changed from the value
9587 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9588 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9589 * here we just force the write to happen on entry.
9590 */
9591 vmx->host_rsp = 0;
9592
9593 exec_control = vmx_exec_control(vmx); /* L0's desires */
9594 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9595 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9596 exec_control &= ~CPU_BASED_TPR_SHADOW;
9597 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009598
9599 if (exec_control & CPU_BASED_TPR_SHADOW) {
9600 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9601 page_to_phys(vmx->nested.virtual_apic_page));
9602 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9603 }
9604
Wincy Van3af18d92015-02-03 23:49:31 +08009605 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009606 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9607 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9608 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009609 } else
9610 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9611
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009612 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009613 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009614 * Rather, exit every time.
9615 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009616 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9617 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9618
9619 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9620
9621 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9622 * bitwise-or of what L1 wants to trap for L2, and what we want to
9623 * trap. Note that CR0.TS also needs updating - we do this later.
9624 */
9625 update_exception_bitmap(vcpu);
9626 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9627 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9628
Nadav Har'El8049d652013-08-05 11:07:06 +03009629 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9630 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9631 * bits are further modified by vmx_set_efer() below.
9632 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009633 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009634
9635 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9636 * emulated by vmx_set_efer(), below.
9637 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009638 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009639 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9640 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009641 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9642
Jan Kiszka44811c02013-08-04 17:17:27 +02009643 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009644 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009645 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9646 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009647 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9648
9649
9650 set_cr4_guest_host_mask(vmx);
9651
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009652 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9653 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9654
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009655 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9656 vmcs_write64(TSC_OFFSET,
9657 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9658 else
9659 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009660
9661 if (enable_vpid) {
9662 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -07009663 * There is no direct mapping between vpid02 and vpid12, the
9664 * vpid02 is per-vCPU for L0 and reused while the value of
9665 * vpid12 is changed w/ one invvpid during nested vmentry.
9666 * The vpid12 is allocated by L1 for L2, so it will not
9667 * influence global bitmap(for vpid01 and vpid02 allocation)
9668 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009669 */
Wanpeng Li5c614b32015-10-13 09:18:36 -07009670 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
9671 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
9672 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
9673 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
9674 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
9675 }
9676 } else {
9677 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9678 vmx_flush_tlb(vcpu);
9679 }
9680
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009681 }
9682
Nadav Har'El155a97a2013-08-05 11:07:16 +03009683 if (nested_cpu_has_ept(vmcs12)) {
9684 kvm_mmu_unload(vcpu);
9685 nested_ept_init_mmu_context(vcpu);
9686 }
9687
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009688 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9689 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009690 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009691 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9692 else
9693 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9694 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9695 vmx_set_efer(vcpu, vcpu->arch.efer);
9696
9697 /*
9698 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9699 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9700 * The CR0_READ_SHADOW is what L2 should have expected to read given
9701 * the specifications by L1; It's not enough to take
9702 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9703 * have more bits than L1 expected.
9704 */
9705 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9706 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9707
9708 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9709 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9710
9711 /* shadow page tables on either EPT or shadow page tables */
9712 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9713 kvm_mmu_reset_context(vcpu);
9714
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009715 if (!enable_ept)
9716 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
9717
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009718 /*
9719 * L1 may access the L2's PDPTR, so save them to construct vmcs12
9720 */
9721 if (enable_ept) {
9722 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
9723 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
9724 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
9725 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
9726 }
9727
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009728 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
9729 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
9730}
9731
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009732/*
9733 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
9734 * for running an L2 nested guest.
9735 */
9736static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
9737{
9738 struct vmcs12 *vmcs12;
9739 struct vcpu_vmx *vmx = to_vmx(vcpu);
9740 int cpu;
9741 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02009742 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +03009743 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009744
9745 if (!nested_vmx_check_permission(vcpu) ||
9746 !nested_vmx_check_vmcs12(vcpu))
9747 return 1;
9748
9749 skip_emulated_instruction(vcpu);
9750 vmcs12 = get_vmcs12(vcpu);
9751
Abel Gordon012f83c2013-04-18 14:39:25 +03009752 if (enable_shadow_vmcs)
9753 copy_shadow_to_vmcs12(vmx);
9754
Nadav Har'El7c177932011-05-25 23:12:04 +03009755 /*
9756 * The nested entry process starts with enforcing various prerequisites
9757 * on vmcs12 as required by the Intel SDM, and act appropriately when
9758 * they fail: As the SDM explains, some conditions should cause the
9759 * instruction to fail, while others will cause the instruction to seem
9760 * to succeed, but return an EXIT_REASON_INVALID_STATE.
9761 * To speed up the normal (success) code path, we should avoid checking
9762 * for misconfigurations which will anyway be caught by the processor
9763 * when using the merged vmcs02.
9764 */
9765 if (vmcs12->launch_state == launch) {
9766 nested_vmx_failValid(vcpu,
9767 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
9768 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
9769 return 1;
9770 }
9771
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009772 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
9773 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02009774 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9775 return 1;
9776 }
9777
Wincy Van3af18d92015-02-03 23:49:31 +08009778 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009779 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9780 return 1;
9781 }
9782
Wincy Van3af18d92015-02-03 23:49:31 +08009783 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009784 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9785 return 1;
9786 }
9787
Wincy Vanf2b93282015-02-03 23:56:03 +08009788 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
9789 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9790 return 1;
9791 }
9792
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009793 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
9794 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9795 return 1;
9796 }
9797
Nadav Har'El7c177932011-05-25 23:12:04 +03009798 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009799 vmx->nested.nested_vmx_true_procbased_ctls_low,
9800 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009801 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009802 vmx->nested.nested_vmx_secondary_ctls_low,
9803 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009804 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009805 vmx->nested.nested_vmx_pinbased_ctls_low,
9806 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009807 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009808 vmx->nested.nested_vmx_true_exit_ctls_low,
9809 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009810 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009811 vmx->nested.nested_vmx_true_entry_ctls_low,
9812 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03009813 {
9814 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9815 return 1;
9816 }
9817
9818 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
9819 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9820 nested_vmx_failValid(vcpu,
9821 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
9822 return 1;
9823 }
9824
Wincy Vanb9c237b2015-02-03 23:56:30 +08009825 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009826 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9827 nested_vmx_entry_failure(vcpu, vmcs12,
9828 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9829 return 1;
9830 }
9831 if (vmcs12->vmcs_link_pointer != -1ull) {
9832 nested_vmx_entry_failure(vcpu, vmcs12,
9833 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
9834 return 1;
9835 }
9836
9837 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02009838 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02009839 * are performed on the field for the IA32_EFER MSR:
9840 * - Bits reserved in the IA32_EFER MSR must be 0.
9841 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
9842 * the IA-32e mode guest VM-exit control. It must also be identical
9843 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
9844 * CR0.PG) is 1.
9845 */
9846 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
9847 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
9848 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
9849 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
9850 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
9851 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
9852 nested_vmx_entry_failure(vcpu, vmcs12,
9853 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9854 return 1;
9855 }
9856 }
9857
9858 /*
9859 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
9860 * IA32_EFER MSR must be 0 in the field for that register. In addition,
9861 * the values of the LMA and LME bits in the field must each be that of
9862 * the host address-space size VM-exit control.
9863 */
9864 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
9865 ia32e = (vmcs12->vm_exit_controls &
9866 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
9867 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
9868 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
9869 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
9870 nested_vmx_entry_failure(vcpu, vmcs12,
9871 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9872 return 1;
9873 }
9874 }
9875
9876 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03009877 * We're finally done with prerequisite checking, and can start with
9878 * the nested entry.
9879 */
9880
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009881 vmcs02 = nested_get_current_vmcs02(vmx);
9882 if (!vmcs02)
9883 return -ENOMEM;
9884
9885 enter_guest_mode(vcpu);
9886
9887 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
9888
Jan Kiszka2996fca2014-06-16 13:59:43 +02009889 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
9890 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9891
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009892 cpu = get_cpu();
9893 vmx->loaded_vmcs = vmcs02;
9894 vmx_vcpu_put(vcpu);
9895 vmx_vcpu_load(vcpu, cpu);
9896 vcpu->cpu = cpu;
9897 put_cpu();
9898
Jan Kiszka36c3cc42013-02-23 22:35:37 +01009899 vmx_segment_cache_clear(vmx);
9900
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009901 prepare_vmcs02(vcpu, vmcs12);
9902
Wincy Vanff651cb2014-12-11 08:52:58 +03009903 msr_entry_idx = nested_vmx_load_msr(vcpu,
9904 vmcs12->vm_entry_msr_load_addr,
9905 vmcs12->vm_entry_msr_load_count);
9906 if (msr_entry_idx) {
9907 leave_guest_mode(vcpu);
9908 vmx_load_vmcs01(vcpu);
9909 nested_vmx_entry_failure(vcpu, vmcs12,
9910 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
9911 return 1;
9912 }
9913
9914 vmcs12->launch_state = 1;
9915
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009916 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -06009917 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009918
Jan Kiszka7af40ad32014-01-04 18:47:23 +01009919 vmx->nested.nested_run_pending = 1;
9920
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009921 /*
9922 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
9923 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
9924 * returned as far as L1 is concerned. It will only return (and set
9925 * the success flag) when L2 exits (see nested_vmx_vmexit()).
9926 */
9927 return 1;
9928}
9929
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009930/*
9931 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
9932 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
9933 * This function returns the new value we should put in vmcs12.guest_cr0.
9934 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
9935 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
9936 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
9937 * didn't trap the bit, because if L1 did, so would L0).
9938 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
9939 * been modified by L2, and L1 knows it. So just leave the old value of
9940 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
9941 * isn't relevant, because if L0 traps this bit it can set it to anything.
9942 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
9943 * changed these bits, and therefore they need to be updated, but L0
9944 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
9945 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
9946 */
9947static inline unsigned long
9948vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9949{
9950 return
9951 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
9952 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
9953 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
9954 vcpu->arch.cr0_guest_owned_bits));
9955}
9956
9957static inline unsigned long
9958vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9959{
9960 return
9961 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
9962 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
9963 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
9964 vcpu->arch.cr4_guest_owned_bits));
9965}
9966
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009967static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
9968 struct vmcs12 *vmcs12)
9969{
9970 u32 idt_vectoring;
9971 unsigned int nr;
9972
Gleb Natapov851eb6672013-09-25 12:51:34 +03009973 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009974 nr = vcpu->arch.exception.nr;
9975 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9976
9977 if (kvm_exception_is_soft(nr)) {
9978 vmcs12->vm_exit_instruction_len =
9979 vcpu->arch.event_exit_inst_len;
9980 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
9981 } else
9982 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
9983
9984 if (vcpu->arch.exception.has_error_code) {
9985 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
9986 vmcs12->idt_vectoring_error_code =
9987 vcpu->arch.exception.error_code;
9988 }
9989
9990 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01009991 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009992 vmcs12->idt_vectoring_info_field =
9993 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
9994 } else if (vcpu->arch.interrupt.pending) {
9995 nr = vcpu->arch.interrupt.nr;
9996 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9997
9998 if (vcpu->arch.interrupt.soft) {
9999 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10000 vmcs12->vm_entry_instruction_len =
10001 vcpu->arch.event_exit_inst_len;
10002 } else
10003 idt_vectoring |= INTR_TYPE_EXT_INTR;
10004
10005 vmcs12->idt_vectoring_info_field = idt_vectoring;
10006 }
10007}
10008
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010009static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10010{
10011 struct vcpu_vmx *vmx = to_vmx(vcpu);
10012
Jan Kiszkaf4124502014-03-07 20:03:13 +010010013 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10014 vmx->nested.preemption_timer_expired) {
10015 if (vmx->nested.nested_run_pending)
10016 return -EBUSY;
10017 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10018 return 0;
10019 }
10020
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010021 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010022 if (vmx->nested.nested_run_pending ||
10023 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010024 return -EBUSY;
10025 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10026 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10027 INTR_INFO_VALID_MASK, 0);
10028 /*
10029 * The NMI-triggered VM exit counts as injection:
10030 * clear this one and block further NMIs.
10031 */
10032 vcpu->arch.nmi_pending = 0;
10033 vmx_set_nmi_mask(vcpu, true);
10034 return 0;
10035 }
10036
10037 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10038 nested_exit_on_intr(vcpu)) {
10039 if (vmx->nested.nested_run_pending)
10040 return -EBUSY;
10041 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010042 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010043 }
10044
Wincy Van705699a2015-02-03 23:58:17 +080010045 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010046}
10047
Jan Kiszkaf4124502014-03-07 20:03:13 +010010048static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10049{
10050 ktime_t remaining =
10051 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10052 u64 value;
10053
10054 if (ktime_to_ns(remaining) <= 0)
10055 return 0;
10056
10057 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10058 do_div(value, 1000000);
10059 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10060}
10061
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010062/*
10063 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10064 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10065 * and this function updates it to reflect the changes to the guest state while
10066 * L2 was running (and perhaps made some exits which were handled directly by L0
10067 * without going back to L1), and to reflect the exit reason.
10068 * Note that we do not have to copy here all VMCS fields, just those that
10069 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10070 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10071 * which already writes to vmcs12 directly.
10072 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010073static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10074 u32 exit_reason, u32 exit_intr_info,
10075 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010076{
10077 /* update guest state fields: */
10078 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10079 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10080
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010081 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10082 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10083 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10084
10085 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10086 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10087 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10088 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10089 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10090 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10091 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10092 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10093 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10094 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10095 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10096 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10097 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10098 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10099 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10100 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10101 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10102 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10103 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10104 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10105 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10106 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10107 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10108 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10109 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10110 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10111 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10112 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10113 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10114 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10115 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10116 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10117 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10118 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10119 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10120 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10121
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010122 vmcs12->guest_interruptibility_info =
10123 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10124 vmcs12->guest_pending_dbg_exceptions =
10125 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010126 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10127 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10128 else
10129 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010130
Jan Kiszkaf4124502014-03-07 20:03:13 +010010131 if (nested_cpu_has_preemption_timer(vmcs12)) {
10132 if (vmcs12->vm_exit_controls &
10133 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10134 vmcs12->vmx_preemption_timer_value =
10135 vmx_get_preemption_timer_value(vcpu);
10136 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10137 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010138
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010139 /*
10140 * In some cases (usually, nested EPT), L2 is allowed to change its
10141 * own CR3 without exiting. If it has changed it, we must keep it.
10142 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10143 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10144 *
10145 * Additionally, restore L2's PDPTR to vmcs12.
10146 */
10147 if (enable_ept) {
10148 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
10149 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10150 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10151 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10152 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10153 }
10154
Wincy Van608406e2015-02-03 23:57:51 +080010155 if (nested_cpu_has_vid(vmcs12))
10156 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10157
Jan Kiszkac18911a2013-03-13 16:06:41 +010010158 vmcs12->vm_entry_controls =
10159 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010160 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010161
Jan Kiszka2996fca2014-06-16 13:59:43 +020010162 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10163 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10164 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10165 }
10166
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010167 /* TODO: These cannot have changed unless we have MSR bitmaps and
10168 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010169 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010170 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010171 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10172 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010173 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10174 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10175 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010176 if (vmx_mpx_supported())
10177 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010178 if (nested_cpu_has_xsaves(vmcs12))
10179 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010180
10181 /* update exit information fields: */
10182
Jan Kiszka533558b2014-01-04 18:47:20 +010010183 vmcs12->vm_exit_reason = exit_reason;
10184 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010185
Jan Kiszka533558b2014-01-04 18:47:20 +010010186 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010187 if ((vmcs12->vm_exit_intr_info &
10188 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10189 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10190 vmcs12->vm_exit_intr_error_code =
10191 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010192 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010193 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10194 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10195
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010196 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10197 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10198 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010199 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010200
10201 /*
10202 * Transfer the event that L0 or L1 may wanted to inject into
10203 * L2 to IDT_VECTORING_INFO_FIELD.
10204 */
10205 vmcs12_save_pending_event(vcpu, vmcs12);
10206 }
10207
10208 /*
10209 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10210 * preserved above and would only end up incorrectly in L1.
10211 */
10212 vcpu->arch.nmi_injected = false;
10213 kvm_clear_exception_queue(vcpu);
10214 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010215}
10216
10217/*
10218 * A part of what we need to when the nested L2 guest exits and we want to
10219 * run its L1 parent, is to reset L1's guest state to the host state specified
10220 * in vmcs12.
10221 * This function is to be called not only on normal nested exit, but also on
10222 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10223 * Failures During or After Loading Guest State").
10224 * This function should be called when the active VMCS is L1's (vmcs01).
10225 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010226static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10227 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010228{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010229 struct kvm_segment seg;
10230
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010231 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10232 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010233 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010234 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10235 else
10236 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10237 vmx_set_efer(vcpu, vcpu->arch.efer);
10238
10239 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10240 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010241 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010242 /*
10243 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10244 * actually changed, because it depends on the current state of
10245 * fpu_active (which may have changed).
10246 * Note that vmx_set_cr0 refers to efer set above.
10247 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010248 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010249 /*
10250 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10251 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10252 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10253 */
10254 update_exception_bitmap(vcpu);
10255 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10256 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10257
10258 /*
10259 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10260 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10261 */
10262 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10263 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10264
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010265 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010266
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010267 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10268 kvm_mmu_reset_context(vcpu);
10269
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010270 if (!enable_ept)
10271 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10272
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010273 if (enable_vpid) {
10274 /*
10275 * Trivially support vpid by letting L2s share their parent
10276 * L1's vpid. TODO: move to a more elaborate solution, giving
10277 * each L2 its own vpid and exposing the vpid feature to L1.
10278 */
10279 vmx_flush_tlb(vcpu);
10280 }
10281
10282
10283 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10284 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10285 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10286 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10287 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010288
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010289 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10290 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10291 vmcs_write64(GUEST_BNDCFGS, 0);
10292
Jan Kiszka44811c02013-08-04 17:17:27 +020010293 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010294 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010295 vcpu->arch.pat = vmcs12->host_ia32_pat;
10296 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010297 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10298 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10299 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010300
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010301 /* Set L1 segment info according to Intel SDM
10302 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10303 seg = (struct kvm_segment) {
10304 .base = 0,
10305 .limit = 0xFFFFFFFF,
10306 .selector = vmcs12->host_cs_selector,
10307 .type = 11,
10308 .present = 1,
10309 .s = 1,
10310 .g = 1
10311 };
10312 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10313 seg.l = 1;
10314 else
10315 seg.db = 1;
10316 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10317 seg = (struct kvm_segment) {
10318 .base = 0,
10319 .limit = 0xFFFFFFFF,
10320 .type = 3,
10321 .present = 1,
10322 .s = 1,
10323 .db = 1,
10324 .g = 1
10325 };
10326 seg.selector = vmcs12->host_ds_selector;
10327 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10328 seg.selector = vmcs12->host_es_selector;
10329 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10330 seg.selector = vmcs12->host_ss_selector;
10331 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10332 seg.selector = vmcs12->host_fs_selector;
10333 seg.base = vmcs12->host_fs_base;
10334 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10335 seg.selector = vmcs12->host_gs_selector;
10336 seg.base = vmcs12->host_gs_base;
10337 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10338 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010339 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010340 .limit = 0x67,
10341 .selector = vmcs12->host_tr_selector,
10342 .type = 11,
10343 .present = 1
10344 };
10345 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10346
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010347 kvm_set_dr(vcpu, 7, 0x400);
10348 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010349
Wincy Van3af18d92015-02-03 23:49:31 +080010350 if (cpu_has_vmx_msr_bitmap())
10351 vmx_set_msr_bitmap(vcpu);
10352
Wincy Vanff651cb2014-12-11 08:52:58 +030010353 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10354 vmcs12->vm_exit_msr_load_count))
10355 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010356}
10357
10358/*
10359 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10360 * and modify vmcs12 to make it see what it would expect to see there if
10361 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10362 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010363static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10364 u32 exit_intr_info,
10365 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010366{
10367 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010368 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10369
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010370 /* trying to cancel vmlaunch/vmresume is a bug */
10371 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10372
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010373 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010374 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10375 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010376
Wincy Vanff651cb2014-12-11 08:52:58 +030010377 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10378 vmcs12->vm_exit_msr_store_count))
10379 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10380
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010381 vmx_load_vmcs01(vcpu);
10382
Bandan Das77b0f5d2014-04-19 18:17:45 -040010383 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10384 && nested_exit_intr_ack_set(vcpu)) {
10385 int irq = kvm_cpu_get_interrupt(vcpu);
10386 WARN_ON(irq < 0);
10387 vmcs12->vm_exit_intr_info = irq |
10388 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10389 }
10390
Jan Kiszka542060e2014-01-04 18:47:21 +010010391 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10392 vmcs12->exit_qualification,
10393 vmcs12->idt_vectoring_info_field,
10394 vmcs12->vm_exit_intr_info,
10395 vmcs12->vm_exit_intr_error_code,
10396 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010397
Gleb Natapov2961e8762013-11-25 15:37:13 +020010398 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10399 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010400 vmx_segment_cache_clear(vmx);
10401
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010402 /* if no vmcs02 cache requested, remove the one we used */
10403 if (VMCS02_POOL_SIZE == 0)
10404 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10405
10406 load_vmcs12_host_state(vcpu, vmcs12);
10407
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010408 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010409 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10410
10411 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10412 vmx->host_rsp = 0;
10413
10414 /* Unpin physical memory we referred to in vmcs02 */
10415 if (vmx->nested.apic_access_page) {
10416 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010417 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010418 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010419 if (vmx->nested.virtual_apic_page) {
10420 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010421 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010422 }
Wincy Van705699a2015-02-03 23:58:17 +080010423 if (vmx->nested.pi_desc_page) {
10424 kunmap(vmx->nested.pi_desc_page);
10425 nested_release_page(vmx->nested.pi_desc_page);
10426 vmx->nested.pi_desc_page = NULL;
10427 vmx->nested.pi_desc = NULL;
10428 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010429
10430 /*
Tang Chen38b99172014-09-24 15:57:54 +080010431 * We are now running in L2, mmu_notifier will force to reload the
10432 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10433 */
10434 kvm_vcpu_reload_apic_access_page(vcpu);
10435
10436 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010437 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10438 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10439 * success or failure flag accordingly.
10440 */
10441 if (unlikely(vmx->fail)) {
10442 vmx->fail = 0;
10443 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10444 } else
10445 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010446 if (enable_shadow_vmcs)
10447 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010448
10449 /* in case we halted in L2 */
10450 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010451}
10452
Nadav Har'El7c177932011-05-25 23:12:04 +030010453/*
Jan Kiszka42124922014-01-04 18:47:19 +010010454 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10455 */
10456static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10457{
10458 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010459 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010460 free_nested(to_vmx(vcpu));
10461}
10462
10463/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010464 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10465 * 23.7 "VM-entry failures during or after loading guest state" (this also
10466 * lists the acceptable exit-reason and exit-qualification parameters).
10467 * It should only be called before L2 actually succeeded to run, and when
10468 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10469 */
10470static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10471 struct vmcs12 *vmcs12,
10472 u32 reason, unsigned long qualification)
10473{
10474 load_vmcs12_host_state(vcpu, vmcs12);
10475 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10476 vmcs12->exit_qualification = qualification;
10477 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010478 if (enable_shadow_vmcs)
10479 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010480}
10481
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010482static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10483 struct x86_instruction_info *info,
10484 enum x86_intercept_stage stage)
10485{
10486 return X86EMUL_CONTINUE;
10487}
10488
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010489static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010490{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010491 if (ple_gap)
10492 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010493}
10494
Kai Huang843e4332015-01-28 10:54:28 +080010495static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10496 struct kvm_memory_slot *slot)
10497{
10498 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10499 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10500}
10501
10502static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10503 struct kvm_memory_slot *slot)
10504{
10505 kvm_mmu_slot_set_dirty(kvm, slot);
10506}
10507
10508static void vmx_flush_log_dirty(struct kvm *kvm)
10509{
10510 kvm_flush_pml_buffers(kvm);
10511}
10512
10513static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10514 struct kvm_memory_slot *memslot,
10515 gfn_t offset, unsigned long mask)
10516{
10517 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10518}
10519
Feng Wuefc64402015-09-18 22:29:51 +080010520/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010521 * This routine does the following things for vCPU which is going
10522 * to be blocked if VT-d PI is enabled.
10523 * - Store the vCPU to the wakeup list, so when interrupts happen
10524 * we can find the right vCPU to wake up.
10525 * - Change the Posted-interrupt descriptor as below:
10526 * 'NDST' <-- vcpu->pre_pcpu
10527 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10528 * - If 'ON' is set during this process, which means at least one
10529 * interrupt is posted for this vCPU, we cannot block it, in
10530 * this case, return 1, otherwise, return 0.
10531 *
10532 */
10533static int vmx_pre_block(struct kvm_vcpu *vcpu)
10534{
10535 unsigned long flags;
10536 unsigned int dest;
10537 struct pi_desc old, new;
10538 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10539
10540 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10541 !irq_remapping_cap(IRQ_POSTING_CAP))
10542 return 0;
10543
10544 vcpu->pre_pcpu = vcpu->cpu;
10545 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10546 vcpu->pre_pcpu), flags);
10547 list_add_tail(&vcpu->blocked_vcpu_list,
10548 &per_cpu(blocked_vcpu_on_cpu,
10549 vcpu->pre_pcpu));
10550 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10551 vcpu->pre_pcpu), flags);
10552
10553 do {
10554 old.control = new.control = pi_desc->control;
10555
10556 /*
10557 * We should not block the vCPU if
10558 * an interrupt is posted for it.
10559 */
10560 if (pi_test_on(pi_desc) == 1) {
10561 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10562 vcpu->pre_pcpu), flags);
10563 list_del(&vcpu->blocked_vcpu_list);
10564 spin_unlock_irqrestore(
10565 &per_cpu(blocked_vcpu_on_cpu_lock,
10566 vcpu->pre_pcpu), flags);
10567 vcpu->pre_pcpu = -1;
10568
10569 return 1;
10570 }
10571
10572 WARN((pi_desc->sn == 1),
10573 "Warning: SN field of posted-interrupts "
10574 "is set before blocking\n");
10575
10576 /*
10577 * Since vCPU can be preempted during this process,
10578 * vcpu->cpu could be different with pre_pcpu, we
10579 * need to set pre_pcpu as the destination of wakeup
10580 * notification event, then we can find the right vCPU
10581 * to wakeup in wakeup handler if interrupts happen
10582 * when the vCPU is in blocked state.
10583 */
10584 dest = cpu_physical_id(vcpu->pre_pcpu);
10585
10586 if (x2apic_enabled())
10587 new.ndst = dest;
10588 else
10589 new.ndst = (dest << 8) & 0xFF00;
10590
10591 /* set 'NV' to 'wakeup vector' */
10592 new.nv = POSTED_INTR_WAKEUP_VECTOR;
10593 } while (cmpxchg(&pi_desc->control, old.control,
10594 new.control) != old.control);
10595
10596 return 0;
10597}
10598
10599static void vmx_post_block(struct kvm_vcpu *vcpu)
10600{
10601 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10602 struct pi_desc old, new;
10603 unsigned int dest;
10604 unsigned long flags;
10605
10606 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10607 !irq_remapping_cap(IRQ_POSTING_CAP))
10608 return;
10609
10610 do {
10611 old.control = new.control = pi_desc->control;
10612
10613 dest = cpu_physical_id(vcpu->cpu);
10614
10615 if (x2apic_enabled())
10616 new.ndst = dest;
10617 else
10618 new.ndst = (dest << 8) & 0xFF00;
10619
10620 /* Allow posting non-urgent interrupts */
10621 new.sn = 0;
10622
10623 /* set 'NV' to 'notification vector' */
10624 new.nv = POSTED_INTR_VECTOR;
10625 } while (cmpxchg(&pi_desc->control, old.control,
10626 new.control) != old.control);
10627
10628 if(vcpu->pre_pcpu != -1) {
10629 spin_lock_irqsave(
10630 &per_cpu(blocked_vcpu_on_cpu_lock,
10631 vcpu->pre_pcpu), flags);
10632 list_del(&vcpu->blocked_vcpu_list);
10633 spin_unlock_irqrestore(
10634 &per_cpu(blocked_vcpu_on_cpu_lock,
10635 vcpu->pre_pcpu), flags);
10636 vcpu->pre_pcpu = -1;
10637 }
10638}
10639
10640/*
Feng Wuefc64402015-09-18 22:29:51 +080010641 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
10642 *
10643 * @kvm: kvm
10644 * @host_irq: host irq of the interrupt
10645 * @guest_irq: gsi of the interrupt
10646 * @set: set or unset PI
10647 * returns 0 on success, < 0 on failure
10648 */
10649static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
10650 uint32_t guest_irq, bool set)
10651{
10652 struct kvm_kernel_irq_routing_entry *e;
10653 struct kvm_irq_routing_table *irq_rt;
10654 struct kvm_lapic_irq irq;
10655 struct kvm_vcpu *vcpu;
10656 struct vcpu_data vcpu_info;
10657 int idx, ret = -EINVAL;
10658
10659 if (!kvm_arch_has_assigned_device(kvm) ||
10660 !irq_remapping_cap(IRQ_POSTING_CAP))
10661 return 0;
10662
10663 idx = srcu_read_lock(&kvm->irq_srcu);
10664 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
10665 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
10666
10667 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
10668 if (e->type != KVM_IRQ_ROUTING_MSI)
10669 continue;
10670 /*
10671 * VT-d PI cannot support posting multicast/broadcast
10672 * interrupts to a vCPU, we still use interrupt remapping
10673 * for these kind of interrupts.
10674 *
10675 * For lowest-priority interrupts, we only support
10676 * those with single CPU as the destination, e.g. user
10677 * configures the interrupts via /proc/irq or uses
10678 * irqbalance to make the interrupts single-CPU.
10679 *
10680 * We will support full lowest-priority interrupt later.
10681 */
10682
10683 kvm_set_msi_irq(e, &irq);
10684 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu))
10685 continue;
10686
10687 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
10688 vcpu_info.vector = irq.vector;
10689
10690 trace_kvm_pi_irte_update(vcpu->vcpu_id, e->gsi,
10691 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
10692
10693 if (set)
10694 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
10695 else {
10696 /* suppress notification event before unposting */
10697 pi_set_sn(vcpu_to_pi_desc(vcpu));
10698 ret = irq_set_vcpu_affinity(host_irq, NULL);
10699 pi_clear_sn(vcpu_to_pi_desc(vcpu));
10700 }
10701
10702 if (ret < 0) {
10703 printk(KERN_INFO "%s: failed to update PI IRTE\n",
10704 __func__);
10705 goto out;
10706 }
10707 }
10708
10709 ret = 0;
10710out:
10711 srcu_read_unlock(&kvm->irq_srcu, idx);
10712 return ret;
10713}
10714
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030010715static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080010716 .cpu_has_kvm_support = cpu_has_kvm_support,
10717 .disabled_by_bios = vmx_disabled_by_bios,
10718 .hardware_setup = hardware_setup,
10719 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030010720 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010721 .hardware_enable = hardware_enable,
10722 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080010723 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010724 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010725
10726 .vcpu_create = vmx_create_vcpu,
10727 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030010728 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010729
Avi Kivity04d2cc72007-09-10 18:10:54 +030010730 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010731 .vcpu_load = vmx_vcpu_load,
10732 .vcpu_put = vmx_vcpu_put,
10733
Jan Kiszkac8639012012-09-21 05:42:55 +020010734 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010735 .get_msr = vmx_get_msr,
10736 .set_msr = vmx_set_msr,
10737 .get_segment_base = vmx_get_segment_base,
10738 .get_segment = vmx_get_segment,
10739 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020010740 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010741 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020010742 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020010743 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030010744 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010745 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010746 .set_cr3 = vmx_set_cr3,
10747 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010748 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010749 .get_idt = vmx_get_idt,
10750 .set_idt = vmx_set_idt,
10751 .get_gdt = vmx_get_gdt,
10752 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010010753 .get_dr6 = vmx_get_dr6,
10754 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030010755 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010010756 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010757 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010758 .get_rflags = vmx_get_rflags,
10759 .set_rflags = vmx_set_rflags,
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020010760 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020010761 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010762
10763 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010764
Avi Kivity6aa8b732006-12-10 02:21:36 -080010765 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020010766 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010767 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040010768 .set_interrupt_shadow = vmx_set_interrupt_shadow,
10769 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020010770 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030010771 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010772 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020010773 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010774 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020010775 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010776 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010010777 .get_nmi_mask = vmx_get_nmi_mask,
10778 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010779 .enable_nmi_window = enable_nmi_window,
10780 .enable_irq_window = enable_irq_window,
10781 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080010782 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080010783 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +020010784 .cpu_uses_apicv = vmx_cpu_uses_apicv,
Yang Zhangc7c9c562013-01-25 10:18:51 +080010785 .load_eoi_exitmap = vmx_load_eoi_exitmap,
10786 .hwapic_irr_update = vmx_hwapic_irr_update,
10787 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080010788 .sync_pir_to_irr = vmx_sync_pir_to_irr,
10789 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010790
Izik Eiduscbc94022007-10-25 00:29:55 +020010791 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080010792 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010793 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030010794
Avi Kivity586f9602010-11-18 13:09:54 +020010795 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020010796
Sheng Yang17cc3932010-01-05 19:02:27 +080010797 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080010798
10799 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010800
10801 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000010802 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010803
10804 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080010805
10806 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010807
Will Auldba904632012-11-29 12:42:50 -080010808 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010809 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -100010810 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030010811 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020010812
10813 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010814
10815 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080010816 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000010817 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080010818 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010819
10820 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010821
10822 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080010823
10824 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
10825 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
10826 .flush_log_dirty = vmx_flush_log_dirty,
10827 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020010828
Feng Wubf9f6ac2015-09-18 22:29:55 +080010829 .pre_block = vmx_pre_block,
10830 .post_block = vmx_post_block,
10831
Wei Huang25462f72015-06-19 15:45:05 +020010832 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080010833
10834 .update_pi_irte = vmx_update_pi_irte,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010835};
10836
10837static int __init vmx_init(void)
10838{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010839 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
10840 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030010841 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010842 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080010843
Dave Young2965faa2015-09-09 15:38:55 -070010844#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010845 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
10846 crash_vmclear_local_loaded_vmcss);
10847#endif
10848
He, Qingfdef3ad2007-04-30 09:45:24 +030010849 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010850}
10851
10852static void __exit vmx_exit(void)
10853{
Dave Young2965faa2015-09-09 15:38:55 -070010854#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053010855 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010856 synchronize_rcu();
10857#endif
10858
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080010859 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080010860}
10861
10862module_init(vmx_init)
10863module_exit(vmx_exit)