blob: be6069bc48319b747a03bc5fce841fe509fe5df0 [file] [log] [blame]
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2010-2011 Atheros Communications Inc.
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Paul Gortmakeree40fa02011-05-27 16:14:23 -040017#include <linux/export.h>
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040018#include "hw.h"
Felix Fietkauda6f1d72010-04-15 17:38:31 -040019#include "ar9003_phy.h"
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040020
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040021static const int firstep_table[] =
22/* level: 0 1 2 3 4 5 6 7 8 */
23 { -4, -2, 0, 2, 4, 6, 8, 10, 12 }; /* lvl 0-8, default 2 */
24
25static const int cycpwrThr1_table[] =
26/* level: 0 1 2 3 4 5 6 7 8 */
27 { -6, -4, -2, 0, 2, 4, 6, 8 }; /* lvl 0-7, default 3 */
28
29/*
30 * register values to turn OFDM weak signal detection OFF
31 */
32static const int m1ThreshLow_off = 127;
33static const int m2ThreshLow_off = 127;
34static const int m1Thresh_off = 127;
35static const int m2Thresh_off = 127;
36static const int m2CountThr_off = 31;
37static const int m2CountThrLow_off = 63;
38static const int m1ThreshLowExt_off = 127;
39static const int m2ThreshLowExt_off = 127;
40static const int m1ThreshExt_off = 127;
41static const int m2ThreshExt_off = 127;
42
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040043/**
44 * ar9003_hw_set_channel - set channel on single-chip device
45 * @ah: atheros hardware structure
46 * @chan:
47 *
48 * This is the function to change channel on single-chip devices, that is
Mohammed Shafi Shajakhane4922f22012-01-07 21:06:02 +053049 * for AR9300 family of chipsets.
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040050 *
51 * This function takes the channel value in MHz and sets
52 * hardware channel value. Assumes writes have been enabled to analog bus.
53 *
54 * Actual Expression,
55 *
56 * For 2GHz channel,
57 * Channel Frequency = (3/4) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
58 * (freq_ref = 40MHz)
59 *
60 * For 5GHz channel,
61 * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^10)
62 * (freq_ref = 40MHz/(24>>amodeRefSel))
63 *
64 * For 5GHz channels which are 5MHz spaced,
65 * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
66 * (freq_ref = 40MHz)
67 */
68static int ar9003_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
69{
Felix Fietkauf7abf0c2010-04-15 17:38:33 -040070 u16 bMode, fracMode = 0, aModeRefSel = 0;
71 u32 freq, channelSel = 0, reg32 = 0;
72 struct chan_centers centers;
73 int loadSynthChannel;
74
75 ath9k_hw_get_channel_centers(ah, chan, &centers);
76 freq = centers.synth_center;
77
78 if (freq < 4800) { /* 2 GHz, fractional mode */
Gabor Juhos5acb4b932011-06-21 11:23:34 +020079 if (AR_SREV_9330(ah)) {
80 u32 chan_frac;
81 u32 div;
82
83 if (ah->is_clk_25mhz)
84 div = 75;
85 else
86 div = 120;
87
88 channelSel = (freq * 4) / div;
89 chan_frac = (((freq * 4) % div) * 0x20000) / div;
90 channelSel = (channelSel << 17) | chan_frac;
91 } else if (AR_SREV_9485(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +053092 u32 chan_frac;
93
94 /*
95 * freq_ref = 40 / (refdiva >> amoderefsel); where refdiva=1 and amoderefsel=0
96 * ndiv = ((chan_mhz * 4) / 3) / freq_ref;
97 * chansel = int(ndiv), chanfrac = (ndiv - chansel) * 0x20000
98 */
99 channelSel = (freq * 4) / 120;
100 chan_frac = (((freq * 4) % 120) * 0x20000) / 120;
101 channelSel = (channelSel << 17) | chan_frac;
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530102 } else if (AR_SREV_9340(ah)) {
103 if (ah->is_clk_25mhz) {
104 u32 chan_frac;
105
106 channelSel = (freq * 2) / 75;
107 chan_frac = (((freq * 2) % 75) * 0x20000) / 75;
108 channelSel = (channelSel << 17) | chan_frac;
109 } else
110 channelSel = CHANSEL_2G(freq) >> 1;
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530111 } else
Vasanthakumar Thiagarajan85dd0922010-12-06 04:27:45 -0800112 channelSel = CHANSEL_2G(freq);
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400113 /* Set to 2G mode */
114 bMode = 1;
115 } else {
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530116 if (AR_SREV_9340(ah) && ah->is_clk_25mhz) {
117 u32 chan_frac;
118
119 channelSel = (freq * 2) / 75;
Gabor Juhosdbb204e2011-06-21 11:23:33 +0200120 chan_frac = (((freq * 2) % 75) * 0x20000) / 75;
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530121 channelSel = (channelSel << 17) | chan_frac;
122 } else {
123 channelSel = CHANSEL_5G(freq);
124 /* Doubler is ON, so, divide channelSel by 2. */
125 channelSel >>= 1;
126 }
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400127 /* Set to 5G mode */
128 bMode = 0;
129 }
130
131 /* Enable fractional mode for all channels */
132 fracMode = 1;
133 aModeRefSel = 0;
134 loadSynthChannel = 0;
135
136 reg32 = (bMode << 29);
137 REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
138
139 /* Enable Long shift Select for Synthesizer */
140 REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_SYNTH4,
141 AR_PHY_SYNTH4_LONG_SHIFT_SELECT, 1);
142
143 /* Program Synth. setting */
144 reg32 = (channelSel << 2) | (fracMode << 30) |
145 (aModeRefSel << 28) | (loadSynthChannel << 31);
146 REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
147
148 /* Toggle Load Synth channel bit */
149 loadSynthChannel = 1;
150 reg32 = (channelSel << 2) | (fracMode << 30) |
151 (aModeRefSel << 28) | (loadSynthChannel << 31);
152 REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
153
154 ah->curchan = chan;
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400155
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400156 return 0;
157}
158
159/**
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400160 * ar9003_hw_spur_mitigate_mrc_cck - convert baseband spur frequency
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400161 * @ah: atheros hardware structure
162 * @chan:
163 *
164 * For single-chip solutions. Converts to baseband spur frequency given the
165 * input channel frequency and compute register settings below.
166 *
167 * Spur mitigation for MRC CCK
168 */
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400169static void ar9003_hw_spur_mitigate_mrc_cck(struct ath_hw *ah,
170 struct ath9k_channel *chan)
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400171{
Joe Perches07b2fa52010-11-20 18:38:53 -0800172 static const u32 spur_freq[4] = { 2420, 2440, 2464, 2480 };
Felix Fietkauca375552010-04-15 17:38:35 -0400173 int cur_bb_spur, negative = 0, cck_spur_freq;
174 int i;
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800175 int range, max_spur_cnts, synth_freq;
176 u8 *spur_fbin_ptr = NULL;
Felix Fietkauca375552010-04-15 17:38:35 -0400177
178 /*
179 * Need to verify range +/- 10 MHz in control channel, otherwise spur
180 * is out-of-band and can be ignored.
181 */
182
Gabor Juhosc1acfbe2011-06-21 11:23:32 +0200183 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah)) {
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800184 spur_fbin_ptr = ar9003_get_spur_chan_ptr(ah,
185 IS_CHAN_2GHZ(chan));
186 if (spur_fbin_ptr[0] == 0) /* No spur */
187 return;
188 max_spur_cnts = 5;
189 if (IS_CHAN_HT40(chan)) {
190 range = 19;
191 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
192 AR_PHY_GC_DYN2040_PRI_CH) == 0)
193 synth_freq = chan->channel + 10;
194 else
195 synth_freq = chan->channel - 10;
196 } else {
197 range = 10;
198 synth_freq = chan->channel;
199 }
200 } else {
Rajkumar Manoharan38df2f02011-10-24 18:14:39 +0530201 range = AR_SREV_9462(ah) ? 5 : 10;
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800202 max_spur_cnts = 4;
203 synth_freq = chan->channel;
204 }
205
206 for (i = 0; i < max_spur_cnts; i++) {
Rajkumar Manoharan38df2f02011-10-24 18:14:39 +0530207 if (AR_SREV_9462(ah) && (i == 0 || i == 3))
208 continue;
Felix Fietkauca375552010-04-15 17:38:35 -0400209 negative = 0;
Gabor Juhosc1acfbe2011-06-21 11:23:32 +0200210 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
Gabor Juhos8edb2542012-04-16 22:46:32 +0200211 cur_bb_spur = ath9k_hw_fbin2freq(spur_fbin_ptr[i],
212 IS_CHAN_2GHZ(chan));
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800213 else
Gabor Juhos8edb2542012-04-16 22:46:32 +0200214 cur_bb_spur = spur_freq[i];
Felix Fietkauca375552010-04-15 17:38:35 -0400215
Gabor Juhos8edb2542012-04-16 22:46:32 +0200216 cur_bb_spur -= synth_freq;
Felix Fietkauca375552010-04-15 17:38:35 -0400217 if (cur_bb_spur < 0) {
218 negative = 1;
219 cur_bb_spur = -cur_bb_spur;
220 }
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800221 if (cur_bb_spur < range) {
Felix Fietkauca375552010-04-15 17:38:35 -0400222 cck_spur_freq = (int)((cur_bb_spur << 19) / 11);
223
224 if (negative == 1)
225 cck_spur_freq = -cck_spur_freq;
226
227 cck_spur_freq = cck_spur_freq & 0xfffff;
228
229 REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
230 AR_PHY_AGC_CONTROL_YCOK_MAX, 0x7);
231 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
232 AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR, 0x7f);
233 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
234 AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE,
235 0x2);
236 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
237 AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT,
238 0x1);
239 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
240 AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ,
241 cck_spur_freq);
242
243 return;
244 }
245 }
246
247 REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
248 AR_PHY_AGC_CONTROL_YCOK_MAX, 0x5);
249 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
250 AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT, 0x0);
251 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
252 AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ, 0x0);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400253}
254
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400255/* Clean all spur register fields */
256static void ar9003_hw_spur_ofdm_clear(struct ath_hw *ah)
257{
258 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
259 AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0);
260 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
261 AR_PHY_TIMING11_SPUR_FREQ_SD, 0);
262 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
263 AR_PHY_TIMING11_SPUR_DELTA_PHASE, 0);
264 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
265 AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, 0);
266 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
267 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0);
268 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
269 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0);
270 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
271 AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0);
272 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
273 AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 0);
274 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
275 AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 0);
276
277 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
278 AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0);
279 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
280 AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0);
281 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
282 AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0);
283 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
284 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, 0);
285 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
286 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, 0);
287 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
288 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, 0);
289 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
290 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0);
291 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
292 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0);
293 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
294 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0);
295 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
296 AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0);
297}
298
299static void ar9003_hw_spur_ofdm(struct ath_hw *ah,
300 int freq_offset,
301 int spur_freq_sd,
302 int spur_delta_phase,
303 int spur_subchannel_sd)
304{
305 int mask_index = 0;
306
307 /* OFDM Spur mitigation */
308 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
309 AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0x1);
310 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
311 AR_PHY_TIMING11_SPUR_FREQ_SD, spur_freq_sd);
312 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
313 AR_PHY_TIMING11_SPUR_DELTA_PHASE, spur_delta_phase);
314 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
315 AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, spur_subchannel_sd);
316 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
317 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0x1);
318 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
319 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0x1);
320 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
321 AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0x1);
322 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
323 AR_PHY_SPUR_REG_SPUR_RSSI_THRESH, 34);
324 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
325 AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 1);
326
327 if (REG_READ_FIELD(ah, AR_PHY_MODE,
328 AR_PHY_MODE_DYNAMIC) == 0x1)
329 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
330 AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 1);
331
332 mask_index = (freq_offset << 4) / 5;
333 if (mask_index < 0)
334 mask_index = mask_index - 1;
335
336 mask_index = mask_index & 0x7f;
337
338 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
339 AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0x1);
340 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
341 AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0x1);
342 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
343 AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0x1);
344 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
345 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, mask_index);
346 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
347 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, mask_index);
348 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
349 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, mask_index);
350 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
351 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0xc);
352 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
353 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0xc);
354 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
355 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
356 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
357 AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0xff);
358}
359
360static void ar9003_hw_spur_ofdm_work(struct ath_hw *ah,
361 struct ath9k_channel *chan,
362 int freq_offset)
363{
364 int spur_freq_sd = 0;
365 int spur_subchannel_sd = 0;
366 int spur_delta_phase = 0;
367
368 if (IS_CHAN_HT40(chan)) {
369 if (freq_offset < 0) {
370 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
371 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
372 spur_subchannel_sd = 1;
373 else
374 spur_subchannel_sd = 0;
375
Rajkumar Manoharana844adf2011-08-05 18:59:42 +0530376 spur_freq_sd = (freq_offset << 9) / 11;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400377
378 } else {
379 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
380 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
381 spur_subchannel_sd = 0;
382 else
383 spur_subchannel_sd = 1;
384
Rajkumar Manoharana844adf2011-08-05 18:59:42 +0530385 spur_freq_sd = (freq_offset << 9) / 11;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400386
387 }
388
389 spur_delta_phase = (freq_offset << 17) / 5;
390
391 } else {
392 spur_subchannel_sd = 0;
393 spur_freq_sd = (freq_offset << 9) /11;
394 spur_delta_phase = (freq_offset << 18) / 5;
395 }
396
397 spur_freq_sd = spur_freq_sd & 0x3ff;
398 spur_delta_phase = spur_delta_phase & 0xfffff;
399
400 ar9003_hw_spur_ofdm(ah,
401 freq_offset,
402 spur_freq_sd,
403 spur_delta_phase,
404 spur_subchannel_sd);
405}
406
407/* Spur mitigation for OFDM */
408static void ar9003_hw_spur_mitigate_ofdm(struct ath_hw *ah,
409 struct ath9k_channel *chan)
410{
411 int synth_freq;
412 int range = 10;
413 int freq_offset = 0;
414 int mode;
415 u8* spurChansPtr;
416 unsigned int i;
417 struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
418
419 if (IS_CHAN_5GHZ(chan)) {
420 spurChansPtr = &(eep->modalHeader5G.spurChans[0]);
421 mode = 0;
422 }
423 else {
424 spurChansPtr = &(eep->modalHeader2G.spurChans[0]);
425 mode = 1;
426 }
427
428 if (spurChansPtr[0] == 0)
429 return; /* No spur in the mode */
430
431 if (IS_CHAN_HT40(chan)) {
432 range = 19;
433 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
434 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
435 synth_freq = chan->channel - 10;
436 else
437 synth_freq = chan->channel + 10;
438 } else {
439 range = 10;
440 synth_freq = chan->channel;
441 }
442
443 ar9003_hw_spur_ofdm_clear(ah);
444
roel0f8e94d2011-04-10 21:09:50 +0200445 for (i = 0; i < AR_EEPROM_MODAL_SPURS && spurChansPtr[i]; i++) {
Gabor Juhos8edb2542012-04-16 22:46:32 +0200446 freq_offset = ath9k_hw_fbin2freq(spurChansPtr[i], mode);
447 freq_offset -= synth_freq;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400448 if (abs(freq_offset) < range) {
449 ar9003_hw_spur_ofdm_work(ah, chan, freq_offset);
450 break;
451 }
452 }
453}
454
455static void ar9003_hw_spur_mitigate(struct ath_hw *ah,
456 struct ath9k_channel *chan)
457{
458 ar9003_hw_spur_mitigate_mrc_cck(ah, chan);
459 ar9003_hw_spur_mitigate_ofdm(ah, chan);
460}
461
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400462static u32 ar9003_hw_compute_pll_control(struct ath_hw *ah,
463 struct ath9k_channel *chan)
464{
Felix Fietkau317d3322010-04-15 17:38:34 -0400465 u32 pll;
466
467 pll = SM(0x5, AR_RTC_9300_PLL_REFDIV);
468
469 if (chan && IS_CHAN_HALF_RATE(chan))
470 pll |= SM(0x1, AR_RTC_9300_PLL_CLKSEL);
471 else if (chan && IS_CHAN_QUARTER_RATE(chan))
472 pll |= SM(0x2, AR_RTC_9300_PLL_CLKSEL);
473
Felix Fietkau14bc1102010-04-26 15:04:30 -0400474 pll |= SM(0x2c, AR_RTC_9300_PLL_DIV);
Felix Fietkau317d3322010-04-15 17:38:34 -0400475
476 return pll;
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400477}
478
479static void ar9003_hw_set_channel_regs(struct ath_hw *ah,
480 struct ath9k_channel *chan)
481{
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400482 u32 phymode;
483 u32 enableDacFifo = 0;
484
485 enableDacFifo =
486 (REG_READ(ah, AR_PHY_GEN_CTRL) & AR_PHY_GC_ENABLE_DAC_FIFO);
487
488 /* Enable 11n HT, 20 MHz */
Rajkumar Manoharan8ad38d22011-08-20 17:34:19 +0530489 phymode = AR_PHY_GC_HT_EN | AR_PHY_GC_SINGLE_HT_LTF1 |
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400490 AR_PHY_GC_SHORT_GI_40 | enableDacFifo;
491
492 /* Configure baseband for dynamic 20/40 operation */
493 if (IS_CHAN_HT40(chan)) {
494 phymode |= AR_PHY_GC_DYN2040_EN;
495 /* Configure control (primary) channel at +-10MHz */
496 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
497 (chan->chanmode == CHANNEL_G_HT40PLUS))
498 phymode |= AR_PHY_GC_DYN2040_PRI_CH;
499
500 }
501
502 /* make sure we preserve INI settings */
503 phymode |= REG_READ(ah, AR_PHY_GEN_CTRL);
504 /* turn off Green Field detection for STA for now */
505 phymode &= ~AR_PHY_GC_GF_DETECT_EN;
506
507 REG_WRITE(ah, AR_PHY_GEN_CTRL, phymode);
508
509 /* Configure MAC for 20/40 operation */
510 ath9k_hw_set11nmac2040(ah);
511
512 /* global transmit timeout (25 TUs default)*/
513 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
514 /* carrier sense timeout */
515 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400516}
517
518static void ar9003_hw_init_bb(struct ath_hw *ah,
519 struct ath9k_channel *chan)
520{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400521 u32 synthDelay;
522
523 /*
524 * Wait for the frequency synth to settle (synth goes on
525 * via AR_PHY_ACTIVE_EN). Read the phy active delay register.
526 * Value is in 100ns increments.
527 */
528 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
529 if (IS_CHAN_B(chan))
530 synthDelay = (4 * synthDelay) / 22;
531 else
532 synthDelay /= 10;
533
534 /* Activate the PHY (includes baseband activate + synthesizer on) */
535 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
536
537 /*
538 * There is an issue if the AP starts the calibration before
539 * the base band timeout completes. This could result in the
540 * rx_clear false triggering. As a workaround we add delay an
541 * extra BASE_ACTIVATE_DELAY usecs to ensure this condition
542 * does not happen.
543 */
544 udelay(synthDelay + BASE_ACTIVATE_DELAY);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400545}
546
Rajkumar Manoharan56266bf2011-08-13 10:28:13 +0530547static void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx)
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400548{
549 switch (rx) {
550 case 0x5:
551 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
552 AR_PHY_SWAP_ALT_CHAIN);
553 case 0x3:
554 case 0x1:
555 case 0x2:
556 case 0x7:
557 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx);
558 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx);
559 break;
560 default:
561 break;
562 }
563
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530564 if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) && (tx == 0x7))
565 REG_WRITE(ah, AR_SELFGEN_MASK, 0x3);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530566 else if (AR_SREV_9462(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530567 /* xxx only when MCI support is enabled */
568 REG_WRITE(ah, AR_SELFGEN_MASK, 0x3);
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530569 else
570 REG_WRITE(ah, AR_SELFGEN_MASK, tx);
571
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400572 if (tx == 0x5) {
573 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
574 AR_PHY_SWAP_ALT_CHAIN);
575 }
576}
577
578/*
579 * Override INI values with chip specific configuration.
580 */
581static void ar9003_hw_override_ini(struct ath_hw *ah)
582{
583 u32 val;
584
585 /*
586 * Set the RX_ABORT and RX_DIS and clear it only after
587 * RXE is set for MAC. This prevents frames with
588 * corrupted descriptor status.
589 */
590 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
591
592 /*
593 * For AR9280 and above, there is a new feature that allows
594 * Multicast search based on both MAC Address and Key ID. By default,
595 * this feature is enabled. But since the driver is not using this
596 * feature, we switch it off; otherwise multicast search based on
597 * MAC addr only will fail.
598 */
599 val = REG_READ(ah, AR_PCU_MISC_MODE2) & (~AR_ADHOC_MCAST_KEYID_ENABLE);
600 REG_WRITE(ah, AR_PCU_MISC_MODE2,
601 val | AR_AGG_WEP_ENABLE_FIX | AR_AGG_WEP_ENABLE);
Felix Fietkaubf3f2042011-09-15 14:25:37 +0200602
603 REG_SET_BIT(ah, AR_PHY_CCK_DETECT,
604 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400605}
606
607static void ar9003_hw_prog_ini(struct ath_hw *ah,
608 struct ar5416IniArray *iniArr,
609 int column)
610{
611 unsigned int i, regWrites = 0;
612
613 /* New INI format: Array may be undefined (pre, core, post arrays) */
614 if (!iniArr->ia_array)
615 return;
616
617 /*
618 * New INI format: Pre, core, and post arrays for a given subsystem
619 * may be modal (> 2 columns) or non-modal (2 columns). Determine if
620 * the array is non-modal and force the column to 1.
621 */
622 if (column >= iniArr->ia_columns)
623 column = 1;
624
625 for (i = 0; i < iniArr->ia_rows; i++) {
626 u32 reg = INI_RA(iniArr, i, 0);
627 u32 val = INI_RA(iniArr, i, column);
628
Vasanthakumar Thiagarajan7e68b742010-12-15 07:30:47 -0800629 REG_WRITE(ah, reg, val);
Felix Fietkaub2ccc502010-07-30 21:02:12 +0200630
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400631 DO_DELAY(regWrites);
632 }
633}
634
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400635static int ar9003_hw_process_ini(struct ath_hw *ah,
636 struct ath9k_channel *chan)
637{
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400638 unsigned int regWrites = 0, i;
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +0530639 u32 modesIndex;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400640
641 switch (chan->chanmode) {
642 case CHANNEL_A:
643 case CHANNEL_A_HT20:
644 modesIndex = 1;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400645 break;
646 case CHANNEL_A_HT40PLUS:
647 case CHANNEL_A_HT40MINUS:
648 modesIndex = 2;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400649 break;
650 case CHANNEL_G:
651 case CHANNEL_G_HT20:
652 case CHANNEL_B:
653 modesIndex = 4;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400654 break;
655 case CHANNEL_G_HT40PLUS:
656 case CHANNEL_G_HT40MINUS:
657 modesIndex = 3;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400658 break;
659
660 default:
661 return -EINVAL;
662 }
663
664 for (i = 0; i < ATH_INI_NUM_SPLIT; i++) {
665 ar9003_hw_prog_ini(ah, &ah->iniSOC[i], modesIndex);
666 ar9003_hw_prog_ini(ah, &ah->iniMac[i], modesIndex);
667 ar9003_hw_prog_ini(ah, &ah->iniBB[i], modesIndex);
668 ar9003_hw_prog_ini(ah, &ah->iniRadio[i], modesIndex);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530669 if (i == ATH_INI_POST && AR_SREV_9462_20(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530670 ar9003_hw_prog_ini(ah,
671 &ah->ini_radio_post_sys2ant,
672 modesIndex);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400673 }
674
675 REG_WRITE_ARRAY(&ah->iniModesRxGain, 1, regWrites);
676 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
677
678 /*
679 * For 5GHz channels requiring Fast Clock, apply
680 * different modal values.
681 */
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400682 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100683 REG_WRITE_ARRAY(&ah->iniModesFastClock,
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400684 modesIndex, regWrites);
685
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100686 REG_WRITE_ARRAY(&ah->iniAdditional, 1, regWrites);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530687
Felix Fietkau9951c4d2012-03-14 16:40:30 +0100688 if (chan->channel == 2484)
689 ar9003_hw_prog_ini(ah, &ah->ini_japan2484, 1);
690
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530691 ah->modes_index = modesIndex;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400692 ar9003_hw_override_ini(ah);
693 ar9003_hw_set_channel_regs(ah, chan);
694 ar9003_hw_set_chain_masks(ah, ah->rxchainmask, ah->txchainmask);
Felix Fietkauca2c68c2011-10-08 20:06:20 +0200695 ath9k_hw_apply_txpower(ah, chan);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400696
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530697 if (AR_SREV_9462(ah)) {
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530698 if (REG_READ_FIELD(ah, AR_PHY_TX_IQCAL_CONTROL_0,
699 AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL))
700 ah->enabled_cals |= TX_IQ_CAL;
701 else
702 ah->enabled_cals &= ~TX_IQ_CAL;
703
704 if (REG_READ(ah, AR_PHY_CL_CAL_CTL) & AR_PHY_CL_CAL_ENABLE)
705 ah->enabled_cals |= TX_CL_CAL;
706 else
707 ah->enabled_cals &= ~TX_CL_CAL;
708 }
709
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400710 return 0;
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400711}
712
713static void ar9003_hw_set_rfmode(struct ath_hw *ah,
714 struct ath9k_channel *chan)
715{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400716 u32 rfMode = 0;
717
718 if (chan == NULL)
719 return;
720
721 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
722 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
723
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400724 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400725 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
Felix Fietkau08685ce2012-04-19 21:18:24 +0200726 if (IS_CHAN_QUARTER_RATE(chan))
727 rfMode |= AR_PHY_MODE_QUARTER;
728 if (IS_CHAN_HALF_RATE(chan))
729 rfMode |= AR_PHY_MODE_HALF;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400730
731 REG_WRITE(ah, AR_PHY_MODE, rfMode);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400732}
733
734static void ar9003_hw_mark_phy_inactive(struct ath_hw *ah)
735{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400736 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400737}
738
739static void ar9003_hw_set_delta_slope(struct ath_hw *ah,
740 struct ath9k_channel *chan)
741{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400742 u32 coef_scaled, ds_coef_exp, ds_coef_man;
743 u32 clockMhzScaled = 0x64000000;
744 struct chan_centers centers;
745
746 /*
747 * half and quarter rate can divide the scaled clock by 2 or 4
748 * scale for selected channel bandwidth
749 */
750 if (IS_CHAN_HALF_RATE(chan))
751 clockMhzScaled = clockMhzScaled >> 1;
752 else if (IS_CHAN_QUARTER_RATE(chan))
753 clockMhzScaled = clockMhzScaled >> 2;
754
755 /*
756 * ALGO -> coef = 1e8/fcarrier*fclock/40;
757 * scaled coef to provide precision for this floating calculation
758 */
759 ath9k_hw_get_channel_centers(ah, chan, &centers);
760 coef_scaled = clockMhzScaled / centers.synth_center;
761
762 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
763 &ds_coef_exp);
764
765 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
766 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
767 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
768 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
769
770 /*
771 * For Short GI,
772 * scaled coeff is 9/10 that of normal coeff
773 */
774 coef_scaled = (9 * coef_scaled) / 10;
775
776 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
777 &ds_coef_exp);
778
779 /* for short gi */
780 REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
781 AR_PHY_SGI_DSC_MAN, ds_coef_man);
782 REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
783 AR_PHY_SGI_DSC_EXP, ds_coef_exp);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400784}
785
786static bool ar9003_hw_rfbus_req(struct ath_hw *ah)
787{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400788 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
789 return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
790 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400791}
792
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400793/*
794 * Wait for the frequency synth to settle (synth goes on via PHY_ACTIVE_EN).
795 * Read the phy active delay register. Value is in 100ns increments.
796 */
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400797static void ar9003_hw_rfbus_done(struct ath_hw *ah)
798{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400799 u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
800 if (IS_CHAN_B(ah->curchan))
801 synthDelay = (4 * synthDelay) / 22;
802 else
803 synthDelay /= 10;
804
805 udelay(synthDelay + BASE_ACTIVATE_DELAY);
806
807 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400808}
809
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400810static bool ar9003_hw_ani_control(struct ath_hw *ah,
811 enum ath9k_ani_cmd cmd, int param)
812{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400813 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400814 struct ath9k_channel *chan = ah->curchan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200815 struct ar5416AniState *aniState = &chan->ani;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400816 s32 value, value2;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400817
818 switch (cmd & ah->ani_function) {
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400819 case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400820 /*
821 * on == 1 means ofdm weak signal detection is ON
822 * on == 1 is the default, for less noise immunity
823 *
824 * on == 0 means ofdm weak signal detection is OFF
825 * on == 0 means more noise imm
826 */
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400827 u32 on = param ? 1 : 0;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400828
829 if (on)
830 REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
831 AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
832 else
833 REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
834 AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
835
836 if (!on != aniState->ofdmWeakSigDetectOff) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800837 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800838 "** ch %d: ofdm weak signal: %s=>%s\n",
839 chan->channel,
840 !aniState->ofdmWeakSigDetectOff ?
841 "on" : "off",
842 on ? "on" : "off");
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400843 if (on)
844 ah->stats.ast_ani_ofdmon++;
845 else
846 ah->stats.ast_ani_ofdmoff++;
847 aniState->ofdmWeakSigDetectOff = !on;
848 }
849 break;
850 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400851 case ATH9K_ANI_FIRSTEP_LEVEL:{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400852 u32 level = param;
853
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400854 if (level >= ARRAY_SIZE(firstep_table)) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800855 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800856 "ATH9K_ANI_FIRSTEP_LEVEL: level out of range (%u > %zu)\n",
857 level, ARRAY_SIZE(firstep_table));
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400858 return false;
859 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400860
861 /*
862 * make register setting relative to default
863 * from INI file & cap value
864 */
865 value = firstep_table[level] -
866 firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
867 aniState->iniDef.firstep;
868 if (value < ATH9K_SIG_FIRSTEP_SETTING_MIN)
869 value = ATH9K_SIG_FIRSTEP_SETTING_MIN;
870 if (value > ATH9K_SIG_FIRSTEP_SETTING_MAX)
871 value = ATH9K_SIG_FIRSTEP_SETTING_MAX;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400872 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
873 AR_PHY_FIND_SIG_FIRSTEP,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400874 value);
875 /*
876 * we need to set first step low register too
877 * make register setting relative to default
878 * from INI file & cap value
879 */
880 value2 = firstep_table[level] -
881 firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
882 aniState->iniDef.firstepLow;
883 if (value2 < ATH9K_SIG_FIRSTEP_SETTING_MIN)
884 value2 = ATH9K_SIG_FIRSTEP_SETTING_MIN;
885 if (value2 > ATH9K_SIG_FIRSTEP_SETTING_MAX)
886 value2 = ATH9K_SIG_FIRSTEP_SETTING_MAX;
887
888 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
889 AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW, value2);
890
891 if (level != aniState->firstepLevel) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800892 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800893 "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
894 chan->channel,
895 aniState->firstepLevel,
896 level,
897 ATH9K_ANI_FIRSTEP_LVL_NEW,
898 value,
899 aniState->iniDef.firstep);
Joe Perchesd2182b62011-12-15 14:55:53 -0800900 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800901 "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
902 chan->channel,
903 aniState->firstepLevel,
904 level,
905 ATH9K_ANI_FIRSTEP_LVL_NEW,
906 value2,
907 aniState->iniDef.firstepLow);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400908 if (level > aniState->firstepLevel)
909 ah->stats.ast_ani_stepup++;
910 else if (level < aniState->firstepLevel)
911 ah->stats.ast_ani_stepdown++;
912 aniState->firstepLevel = level;
913 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400914 break;
915 }
916 case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400917 u32 level = param;
918
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400919 if (level >= ARRAY_SIZE(cycpwrThr1_table)) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800920 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800921 "ATH9K_ANI_SPUR_IMMUNITY_LEVEL: level out of range (%u > %zu)\n",
922 level, ARRAY_SIZE(cycpwrThr1_table));
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400923 return false;
924 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400925 /*
926 * make register setting relative to default
927 * from INI file & cap value
928 */
929 value = cycpwrThr1_table[level] -
930 cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
931 aniState->iniDef.cycpwrThr1;
932 if (value < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
933 value = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
934 if (value > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
935 value = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400936 REG_RMW_FIELD(ah, AR_PHY_TIMING5,
937 AR_PHY_TIMING5_CYCPWR_THR1,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400938 value);
939
940 /*
941 * set AR_PHY_EXT_CCA for extension channel
942 * make register setting relative to default
943 * from INI file & cap value
944 */
945 value2 = cycpwrThr1_table[level] -
946 cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
947 aniState->iniDef.cycpwrThr1Ext;
948 if (value2 < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
949 value2 = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
950 if (value2 > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
951 value2 = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
952 REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
953 AR_PHY_EXT_CYCPWR_THR1, value2);
954
955 if (level != aniState->spurImmunityLevel) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800956 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800957 "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
958 chan->channel,
959 aniState->spurImmunityLevel,
960 level,
961 ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
962 value,
963 aniState->iniDef.cycpwrThr1);
Joe Perchesd2182b62011-12-15 14:55:53 -0800964 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800965 "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
966 chan->channel,
967 aniState->spurImmunityLevel,
968 level,
969 ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
970 value2,
971 aniState->iniDef.cycpwrThr1Ext);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400972 if (level > aniState->spurImmunityLevel)
973 ah->stats.ast_ani_spurup++;
974 else if (level < aniState->spurImmunityLevel)
975 ah->stats.ast_ani_spurdown++;
976 aniState->spurImmunityLevel = level;
977 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400978 break;
979 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400980 case ATH9K_ANI_MRC_CCK:{
981 /*
982 * is_on == 1 means MRC CCK ON (default, less noise imm)
983 * is_on == 0 means MRC CCK is OFF (more noise imm)
984 */
985 bool is_on = param ? 1 : 0;
986 REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
987 AR_PHY_MRC_CCK_ENABLE, is_on);
988 REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
989 AR_PHY_MRC_CCK_MUX_REG, is_on);
990 if (!is_on != aniState->mrcCCKOff) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800991 ath_dbg(common, ANI, "** ch %d: MRC CCK: %s=>%s\n",
Joe Perches226afe62010-12-02 19:12:37 -0800992 chan->channel,
993 !aniState->mrcCCKOff ? "on" : "off",
994 is_on ? "on" : "off");
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400995 if (is_on)
996 ah->stats.ast_ani_ccklow++;
997 else
998 ah->stats.ast_ani_cckhigh++;
999 aniState->mrcCCKOff = !is_on;
1000 }
1001 break;
1002 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001003 case ATH9K_ANI_PRESENT:
1004 break;
1005 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08001006 ath_dbg(common, ANI, "invalid cmd %u\n", cmd);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001007 return false;
1008 }
1009
Joe Perchesd2182b62011-12-15 14:55:53 -08001010 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -08001011 "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
1012 aniState->spurImmunityLevel,
1013 !aniState->ofdmWeakSigDetectOff ? "on" : "off",
1014 aniState->firstepLevel,
1015 !aniState->mrcCCKOff ? "on" : "off",
1016 aniState->listenTime,
1017 aniState->ofdmPhyErrCount,
1018 aniState->cckPhyErrCount);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001019 return true;
Felix Fietkauc16fcb42010-04-15 17:38:39 -04001020}
1021
Felix Fietkau641d9922010-04-15 17:38:49 -04001022static void ar9003_hw_do_getnf(struct ath_hw *ah,
1023 int16_t nfarray[NUM_NF_READINGS])
1024{
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001025#define AR_PHY_CH_MINCCA_PWR 0x1FF00000
1026#define AR_PHY_CH_MINCCA_PWR_S 20
1027#define AR_PHY_CH_EXT_MINCCA_PWR 0x01FF0000
1028#define AR_PHY_CH_EXT_MINCCA_PWR_S 16
1029
Felix Fietkau641d9922010-04-15 17:38:49 -04001030 int16_t nf;
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001031 int i;
Felix Fietkau641d9922010-04-15 17:38:49 -04001032
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001033 for (i = 0; i < AR9300_MAX_CHAINS; i++) {
1034 if (ah->rxchainmask & BIT(i)) {
1035 nf = MS(REG_READ(ah, ah->nf_regs[i]),
1036 AR_PHY_CH_MINCCA_PWR);
1037 nfarray[i] = sign_extend32(nf, 8);
Felix Fietkau641d9922010-04-15 17:38:49 -04001038
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001039 if (IS_CHAN_HT40(ah->curchan)) {
1040 u8 ext_idx = AR9300_MAX_CHAINS + i;
Felix Fietkau641d9922010-04-15 17:38:49 -04001041
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001042 nf = MS(REG_READ(ah, ah->nf_regs[ext_idx]),
1043 AR_PHY_CH_EXT_MINCCA_PWR);
1044 nfarray[ext_idx] = sign_extend32(nf, 8);
1045 }
1046 }
1047 }
Felix Fietkau641d9922010-04-15 17:38:49 -04001048}
1049
Felix Fietkauf2552e22010-07-02 00:09:50 +02001050static void ar9003_hw_set_nf_limits(struct ath_hw *ah)
Felix Fietkau641d9922010-04-15 17:38:49 -04001051{
Felix Fietkauf2552e22010-07-02 00:09:50 +02001052 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ;
1053 ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ;
Sujith Manoharanae245cd2012-02-16 11:52:44 +05301054 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9300_2GHZ;
Felix Fietkauf2552e22010-07-02 00:09:50 +02001055 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ;
1056 ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ;
1057 ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9300_5GHZ;
Sujith Manoharanae245cd2012-02-16 11:52:44 +05301058
1059 if (AR_SREV_9330(ah))
1060 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9330_2GHZ;
1061
1062 if (AR_SREV_9462(ah)) {
1063 ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_2GHZ;
1064 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9462_2GHZ;
1065 ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_5GHZ;
1066 ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9462_5GHZ;
1067 }
Felix Fietkau641d9922010-04-15 17:38:49 -04001068}
1069
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -04001070/*
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001071 * Initialize the ANI register values with default (ini) values.
1072 * This routine is called during a (full) hardware reset after
1073 * all the registers are initialised from the INI.
1074 */
1075static void ar9003_hw_ani_cache_ini_regs(struct ath_hw *ah)
1076{
1077 struct ar5416AniState *aniState;
1078 struct ath_common *common = ath9k_hw_common(ah);
1079 struct ath9k_channel *chan = ah->curchan;
1080 struct ath9k_ani_default *iniDef;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001081 u32 val;
1082
Felix Fietkau093115b2010-10-04 20:09:47 +02001083 aniState = &ah->curchan->ani;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001084 iniDef = &aniState->iniDef;
1085
Joe Perchesd2182b62011-12-15 14:55:53 -08001086 ath_dbg(common, ANI, "ver %d.%d opmode %u chan %d Mhz/0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001087 ah->hw_version.macVersion,
1088 ah->hw_version.macRev,
1089 ah->opmode,
1090 chan->channel,
1091 chan->channelFlags);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001092
1093 val = REG_READ(ah, AR_PHY_SFCORR);
1094 iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
1095 iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
1096 iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
1097
1098 val = REG_READ(ah, AR_PHY_SFCORR_LOW);
1099 iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
1100 iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
1101 iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
1102
1103 val = REG_READ(ah, AR_PHY_SFCORR_EXT);
1104 iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
1105 iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
1106 iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
1107 iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
1108 iniDef->firstep = REG_READ_FIELD(ah,
1109 AR_PHY_FIND_SIG,
1110 AR_PHY_FIND_SIG_FIRSTEP);
1111 iniDef->firstepLow = REG_READ_FIELD(ah,
1112 AR_PHY_FIND_SIG_LOW,
1113 AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW);
1114 iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
1115 AR_PHY_TIMING5,
1116 AR_PHY_TIMING5_CYCPWR_THR1);
1117 iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
1118 AR_PHY_EXT_CCA,
1119 AR_PHY_EXT_CYCPWR_THR1);
1120
1121 /* these levels just got reset to defaults by the INI */
1122 aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL_NEW;
1123 aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL_NEW;
1124 aniState->ofdmWeakSigDetectOff = !ATH9K_ANI_USE_OFDM_WEAK_SIG;
1125 aniState->mrcCCKOff = !ATH9K_ANI_ENABLE_MRC_CCK;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001126}
1127
Felix Fietkau4e8c14e2010-11-11 03:18:38 +01001128static void ar9003_hw_set_radar_params(struct ath_hw *ah,
1129 struct ath_hw_radar_conf *conf)
1130{
1131 u32 radar_0 = 0, radar_1 = 0;
1132
1133 if (!conf) {
1134 REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
1135 return;
1136 }
1137
1138 radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
1139 radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
1140 radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
1141 radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
1142 radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
1143 radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
1144
1145 radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
1146 radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
1147 radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
1148 radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
1149 radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
1150
1151 REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
1152 REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
1153 if (conf->ext_channel)
1154 REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1155 else
1156 REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1157}
1158
Felix Fietkauc5d08552010-11-13 20:22:41 +01001159static void ar9003_hw_set_radar_conf(struct ath_hw *ah)
1160{
1161 struct ath_hw_radar_conf *conf = &ah->radar_conf;
1162
1163 conf->fir_power = -28;
1164 conf->radar_rssi = 0;
1165 conf->pulse_height = 10;
1166 conf->pulse_rssi = 24;
1167 conf->pulse_inband = 8;
1168 conf->pulse_maxlen = 255;
1169 conf->pulse_inband_step = 12;
1170 conf->radar_inband = 8;
1171}
1172
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301173static void ar9003_hw_antdiv_comb_conf_get(struct ath_hw *ah,
1174 struct ath_hw_antcomb_conf *antconf)
1175{
1176 u32 regval;
1177
1178 regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1179 antconf->main_lna_conf = (regval & AR_PHY_9485_ANT_DIV_MAIN_LNACONF) >>
1180 AR_PHY_9485_ANT_DIV_MAIN_LNACONF_S;
1181 antconf->alt_lna_conf = (regval & AR_PHY_9485_ANT_DIV_ALT_LNACONF) >>
1182 AR_PHY_9485_ANT_DIV_ALT_LNACONF_S;
1183 antconf->fast_div_bias = (regval & AR_PHY_9485_ANT_FAST_DIV_BIAS) >>
1184 AR_PHY_9485_ANT_FAST_DIV_BIAS_S;
Gabor Juhoscd0ed1b2011-06-21 11:23:44 +02001185
Gabor Juhosc4cf2c52011-06-21 11:23:47 +02001186 if (AR_SREV_9330_11(ah)) {
1187 antconf->lna1_lna2_delta = -9;
1188 antconf->div_group = 1;
1189 } else if (AR_SREV_9485(ah)) {
Gabor Juhoscd0ed1b2011-06-21 11:23:44 +02001190 antconf->lna1_lna2_delta = -9;
1191 antconf->div_group = 2;
1192 } else {
1193 antconf->lna1_lna2_delta = -3;
1194 antconf->div_group = 0;
1195 }
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301196}
1197
1198static void ar9003_hw_antdiv_comb_conf_set(struct ath_hw *ah,
1199 struct ath_hw_antcomb_conf *antconf)
1200{
1201 u32 regval;
1202
1203 regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1204 regval &= ~(AR_PHY_9485_ANT_DIV_MAIN_LNACONF |
1205 AR_PHY_9485_ANT_DIV_ALT_LNACONF |
1206 AR_PHY_9485_ANT_FAST_DIV_BIAS |
1207 AR_PHY_9485_ANT_DIV_MAIN_GAINTB |
1208 AR_PHY_9485_ANT_DIV_ALT_GAINTB);
1209 regval |= ((antconf->main_lna_conf <<
1210 AR_PHY_9485_ANT_DIV_MAIN_LNACONF_S)
1211 & AR_PHY_9485_ANT_DIV_MAIN_LNACONF);
1212 regval |= ((antconf->alt_lna_conf << AR_PHY_9485_ANT_DIV_ALT_LNACONF_S)
1213 & AR_PHY_9485_ANT_DIV_ALT_LNACONF);
1214 regval |= ((antconf->fast_div_bias << AR_PHY_9485_ANT_FAST_DIV_BIAS_S)
1215 & AR_PHY_9485_ANT_FAST_DIV_BIAS);
1216 regval |= ((antconf->main_gaintb << AR_PHY_9485_ANT_DIV_MAIN_GAINTB_S)
1217 & AR_PHY_9485_ANT_DIV_MAIN_GAINTB);
1218 regval |= ((antconf->alt_gaintb << AR_PHY_9485_ANT_DIV_ALT_GAINTB_S)
1219 & AR_PHY_9485_ANT_DIV_ALT_GAINTB);
1220
1221 REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
1222}
1223
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301224static int ar9003_hw_fast_chan_change(struct ath_hw *ah,
1225 struct ath9k_channel *chan,
1226 u8 *ini_reloaded)
1227{
1228 unsigned int regWrites = 0;
1229 u32 modesIndex;
1230
1231 switch (chan->chanmode) {
1232 case CHANNEL_A:
1233 case CHANNEL_A_HT20:
1234 modesIndex = 1;
1235 break;
1236 case CHANNEL_A_HT40PLUS:
1237 case CHANNEL_A_HT40MINUS:
1238 modesIndex = 2;
1239 break;
1240 case CHANNEL_G:
1241 case CHANNEL_G_HT20:
1242 case CHANNEL_B:
1243 modesIndex = 4;
1244 break;
1245 case CHANNEL_G_HT40PLUS:
1246 case CHANNEL_G_HT40MINUS:
1247 modesIndex = 3;
1248 break;
1249
1250 default:
1251 return -EINVAL;
1252 }
1253
1254 if (modesIndex == ah->modes_index) {
1255 *ini_reloaded = false;
1256 goto set_rfmode;
1257 }
1258
1259 ar9003_hw_prog_ini(ah, &ah->iniSOC[ATH_INI_POST], modesIndex);
1260 ar9003_hw_prog_ini(ah, &ah->iniMac[ATH_INI_POST], modesIndex);
1261 ar9003_hw_prog_ini(ah, &ah->iniBB[ATH_INI_POST], modesIndex);
1262 ar9003_hw_prog_ini(ah, &ah->iniRadio[ATH_INI_POST], modesIndex);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05301263 if (AR_SREV_9462_20(ah))
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301264 ar9003_hw_prog_ini(ah,
1265 &ah->ini_radio_post_sys2ant,
1266 modesIndex);
1267
1268 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1269
1270 /*
1271 * For 5GHz channels requiring Fast Clock, apply
1272 * different modal values.
1273 */
1274 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Felix Fietkauc7d36f92012-03-14 16:40:31 +01001275 REG_WRITE_ARRAY(&ah->iniModesFastClock, modesIndex, regWrites);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301276
Felix Fietkauc7d36f92012-03-14 16:40:31 +01001277 REG_WRITE_ARRAY(&ah->iniAdditional, 1, regWrites);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301278
1279 ah->modes_index = modesIndex;
1280 *ini_reloaded = true;
1281
1282set_rfmode:
1283 ar9003_hw_set_rfmode(ah, chan);
1284 return 0;
1285}
1286
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001287void ar9003_hw_attach_phy_ops(struct ath_hw *ah)
1288{
1289 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301290 struct ath_hw_ops *ops = ath9k_hw_ops(ah);
Joe Perches07b2fa52010-11-20 18:38:53 -08001291 static const u32 ar9300_cca_regs[6] = {
Felix Fietkaubbacee12010-07-11 15:44:42 +02001292 AR_PHY_CCA_0,
1293 AR_PHY_CCA_1,
1294 AR_PHY_CCA_2,
1295 AR_PHY_EXT_CCA,
1296 AR_PHY_EXT_CCA_1,
1297 AR_PHY_EXT_CCA_2,
1298 };
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001299
1300 priv_ops->rf_set_freq = ar9003_hw_set_channel;
1301 priv_ops->spur_mitigate_freq = ar9003_hw_spur_mitigate;
1302 priv_ops->compute_pll_control = ar9003_hw_compute_pll_control;
1303 priv_ops->set_channel_regs = ar9003_hw_set_channel_regs;
1304 priv_ops->init_bb = ar9003_hw_init_bb;
1305 priv_ops->process_ini = ar9003_hw_process_ini;
1306 priv_ops->set_rfmode = ar9003_hw_set_rfmode;
1307 priv_ops->mark_phy_inactive = ar9003_hw_mark_phy_inactive;
1308 priv_ops->set_delta_slope = ar9003_hw_set_delta_slope;
1309 priv_ops->rfbus_req = ar9003_hw_rfbus_req;
1310 priv_ops->rfbus_done = ar9003_hw_rfbus_done;
Felix Fietkauc16fcb42010-04-15 17:38:39 -04001311 priv_ops->ani_control = ar9003_hw_ani_control;
Felix Fietkau641d9922010-04-15 17:38:49 -04001312 priv_ops->do_getnf = ar9003_hw_do_getnf;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001313 priv_ops->ani_cache_ini_regs = ar9003_hw_ani_cache_ini_regs;
Felix Fietkau4e8c14e2010-11-11 03:18:38 +01001314 priv_ops->set_radar_params = ar9003_hw_set_radar_params;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301315 priv_ops->fast_chan_change = ar9003_hw_fast_chan_change;
Felix Fietkauf2552e22010-07-02 00:09:50 +02001316
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301317 ops->antdiv_comb_conf_get = ar9003_hw_antdiv_comb_conf_get;
1318 ops->antdiv_comb_conf_set = ar9003_hw_antdiv_comb_conf_set;
1319
Felix Fietkauf2552e22010-07-02 00:09:50 +02001320 ar9003_hw_set_nf_limits(ah);
Felix Fietkauc5d08552010-11-13 20:22:41 +01001321 ar9003_hw_set_radar_conf(ah);
Felix Fietkaubbacee12010-07-11 15:44:42 +02001322 memcpy(ah->nf_regs, ar9300_cca_regs, sizeof(ah->nf_regs));
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001323}
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001324
1325void ar9003_hw_bb_watchdog_config(struct ath_hw *ah)
1326{
1327 struct ath_common *common = ath9k_hw_common(ah);
1328 u32 idle_tmo_ms = ah->bb_watchdog_timeout_ms;
1329 u32 val, idle_count;
1330
1331 if (!idle_tmo_ms) {
1332 /* disable IRQ, disable chip-reset for BB panic */
1333 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
1334 REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) &
1335 ~(AR_PHY_WATCHDOG_RST_ENABLE |
1336 AR_PHY_WATCHDOG_IRQ_ENABLE));
1337
1338 /* disable watchdog in non-IDLE mode, disable in IDLE mode */
1339 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
1340 REG_READ(ah, AR_PHY_WATCHDOG_CTL_1) &
1341 ~(AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
1342 AR_PHY_WATCHDOG_IDLE_ENABLE));
1343
Joe Perchesd2182b62011-12-15 14:55:53 -08001344 ath_dbg(common, RESET, "Disabled BB Watchdog\n");
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001345 return;
1346 }
1347
1348 /* enable IRQ, disable chip-reset for BB watchdog */
1349 val = REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) & AR_PHY_WATCHDOG_CNTL2_MASK;
1350 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
1351 (val | AR_PHY_WATCHDOG_IRQ_ENABLE) &
1352 ~AR_PHY_WATCHDOG_RST_ENABLE);
1353
1354 /* bound limit to 10 secs */
1355 if (idle_tmo_ms > 10000)
1356 idle_tmo_ms = 10000;
1357
1358 /*
1359 * The time unit for watchdog event is 2^15 44/88MHz cycles.
1360 *
1361 * For HT20 we have a time unit of 2^15/44 MHz = .74 ms per tick
1362 * For HT40 we have a time unit of 2^15/88 MHz = .37 ms per tick
1363 *
1364 * Given we use fast clock now in 5 GHz, these time units should
1365 * be common for both 2 GHz and 5 GHz.
1366 */
1367 idle_count = (100 * idle_tmo_ms) / 74;
1368 if (ah->curchan && IS_CHAN_HT40(ah->curchan))
1369 idle_count = (100 * idle_tmo_ms) / 37;
1370
1371 /*
1372 * enable watchdog in non-IDLE mode, disable in IDLE mode,
1373 * set idle time-out.
1374 */
1375 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
1376 AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
1377 AR_PHY_WATCHDOG_IDLE_MASK |
1378 (AR_PHY_WATCHDOG_NON_IDLE_MASK & (idle_count << 2)));
1379
Joe Perchesd2182b62011-12-15 14:55:53 -08001380 ath_dbg(common, RESET, "Enabled BB Watchdog timeout (%u ms)\n",
Joe Perches226afe62010-12-02 19:12:37 -08001381 idle_tmo_ms);
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001382}
1383
1384void ar9003_hw_bb_watchdog_read(struct ath_hw *ah)
1385{
1386 /*
1387 * we want to avoid printing in ISR context so we save the
1388 * watchdog status to be printed later in bottom half context.
1389 */
1390 ah->bb_watchdog_last_status = REG_READ(ah, AR_PHY_WATCHDOG_STATUS);
1391
1392 /*
1393 * the watchdog timer should reset on status read but to be sure
1394 * sure we write 0 to the watchdog status bit.
1395 */
1396 REG_WRITE(ah, AR_PHY_WATCHDOG_STATUS,
1397 ah->bb_watchdog_last_status & ~AR_PHY_WATCHDOG_STATUS_CLR);
1398}
1399
1400void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah)
1401{
1402 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau9dbebc72010-10-03 19:07:17 +02001403 u32 status;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001404
1405 if (likely(!(common->debug_mask & ATH_DBG_RESET)))
1406 return;
1407
1408 status = ah->bb_watchdog_last_status;
Joe Perchesd2182b62011-12-15 14:55:53 -08001409 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001410 "\n==== BB update: BB status=0x%08x ====\n", status);
Joe Perchesd2182b62011-12-15 14:55:53 -08001411 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001412 "** BB state: wd=%u det=%u rdar=%u rOFDM=%d rCCK=%u tOFDM=%u tCCK=%u agc=%u src=%u **\n",
1413 MS(status, AR_PHY_WATCHDOG_INFO),
1414 MS(status, AR_PHY_WATCHDOG_DET_HANG),
1415 MS(status, AR_PHY_WATCHDOG_RADAR_SM),
1416 MS(status, AR_PHY_WATCHDOG_RX_OFDM_SM),
1417 MS(status, AR_PHY_WATCHDOG_RX_CCK_SM),
1418 MS(status, AR_PHY_WATCHDOG_TX_OFDM_SM),
1419 MS(status, AR_PHY_WATCHDOG_TX_CCK_SM),
1420 MS(status, AR_PHY_WATCHDOG_AGC_SM),
1421 MS(status, AR_PHY_WATCHDOG_SRCH_SM));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001422
Joe Perchesd2182b62011-12-15 14:55:53 -08001423 ath_dbg(common, RESET, "** BB WD cntl: cntl1=0x%08x cntl2=0x%08x **\n",
Joe Perches226afe62010-12-02 19:12:37 -08001424 REG_READ(ah, AR_PHY_WATCHDOG_CTL_1),
1425 REG_READ(ah, AR_PHY_WATCHDOG_CTL_2));
Joe Perchesd2182b62011-12-15 14:55:53 -08001426 ath_dbg(common, RESET, "** BB mode: BB_gen_controls=0x%08x **\n",
Joe Perches226afe62010-12-02 19:12:37 -08001427 REG_READ(ah, AR_PHY_GEN_CTRL));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001428
Felix Fietkaub5bfc562010-10-08 22:13:53 +02001429#define PCT(_field) (common->cc_survey._field * 100 / common->cc_survey.cycles)
1430 if (common->cc_survey.cycles)
Joe Perchesd2182b62011-12-15 14:55:53 -08001431 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001432 "** BB busy times: rx_clear=%d%%, rx_frame=%d%%, tx_frame=%d%% **\n",
1433 PCT(rx_busy), PCT(rx_frame), PCT(tx_frame));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001434
Joe Perchesd2182b62011-12-15 14:55:53 -08001435 ath_dbg(common, RESET, "==== BB update: done ====\n\n");
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001436}
1437EXPORT_SYMBOL(ar9003_hw_bb_watchdog_dbg_info);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301438
1439void ar9003_hw_disable_phy_restart(struct ath_hw *ah)
1440{
1441 u32 val;
1442
1443 /* While receiving unsupported rate frame rx state machine
1444 * gets into a state 0xb and if phy_restart happens in that
1445 * state, BB would go hang. If RXSM is in 0xb state after
1446 * first bb panic, ensure to disable the phy_restart.
1447 */
1448 if (!((MS(ah->bb_watchdog_last_status,
1449 AR_PHY_WATCHDOG_RX_OFDM_SM) == 0xb) ||
1450 ah->bb_hang_rx_ofdm))
1451 return;
1452
1453 ah->bb_hang_rx_ofdm = true;
1454 val = REG_READ(ah, AR_PHY_RESTART);
1455 val &= ~AR_PHY_RESTART_ENA;
1456
1457 REG_WRITE(ah, AR_PHY_RESTART, val);
1458}
1459EXPORT_SYMBOL(ar9003_hw_disable_phy_restart);