blob: fc3b46a85809f5109fddd22c21e7624b30d83018 [file] [log] [blame]
Tero Kristo5b3d4d22017-05-24 10:35:29 +03001/*
2 * Cryptographic API.
3 *
4 * Support for OMAP AES HW ACCELERATOR defines
5 *
6 * Copyright (c) 2015 Texas Instruments Incorporated
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as published
10 * by the Free Software Foundation.
11 *
12 */
13#ifndef __OMAP_AES_H__
14#define __OMAP_AES_H__
15
Corentin LABBEc21c8b82018-01-26 20:15:31 +010016#include <crypto/engine.h>
17
Tero Kristo5b3d4d22017-05-24 10:35:29 +030018#define DST_MAXBURST 4
19#define DMA_MIN (DST_MAXBURST * sizeof(u32))
20
21#define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
22
23/*
24 * OMAP TRM gives bitfields as start:end, where start is the higher bit
25 * number. For example 7:0
26 */
27#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
28#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
29
30#define AES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
31 (((x) ^ 0x01) * 0x04))
32#define AES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
33
34#define AES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
Tero Kristoad18cc92017-05-24 10:35:31 +030035#define AES_REG_CTRL_CONTEXT_READY BIT(31)
Tero Kristo5b3d4d22017-05-24 10:35:29 +030036#define AES_REG_CTRL_CTR_WIDTH_MASK GENMASK(8, 7)
37#define AES_REG_CTRL_CTR_WIDTH_32 0
38#define AES_REG_CTRL_CTR_WIDTH_64 BIT(7)
39#define AES_REG_CTRL_CTR_WIDTH_96 BIT(8)
40#define AES_REG_CTRL_CTR_WIDTH_128 GENMASK(8, 7)
Tero Kristoad18cc92017-05-24 10:35:31 +030041#define AES_REG_CTRL_GCM GENMASK(17, 16)
Tero Kristo5b3d4d22017-05-24 10:35:29 +030042#define AES_REG_CTRL_CTR BIT(6)
43#define AES_REG_CTRL_CBC BIT(5)
44#define AES_REG_CTRL_KEY_SIZE GENMASK(4, 3)
45#define AES_REG_CTRL_DIRECTION BIT(2)
46#define AES_REG_CTRL_INPUT_READY BIT(1)
47#define AES_REG_CTRL_OUTPUT_READY BIT(0)
48#define AES_REG_CTRL_MASK GENMASK(24, 2)
49
Tero Kristoad18cc92017-05-24 10:35:31 +030050#define AES_REG_C_LEN_0 0x54
51#define AES_REG_C_LEN_1 0x58
52#define AES_REG_A_LEN 0x5C
53
Tero Kristo5b3d4d22017-05-24 10:35:29 +030054#define AES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
Tero Kristoad18cc92017-05-24 10:35:31 +030055#define AES_REG_TAG_N(dd, x) (0x70 + ((x) * 0x04))
Tero Kristo5b3d4d22017-05-24 10:35:29 +030056
57#define AES_REG_REV(dd) ((dd)->pdata->rev_ofs)
58
59#define AES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
60#define AES_REG_MASK_SIDLE BIT(6)
61#define AES_REG_MASK_START BIT(5)
62#define AES_REG_MASK_DMA_OUT_EN BIT(3)
63#define AES_REG_MASK_DMA_IN_EN BIT(2)
64#define AES_REG_MASK_SOFTRESET BIT(1)
65#define AES_REG_AUTOIDLE BIT(0)
66
67#define AES_REG_LENGTH_N(x) (0x54 + ((x) * 0x04))
68
69#define AES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
70#define AES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
71#define AES_REG_IRQ_DATA_IN BIT(1)
72#define AES_REG_IRQ_DATA_OUT BIT(2)
73#define DEFAULT_TIMEOUT (5 * HZ)
74
75#define DEFAULT_AUTOSUSPEND_DELAY 1000
76
Tero Kristoad18cc92017-05-24 10:35:31 +030077#define FLAGS_MODE_MASK 0x001f
Tero Kristo5b3d4d22017-05-24 10:35:29 +030078#define FLAGS_ENCRYPT BIT(0)
79#define FLAGS_CBC BIT(1)
Tero Kristoad18cc92017-05-24 10:35:31 +030080#define FLAGS_CTR BIT(2)
81#define FLAGS_GCM BIT(3)
82#define FLAGS_RFC4106_GCM BIT(4)
Tero Kristo5b3d4d22017-05-24 10:35:29 +030083
Tero Kristoad18cc92017-05-24 10:35:31 +030084#define FLAGS_INIT BIT(5)
85#define FLAGS_FAST BIT(6)
86#define FLAGS_BUSY BIT(7)
Tero Kristo5b3d4d22017-05-24 10:35:29 +030087
88#define FLAGS_IN_DATA_ST_SHIFT 8
89#define FLAGS_OUT_DATA_ST_SHIFT 10
Tero Kristoad18cc92017-05-24 10:35:31 +030090#define FLAGS_ASSOC_DATA_ST_SHIFT 12
Tero Kristo5b3d4d22017-05-24 10:35:29 +030091
92#define AES_BLOCK_WORDS (AES_BLOCK_SIZE >> 2)
93
Tero Kristoad18cc92017-05-24 10:35:31 +030094struct omap_aes_gcm_result {
95 struct completion completion;
96 int err;
97};
98
Tero Kristo5b3d4d22017-05-24 10:35:29 +030099struct omap_aes_ctx {
Corentin LABBEc21c8b82018-01-26 20:15:31 +0100100 struct crypto_engine_ctx enginectx;
Tero Kristo5b3d4d22017-05-24 10:35:29 +0300101 int keylen;
102 u32 key[AES_KEYSIZE_256 / sizeof(u32)];
Tero Kristoad18cc92017-05-24 10:35:31 +0300103 u8 nonce[4];
Tero Kristo5b3d4d22017-05-24 10:35:29 +0300104 struct crypto_skcipher *fallback;
Tero Kristoad18cc92017-05-24 10:35:31 +0300105 struct crypto_skcipher *ctr;
Tero Kristo5b3d4d22017-05-24 10:35:29 +0300106};
107
108struct omap_aes_reqctx {
109 struct omap_aes_dev *dd;
110 unsigned long mode;
Tero Kristoad18cc92017-05-24 10:35:31 +0300111 u8 iv[AES_BLOCK_SIZE];
112 u32 auth_tag[AES_BLOCK_SIZE / sizeof(u32)];
Tero Kristo5b3d4d22017-05-24 10:35:29 +0300113};
114
115#define OMAP_AES_QUEUE_LENGTH 1
116#define OMAP_AES_CACHE_SIZE 0
117
118struct omap_aes_algs_info {
119 struct crypto_alg *algs_list;
120 unsigned int size;
121 unsigned int registered;
122};
123
Tero Kristoad18cc92017-05-24 10:35:31 +0300124struct omap_aes_aead_algs {
125 struct aead_alg *algs_list;
126 unsigned int size;
127 unsigned int registered;
128};
129
Tero Kristo5b3d4d22017-05-24 10:35:29 +0300130struct omap_aes_pdata {
131 struct omap_aes_algs_info *algs_info;
132 unsigned int algs_info_size;
Tero Kristoad18cc92017-05-24 10:35:31 +0300133 struct omap_aes_aead_algs *aead_algs_info;
Tero Kristo5b3d4d22017-05-24 10:35:29 +0300134
135 void (*trigger)(struct omap_aes_dev *dd, int length);
136
137 u32 key_ofs;
138 u32 iv_ofs;
139 u32 ctrl_ofs;
140 u32 data_ofs;
141 u32 rev_ofs;
142 u32 mask_ofs;
143 u32 irq_enable_ofs;
144 u32 irq_status_ofs;
145
146 u32 dma_enable_in;
147 u32 dma_enable_out;
148 u32 dma_start;
149
150 u32 major_mask;
151 u32 major_shift;
152 u32 minor_mask;
153 u32 minor_shift;
154};
155
156struct omap_aes_dev {
157 struct list_head list;
158 unsigned long phys_base;
159 void __iomem *io_base;
160 struct omap_aes_ctx *ctx;
161 struct device *dev;
162 unsigned long flags;
163 int err;
164
165 struct tasklet_struct done_task;
Tero Kristoad18cc92017-05-24 10:35:31 +0300166 struct aead_queue aead_queue;
167 spinlock_t lock;
Tero Kristo5b3d4d22017-05-24 10:35:29 +0300168
169 struct ablkcipher_request *req;
Tero Kristoad18cc92017-05-24 10:35:31 +0300170 struct aead_request *aead_req;
Tero Kristo5b3d4d22017-05-24 10:35:29 +0300171 struct crypto_engine *engine;
172
173 /*
174 * total is used by PIO mode for book keeping so introduce
175 * variable total_save as need it to calc page_order
176 */
177 size_t total;
178 size_t total_save;
Tero Kristoad18cc92017-05-24 10:35:31 +0300179 size_t assoc_len;
180 size_t authsize;
Tero Kristo5b3d4d22017-05-24 10:35:29 +0300181
182 struct scatterlist *in_sg;
183 struct scatterlist *out_sg;
184
185 /* Buffers for copying for unaligned cases */
Tero Kristoad18cc92017-05-24 10:35:31 +0300186 struct scatterlist in_sgl[2];
Tero Kristo5b3d4d22017-05-24 10:35:29 +0300187 struct scatterlist out_sgl;
188 struct scatterlist *orig_out;
189
190 struct scatter_walk in_walk;
191 struct scatter_walk out_walk;
192 struct dma_chan *dma_lch_in;
193 struct dma_chan *dma_lch_out;
194 int in_sg_len;
195 int out_sg_len;
196 int pio_only;
197 const struct omap_aes_pdata *pdata;
198};
199
Tero Kristod695bfd2017-05-24 10:35:30 +0300200u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset);
201void omap_aes_write(struct omap_aes_dev *dd, u32 offset, u32 value);
202struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx);
Tero Kristoad18cc92017-05-24 10:35:31 +0300203int omap_aes_gcm_setkey(struct crypto_aead *tfm, const u8 *key,
204 unsigned int keylen);
205int omap_aes_4106gcm_setkey(struct crypto_aead *tfm, const u8 *key,
206 unsigned int keylen);
207int omap_aes_gcm_encrypt(struct aead_request *req);
208int omap_aes_gcm_decrypt(struct aead_request *req);
209int omap_aes_4106gcm_encrypt(struct aead_request *req);
210int omap_aes_4106gcm_decrypt(struct aead_request *req);
Tero Kristod695bfd2017-05-24 10:35:30 +0300211int omap_aes_write_ctrl(struct omap_aes_dev *dd);
212int omap_aes_crypt_dma_start(struct omap_aes_dev *dd);
213int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd);
Tero Kristoad18cc92017-05-24 10:35:31 +0300214void omap_aes_gcm_dma_out_callback(void *data);
215void omap_aes_clear_copy_flags(struct omap_aes_dev *dd);
Tero Kristod695bfd2017-05-24 10:35:30 +0300216
Tero Kristo5b3d4d22017-05-24 10:35:29 +0300217#endif